

## TS4601B

# High performance stereo headphone amplifier with capacitorless outputs and I<sup>2</sup>C bus interface

## Features

- Power supply range: 2.9 V to 5.5 V
- 107 dB of PSRR at 217 Hz
- Fully differential inputs
- I<sup>2</sup>C interface for volume control
- Digital volume control range from -60 dB to +4 dB
- 101 dB of SNR A-weighted
- Independent right and left channel shutdown control
- Low quiescent current: 4.8 mA typ. at 3.0 V
- Low standby current: 2 µA max
- Output-coupling capacitors removed
- Flip-chip package 2.1 mm x 2.1 mm, 500 µm pitch, 16 bumps

## Applications

- Cellular phones
- Notebook computers
- CD/MP3 players

## Description

The TS4601B is a stereo headphone driver dedicated to high audio performance and spaceconstrained applications. It has the same uses as the TS4601 which it replaces, while offering highly improved ESD ratings.

It is based on low power dissipation amplifier core technology. Special care was taken in the design of the amplification chain to achieve peerless PSRR (107 dB typ. at 217 Hz) and 101 dB of SNR.

The TS4601B can drive 0.9 V<sub>rms</sub> output voltage into 16  $\Omega$  and 1.6 V<sub>rms</sub> into 10 k $\Omega$ , whatever the power supply voltage, in the 2.9 V to 5.5 V range.



An I<sup>2</sup>C interface offers volume control in 64 steps from -60 dB to +4 dB and multiple configuration modes for the device.

The traditionally used output-coupling capacitors can be removed and a dedicated common-mode sense pin removes parasitic noise from the jack.

The TS4601B is designed to be used with an output serial resistor. It ensures unconditional stability over a wide range of capacitive loads.

The TS4601B is packaged in a tiny 16-bump flipchip with a pitch of 500  $\mu m$  and a 300  $\mu m$  diameter ball size.

## Contents

| 1 | Abs  | olute maximum ratings and operating conditions |  |  |
|---|------|------------------------------------------------|--|--|
| 2 | Турі | Typical application schematics         4       |  |  |
| 3 | Elec | trical characteristics6                        |  |  |
|   | 3.1  | Electrical characteristics tables 6            |  |  |
|   | 3.2  | Electrical characteristic curves 8             |  |  |
| 4 | Арр  | lication information                           |  |  |
|   | 4.1  | Common-mode sense 17                           |  |  |
|   | 4.2  | I <sup>2</sup> C bus interface                 |  |  |
|   |      | 4.2.1 I <sup>2</sup> C bus operation           |  |  |
|   |      | 4.2.2 Control registers                        |  |  |
|   |      | Control register CR0                           |  |  |
|   | 4.3  | Wake-up and standby time definition 22         |  |  |
|   | 4.4  | Decoupling considerations 22                   |  |  |
|   | 4.5  | Low frequency response                         |  |  |
|   | 4.6  | Low pass output filter                         |  |  |
|   | 4.7  | Single-ended input configuration 24            |  |  |
| 5 | Pack | age information                                |  |  |
| 6 | Orde | ering information                              |  |  |
| 7 | Revi | sion history                                   |  |  |



1

## Absolute maximum ratings and operating conditions

| Symbol            | Parameter                                                                                                                  | Value                                | Unit |
|-------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|
| V <sub>CC</sub>   | Supply voltage <sup>(1)</sup>                                                                                              | 6                                    | V    |
| V <sub>in</sub>   | Input voltage<br>In Master standby mode, and I <sup>2</sup> C mode 1, 6<br>and 7<br>In I <sup>2</sup> C mode 2, 3, 4 and 5 | 0 to V <sub>CC</sub><br>-2.4 to +2.4 | V    |
| T <sub>stg</sub>  | Storage temperature                                                                                                        | -65 to +150                          | °C   |
| Тj                | Maximum junction temperature                                                                                               | 150                                  | О°   |
| R <sub>thja</sub> | Thermal resistance junction to ambient <sup>(2)</sup>                                                                      | 200                                  | °C/W |
| Pd                | Power dissipation                                                                                                          | Internally limited <sup>(3)</sup>    |      |
|                   | HBM - human body model - all pins <sup>(4)</sup><br>VOUTL, VOUTR vs. VCC, GND                                              | 2<br>4                               | kV   |
| ESD               | MM - machine model (min. value) <sup>(5)</sup>                                                                             | 200                                  | V    |
| ESD               | CDM - charge device model                                                                                                  | 500                                  | V    |
|                   | IEC61000-4-2 level 4, contact <sup>(6)</sup><br>IEC61000-4-2 level 4, air discharge <sup>(6)</sup>                         | +/- 8<br>+/- 15                      | kV   |
| Latch-up          | Latch-up immunity                                                                                                          | 200                                  | mA   |
|                   | Lead temperature (soldering, 10sec)                                                                                        | 260                                  | °C   |

1. All voltage values are measured with respect to the ground pin.

2. The device is protected in case of over temperature by a thermal shutdown active @ 150° C.

- 3. Exceeding the power derating curves during a long period may provoke abnormal operation.
- 4. Human body model: A 100 pF capacitor is charged to the specified voltage, then discharged through a 1.5 kΩ resistor between two pins of the device. This is done for all couples of connected pin combinations while the other pins are floating.
- 5. Machine model: A 200 pF capacitor is charged to the specified voltage, then discharged directly between two pins of the device with no external series resistor (internal resistor < 5  $\Omega$ ). This is done for all couples of connected pin combinations while the other pins are floating.
- 6. The measurement is performed on the evaluation board, with an STMicroelectronics ESD protection EMIF02-AV01F3

| Symbol            | Parameter                                                                  | Value      | Unit |
|-------------------|----------------------------------------------------------------------------|------------|------|
| V <sub>CC</sub>   | Supply voltage                                                             | 2.9 to 5.5 | V    |
| RL                | Load resistor                                                              | ≥ 16       | Ω    |
| CL                | Load capacitor Serial resistor of $12\Omega$ minimum, $R_L \ge 16\Omega$ , | 0.8 to 100 | nF   |
| T <sub>oper</sub> | Operating free air temperature range                                       | -40 to +85 | °C   |
| R <sub>thja</sub> | Flip-chip thermal resistance junction to ambient                           | 90         | °C/W |

Table 2.Operating conditions



## 2 Typical application schematics



## Figure 1. Typical application schematics for the TS4601B

| Table 3. | Pin description for the TS4601B |
|----------|---------------------------------|
|----------|---------------------------------|

| Pin number | Pin name | Pin definition                                                                                                         |
|------------|----------|------------------------------------------------------------------------------------------------------------------------|
| C1         | VCC      | Analog supply voltage, connect to V <sub>battery</sub>                                                                 |
| A4         | PVCC     | Power supply voltage, connect to V <sub>battery</sub> .                                                                |
| A2         | C1       | Capacitor terminal for internal negative supply generator.                                                             |
| A1         | C2       | Capacitor terminal for internal negative supply generator.                                                             |
| B2         | PVSS     | Capacitor terminal for internal negative supply generator filtering.                                                   |
| D1         | VOUTR    | Right audio channel output signal.                                                                                     |
| B1         | VOUTL    | Left audio channel output signal.                                                                                      |
| A3         | GND      | Ground of the device.                                                                                                  |
| C2         | CMS      | Common-mode sense, to be connected as close as possible to the ground of headphone / line out plug.                    |
| B4         | INL-     | Left audio channel negative input signal.                                                                              |
| В3         | INL+     | Left audio channel positive input signal.                                                                              |
| D4         | SDZ      | Master standby of the circuit. When SDZ = 0, the device is also reset to initial state. Up to $V_{CC}$ tolerant input. |
| C4         | INR-     | Right audio channel negative input signal.                                                                             |



| Pin number | Pin name | Pin definition                                                |
|------------|----------|---------------------------------------------------------------|
| C3         | INR+     | Right audio channel positive input signal.                    |
| D3         | SDA      | I <sup>2</sup> C signal data. Up to $V_{CC}$ tolerant input.  |
| D2         | SCL      | I <sup>2</sup> C clock signal. Up to $V_{CC}$ tolerant input. |

## Table 3. Pin description for the TS4601B (continued)

## Table 4.Component description for the TS4601B

| Component        | Value                        | Description                                                                                                                                                                                                                                                                                                                                             |  |  |
|------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Cs               | 1µF                          | Decoupling capacitors for V <sub>CC</sub> and PV <sub>CC</sub> . Two 1µF capacitors are enough for proper decoupling of TS4601B. X5R dielectric and 10V rating voltage is recommended to minimize $\Delta C/\Delta V$ when V <sub>CC</sub> = 5V.<br>Must be placed as close as possible to the TS4601B to minimize parasitic inductance and resistance. |  |  |
| C12              | 1µF                          | Capacitor for internal negative power supply operation. X5R dielectric and 10V rating voltage is recommended to minimize $\Delta C/\Delta V$ when V <sub>CC</sub> = 5V.<br>Must be placed as close as possible to the TS4601B to minimize parasitic inductance and resistance.                                                                          |  |  |
| C <sub>SS</sub>  | 2.2µF                        | Filtering capacitor for internal negative power supply. X5R dielectric and 10V rating voltage is recommended to minimize $\Delta C/\Delta V$ when $V_{CC} = 5V$ .                                                                                                                                                                                       |  |  |
| C <sub>in</sub>  | $Cin = \frac{1}{2\pi ZinFc}$ | Input coupling capacitor that forms with $Z_{in}$ , a first order high pass filter with a -3dB cut-off frequency $F_C$ . $Z_{in}$ is $12k\Omega$ typical and independent of the gain setting.<br>For example $F_C = 13Hz$ , $C_{in} = 1\mu$ F and for $F_C = 6Hz$ , $C_{in} = 2.2\mu$ F                                                                 |  |  |
| C <sub>out</sub> | 0.8nF to 100nF               | Output capacitor of 0.8nF minimum to 100nF maximum. This capacitor is mandatory for operation of the TS4601B.                                                                                                                                                                                                                                           |  |  |
| R <sub>out</sub> | 12Ω min.                     | Output resistor in series with the TS4601B output. This $12\Omega$ minimum resistor is mandatory for operation of the TS4601B.                                                                                                                                                                                                                          |  |  |

## **3** Electrical characteristics

## 3.1 Electrical characteristics tables

## Table 5. Electrical characteristics of the I<sup>2</sup>C interface

from V<sub>CC</sub>=+2.9 V to V<sub>CC</sub>=+5.5 V, GND = 0 V,  $T_{amb}$  = 25° C (unless otherwise specified)

| Symbol           | Parameter                                                  | Min. | Тур. | Max. | Unit |
|------------------|------------------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>  | Low level input voltage on SDZ pins                        |      |      | 0.63 | V    |
| V <sub>IH</sub>  | High level input voltage on SDZ pins                       | 1.1  |      |      | V    |
| V <sub>IL</sub>  | Low level input voltage on SDA, SCL pins                   |      |      | 0.6  | V    |
| V <sub>IH</sub>  | High level input voltage on SDA, SCL pins                  | 1.3  |      |      | V    |
| F <sub>SCL</sub> | I <sup>2</sup> C clock frequency                           |      |      | 400  | kHz  |
| V <sub>OL</sub>  | Low level output voltage, SDA pin, I <sub>sink</sub> = 3mA |      |      | 0.4  | V    |
| l <sub>in</sub>  | Input current on SDA, SCL from 0.4V to 4.5V                |      |      | 10   | μA   |

## Table 6.Electrical characteristics of the amplifier<br/>from $V_{CC}$ =+2.9 V to $V_{CC}$ =+5.5 V, GND = 0 V, $T_{amb}$ = 25° C (unless otherwise specified)

| Symbol            | Parameter                                                                                                                                                            | Min.       | Тур.       | Max.    | Unit             |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|---------|------------------|
| I <sub>CC</sub>   | Quiescent supply current, no input signal, both channels enabled, $R_L$ = 16 $\Omega$<br>$V_{CC}$ = 3.0V<br>$V_{CC}$ = 5.0V                                          |            | 4.8<br>5.6 | 6<br>7  | mA               |
| I <sub>STBY</sub> | Master standby current, No input signal $V_{SDZ}$ = 0V $V_{SDZ}$ = 0.35V, $V_{CC}$ = 5V                                                                              |            | 0.5        | 2<br>10 | μA               |
| I <sub>STBY</sub> | I <sup>2</sup> C standby current, no input signal                                                                                                                    |            |            | 75      | μΑ               |
|                   | Pull-down resistor on SDZ                                                                                                                                            | 480        | 600        | 720     | kΩ               |
| V <sub>in</sub>   | Input differential voltage range <sup>(1)</sup>                                                                                                                      |            |            | 1.2     | V <sub>rms</sub> |
| V <sub>oo</sub>   | Output offset voltage No input signal, $R_L = 32\Omega$                                                                                                              | -5         |            | +5      | mV               |
| V <sub>out</sub>  | Maximum output voltage, in-phase signals<br>$R_L = 16\Omega$ , THD+N = 1% max, f = 1kHz<br>$R_L = 10k\Omega$ , $R_s=15\Omega$ , $C_L=1nF$ , THD+N = 1% max, f = 1kHz | 0.9<br>1.6 |            |         | V <sub>rms</sub> |
| Frequency range   | $R_L$ = 16Ω, $G$ = 0dB, $P_{out}$ = 20mW, +/- 0.5dB (related to1kHz) $C_{in}$ = 4.7 $\mu F$                                                                          | 10         |            | 22000   | Hz               |
| THD + N           | Total harmonic distortion + noise, G = 0dB<br>$R_L = 16\Omega$ , $P_o = 5mW$ , F = 1kHz<br>$R_L = 16\Omega$ , $P_o = 10mW$ , 20Hz < F < 20kHz                        |            | 0.2        | 0.02    | %                |



|                   | from $V_{CC}$ =+2.9 V to $V_{CC}$ =+5.5 V, GND = 0 V, $T_{amb}$ = 25° C                                                                                                                                                    | C (unles        | s other         | wise sp    | ecified)     |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|------------|--------------|
| Symbol            | Parameter                                                                                                                                                                                                                  | Min.            | Тур.            | Max.       | Unit         |
| PSRR              | Power supply rejection ratio <sup>(2)</sup><br>$F = 217Hz, R_L = 16\Omega, G = 0dB$<br>$V_{ripple} = 200mV_{pp}$ , grounded inputs<br>$F = 10kHz, R_L = 16\Omega, G = 0dB$<br>$V_{ripple} = 200 mV_{pp}$ , grounded inputs | 100             | 107<br>70       |            | dB           |
| CMRR              | Common mode rejection ratio $R_L = 16\Omega$ , $F = 20Hz$ to 20 kHz, $G = 0dB$ , $V_{ic} = 200 \text{ mV}_{pp}$                                                                                                            |                 | 65              |            | dB           |
| Crosstalk         | Channel separation<br>$R_L = 16\Omega$ , $G = 0dB$ , $F = 1kHz$ , $P_o = 40mW$<br>$R_L = 10k\Omega$ , $G = 0dB$ , $F = 1kHz$ , $V_{out} = 1.6V_{rms}$                                                                      | 60<br>80        | 82<br>84        |            | dB           |
| SNR               | Signal to noise ratio, A-weighted, $R_I$ =16 $\Omega,~V_{out}$ = 0.9 $V_{rms}$ THD+N < 1%, F = 1kHz, G=+4 dB^{(3)}                                                                                                         |                 | 101             |            | dB           |
| ONoise            | Output noise voltage, A-weighted <sup>(3)</sup><br>G= +4dB<br>G=-19.5dB                                                                                                                                                    |                 | -103            | -100       | dBV          |
| G                 | Gain range with Gain(dB) = 20xlog[(V <sub>out</sub> L/R)/(InL/R+ - InL/R-)]                                                                                                                                                | -60             |                 | +4         | dB           |
| Mute              | InL/R+ - InL/R- = 1V <sub>rms</sub>                                                                                                                                                                                        |                 |                 | -80        | dB           |
| -                 | Gain step size<br>from -60dB to -36dB<br>from -36dB to -16.5dB<br>from -16.5dB to +4dB                                                                                                                                     |                 | 3<br>1.5<br>0.5 |            | dB           |
| -                 | Step size error                                                                                                                                                                                                            | -1              |                 | +1         | stepsize     |
|                   | Gain error (G = +4dB)                                                                                                                                                                                                      | -0.45           |                 | +0.42      | dB           |
| Z <sub>in</sub>   | Left and right channel input impedance all gains setting<br>Single-ended inputs referenced to GND<br>Differential inputs                                                                                                   | 10<br>20        | 12<br>24        | 14.5<br>29 | kΩ           |
| Z <sub>out</sub>  | Output impedance in Mode 5 (negative supply is ON and amplifier output stages are OFF) <sup>(3)</sup><br>F < 40kHz<br>F = 6MHz<br>F = 36MHz                                                                                | 10<br>500<br>75 |                 |            | kΩ<br>Ω<br>Ω |
| t <sub>wu</sub>   | Wake-up time                                                                                                                                                                                                               |                 | 12              | 22         | ms           |
| t <sub>STBY</sub> | Standby time                                                                                                                                                                                                               |                 | 10              |            | μs           |

#### Electrical characteristics of the amplifier Table 6.

#### . -050 0 ( . .. . .....

1. Guaranteed by design and parameter correlation.

2. Dynamic measurements -  $20*\log(rms(V_{out})/rms(V_{ripple}))$ .  $V_{ripple}$  is an added sinus signal to  $V_{CC}$  @ F = 217 Hz.

3. Guaranteed by design and parameter correlation.



#### **Electrical characteristic curves** 3.2

| Current consumption vs. power supply voltage         | see Figure 2                |
|------------------------------------------------------|-----------------------------|
| Standby current consumption vs. power supply voltage | see Figure 3 and Figure 4   |
| Maximum output power vs. power supply voltage        | see Figure 5                |
| Maximum output power vs. power supply voltage        | see Figure 6                |
| Maximum output voltage vs. power supply voltage      | see Figure 7                |
| PSRR vs. frequency                                   | see Figure 8 to Figure 12   |
| PSRR vs. gain setting                                | see Figure 13               |
| THD+N vs. output power                               | see Figure 14 to Figure 25  |
| THD+N vs. output voltage                             | see Figure 26               |
| THD+N vs. frequency                                  | see Figure 27               |
| THD+N vs. frequency                                  | see Figure 28 to Figure 39  |
| CMRR vs. frequency                                   | see Figure 40 and Figure 41 |
| Crosstalk vs. frequency                              | see Figure 42 to Figure 45  |
| Common mode response vs. frequency                   | see Figure 46               |
| THD+N vs. input voltage. Line in mode 5              | see Figure 47               |
| Input impedance vs. frequency. Line in mode 5        | see Figure 48               |
| Gain vs. frequency                                   | see Figure 49               |
|                                                      |                             |

Note:

When the label "RC network" is present in a curve, it means that a 12  $\Omega$ + 1 nF low pass filter connected on outputs is used (refer to Figure 1: Typical application schematics for the TS4601B on page 4).

#### Figure 2. Current consumption vs. power supply voltage





Standby current consumption vs. Figure 4. standby voltage



Figure 6. Maximum output power vs. power supply voltage





THD+N=10% (180°)

5.0

THD+N=10% (0°)

4.5

THD+N=1% (180°)

4.0

Vcc (V)

Figure 7. Maximum output voltage vs. power supply voltage



57

175

150

125

75

50

25

0

3.0

Output power (mW) 100  $RL = 32\Omega$ , F = 1kHz

THD+N=1% (0°)

3.5

BW < 30 kHz. Tamb = 25°C

Left & Right

5











Figure 11. PSRR vs. frequency



10 10 RL = 16Ω RL = 16Ω Vcc = 5VVcc = 5VG = 4dBG = 4dBInputs = 0° Inputs = 180° THD+N (%) THD+N (%) Left & Right Left & Right BW < 30kHzBW < 30kHzTamb = 25°C F=8kHz F=8kHz Tamb = 25°C 0.1 0.1 F=80Hz F=80Hz Ħ F=1kHz **T** 0.01 0.01 F=1kHz 1 10 100 1 10 100 Output Power (mW) Output Power (mW)



Figure 14. THD+N vs. output power







Figure 17. THD+N vs. output power

Figure 19. THD+N vs. output power

11/28

Figure 15. THD+N vs. output power

57

57









### Figure 20. THD+N vs. output power

Figure 21. THD+N vs. output power





Figure 27. THD+N vs. frequency













13/28













Figure 33. THD+N vs. frequency

Figure 35. THD+N vs. frequency















15/28





TS4601B







Input impedance vs. frequency. Figure 48. Line in mode 5







Figure 49. Gain vs. frequency



## 4 Application information

## 4.1 Common-mode sense

The TS4601B implements a common-mode sense to correct the voltage differences that might occur between the headphone jack return and the GND of the device, thus creating parasitic noise in the headphone and/or line-out.

The solution to strongly reduce and practically eliminate this noise, is to connect the headphone jack ground to the CMS of the device that is a common-mode sense pin. It will sense the difference of potential (voltage noise) between the TS4601B ground and headphone ground. Thanks to CMS frequency response (refer to *Figure 46 on page 16*), this noise is removed from the TS4601B outputs. *Figure 1: Typical application schematics for the TS4601B* illustrates this connection.

## 4.2 I<sup>2</sup>C bus interface

In compliance with the I<sup>2</sup>C protocol, the TS4601B uses a serial bus to control the chip's functions with two wires: Clock (SCL) and Data (SDA). The clock line and the data line are bi-directional (open-collector) with an external chip pull-up resistor (typically 10 k $\Omega$ ). The maximum clock frequency in fast-mode specified by the I<sup>2</sup>C standard is 400 kHz, which TS4601B supports. In this application, the TS4601B is always the slave device and the controlling microcontroller MCU is the master device.

The slave address of the TS4601B is 1100 000x (C0h).

An SDZ pin is available to shut down the circuit from a master MCU.

Table 7 summarizes the pin descriptions for the I<sup>2</sup>C bus interface.

Master standby of the TS4601B

| Pin | Functional description |
|-----|------------------------|
| SDA | Serial data pin        |
| SCL | Clock input pin        |
|     |                        |

Table 7. I<sup>2</sup>C bus interface pin descriptions

## 4.2.1 I<sup>2</sup>C bus operation

SDZ

The host MCU can write into the TS4601B control register to control the TS4601B, and read from the control register to get a configuration from the TS4601B. The TS4601B is addressed by the byte consisting of the 7-bit slave address and  $R/\overline{W}$  bit.

| Table 8. | The first byte after the | START message for | addressing the device |
|----------|--------------------------|-------------------|-----------------------|
|----------|--------------------------|-------------------|-----------------------|

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | Х   |

There are five control registers (see *Table 9*) named CR0 to CR4. In read mode, all the control registers can be accessed. In write mode, only CR1 and CR2 can be addressed.



| Description          | D7            | D6         | D5   | D4 | D3     | D2      | D1 | D0 |
|----------------------|---------------|------------|------|----|--------|---------|----|----|
| CR0                  | SC_L          | SC_R       | T_SH | 0  | 0      | 0       | 0  | 0  |
| CR1 - modes          | 0             | utput mode | es   | 0  | 0      | 0       | 0  | 0  |
| CR2 - volume control | Mute_L Mute_R |            |      |    | Volume | control |    |    |
| CR3                  | 0             | 0          | 0    | 0  | 0      | 0       | 0  | 0  |
| CR4 - identification | 0             | 1          | 0    | 0  | 0      | 0       | 1  | 0  |

### Table 9. Control registers summary

## To write in the control registers:

In order to write data into the TS4601B, after the "start" message, the MCU must:

- send byte with the I<sup>2</sup>C 7-bit slave address and with a low level for the R/W bit
- send the data (control register setting)

All bytes are sent with MSB first. The transfer of written data ends with a "stop" message. When transmitting several data, the data can be written with no need to repeat the "start" message and addressing byte with the slave address.

When writing several bytes, the data is transmitted as follows:

CR1 CR2 CR2 CR2... this is an advantage for a fast increase/decrease of the volume control.



### Figure 50. I<sup>2</sup>C write operations

### To read from the control registers:

In order to read data from the TS4601B, after the "start" message, the MCU must:

- send byte with the I<sup>2</sup>C 7-bit slave address and with a high level for the R/W bit
- receive the data (control register value)

All bytes are read with MSB first. The transfer of read data ends with the "stop" message. When transmitting several data, the data can be read with no need to repeat the "start" message and the byte with the slave address. In this case, the value of the control register is read repeatedly, CR0, CR1, CR2, CR3, CR4, CR0, CR1 etc.



SD

### Figure 51. I<sup>2</sup>C read operations



#### 4.2.2 **Control registers**

| Modes register |   |   |                             | Headphone output<br>Left | Headphone output<br>Right | Negative supply<br>and regulators |  |
|----------------|---|---|-----------------------------|--------------------------|---------------------------|-----------------------------------|--|
| 0              | 0 | 0 | Mode 1: standby             | SD <sup>(1)</sup>        | SD                        | SD                                |  |
| 0              | 0 | 1 | Mode 2: channel R           | SD                       | GxINR                     | ON                                |  |
| 0              | 1 | 0 | Mode 3: channel L           | GxINL                    | SD                        | ON                                |  |
| 0              | 1 | 1 | Mode 4: on                  | GxINL                    | GxINR                     | ON                                |  |
| 1              | 0 | 0 | Mode 5: Line-in mode        | SD                       | SD                        | ON                                |  |
| 1              | 0 | 1 | Mode 6: standby             | SD                       | SD                        | SD                                |  |
| 1              | 1 | 0 | Mode 7 <sup>,</sup> standby | SD                       | SD                        | SD                                |  |

#### Table 10 Output mode configuration - CB1

SD: shutdown,I NR: audio input right, INL: audio input left, G: gain for channel R and channel L, ON: when a function is 1. active

SD

SD

The TS4601B can be set to standby in two different ways:

- A master standby from an MCU using SDZ input, can set the TS4601B in master standby. The lowest current consumption ( $I_{stby}$ =2 µA maximum) is achieved with a 0 V on SDZ. At 0.63 V,  $I_{stby}$  is 20  $\mu A$  maximum. Note that the SDZ input has a 600 k $\Omega$  +/-20% pull-down resistor. If VSDZ > 0 V, an additional current consumption has to be taken into consideration and provided by the MCU IO. This additional current is  $V_{SDZ}$ /600k $\Omega$  (+/-20%). During master standby mode, amplifiers, power management and I<sup>2</sup>C part are disabled thus offering the most current-saving standby mode.
- The TS4601B can also be set to I<sup>2</sup>C standby by an I<sup>2</sup>C command. In this case the I<sub>stby</sub> is slightly higher and is I<sub>stbv</sub>=75 µA maximum (including current consumption on SDA and SCL inputs).

When the TS4601B is in Master standby or I<sup>2</sup>C standby mode (on one or both channels), the corresponding amplifier output is forced to ground through a 16  $\Omega$  resistor. In mode 5, in which amplifiers are inactive but the power management part is active, the amplifier outputs are in high impedance state to allow line in function.



1

1

1

Mode 8: standby

|    | Volume control range: -60 dB to +4 dB |    |    |    |    |                 |    |    |    |    |    |    |                 |
|----|---------------------------------------|----|----|----|----|-----------------|----|----|----|----|----|----|-----------------|
| D5 | D4                                    | D3 | D2 | D1 | D0 | Gain<br>(in dB) | D5 | D4 | D3 | D2 | D1 | D0 | Gain<br>(in dB) |
| 0  | 0                                     | 0  | 0  | 0  | 0  | Mute:<br>-80dB  | 1  | 0  | 0  | 0  | 0  | 0  | -11.5dB         |
| 0  | 0                                     | 0  | 0  | 0  | 1  | -60dB           | 1  | 0  | 0  | 0  | 0  | 1  | -11dB           |
| 0  | 0                                     | 0  | 0  | 1  | 0  | -57dB           | 1  | 0  | 0  | 0  | 1  | 0  | -10.5dB         |
| 0  | 0                                     | 0  | 0  | 1  | 1  | -54dB           | 1  | 0  | 0  | 0  | 1  | 1  | -10dB           |
| 0  | 0                                     | 0  | 1  | 0  | 0  | -51dB           | 1  | 0  | 0  | 1  | 0  | 0  | -9.5dB          |
| 0  | 0                                     | 0  | 1  | 0  | 1  | -48dB           | 1  | 0  | 0  | 1  | 0  | 1  | -9dB            |
| 0  | 0                                     | 0  | 1  | 1  | 0  | -45dB           | 1  | 0  | 0  | 1  | 1  | 0  | -8.5dB          |
| 0  | 0                                     | 0  | 1  | 1  | 1  | -42dB           | 1  | 0  | 0  | 1  | 1  | 1  | -8dB            |
| 0  | 0                                     | 1  | 0  | 0  | 0  | -39dB           | 1  | 0  | 1  | 0  | 0  | 0  | -7.5dB          |
| 0  | 0                                     | 1  | 0  | 0  | 1  | -36dB           | 1  | 0  | 1  | 0  | 0  | 1  | -7dB            |
| 0  | 0                                     | 1  | 0  | 1  | 0  | -34.5dB         | 1  | 0  | 1  | 0  | 1  | 0  | -6.5dB          |
| 0  | 0                                     | 1  | 0  | 1  | 1  | -33dB           | 1  | 0  | 1  | 0  | 1  | 1  | -6dB            |
| 0  | 0                                     | 1  | 1  | 0  | 0  | -31.5dB         | 1  | 0  | 1  | 1  | 0  | 0  | -5.5dB          |
| 0  | 0                                     | 1  | 1  | 0  | 1  | -30dB           | 1  | 0  | 1  | 1  | 0  | 1  | -5dB            |
| 0  | 0                                     | 1  | 1  | 1  | 0  | -28.5dB         | 1  | 0  | 1  | 1  | 1  | 0  | -4.5dB          |
| 0  | 0                                     | 1  | 1  | 1  | 1  | -27dB           | 1  | 0  | 1  | 1  | 1  | 1  | -4dB            |
| 0  | 1                                     | 0  | 0  | 0  | 0  | -25.5dB         | 1  | 1  | 0  | 0  | 0  | 0  | -3.5dB          |
| 0  | 1                                     | 0  | 0  | 0  | 1  | -24dB           | 1  | 1  | 0  | 0  | 0  | 1  | -3dB            |
| 0  | 1                                     | 0  | 0  | 1  | 0  | -22.5dB         | 1  | 1  | 0  | 0  | 1  | 0  | -2.5dB          |
| 0  | 1                                     | 0  | 0  | 1  | 1  | -21dB           | 1  | 1  | 0  | 0  | 1  | 1  | -2dB            |
| 0  | 1                                     | 0  | 1  | 0  | 0  | -19.5dB         | 1  | 1  | 0  | 1  | 0  | 0  | -1.5dB          |
| 0  | 1                                     | 0  | 1  | 0  | 1  | -18dB           | 1  | 1  | 0  | 1  | 0  | 1  | -1dB            |
| 0  | 1                                     | 0  | 1  | 1  | 0  | -16.5dB         | 1  | 1  | 0  | 1  | 1  | 0  | -0.5dB          |
| 0  | 1                                     | 0  | 1  | 1  | 1  | -16dB           | 1  | 1  | 0  | 1  | 1  | 1  | 0dB             |
| 0  | 1                                     | 1  | 0  | 0  | 0  | -15.5dB         | 1  | 1  | 1  | 0  | 0  | 0  | 0.5dB           |
| 0  | 1                                     | 1  | 0  | 0  | 1  | -15dB           | 1  | 1  | 1  | 0  | 0  | 1  | 1dB             |
| 0  | 1                                     | 1  | 0  | 1  | 0  | -14.5dB         | 1  | 1  | 1  | 0  | 1  | 0  | 1.5dB           |
| 0  | 1                                     | 1  | 0  | 1  | 1  | -14dB           | 1  | 1  | 1  | 0  | 1  | 1  | 2dB             |
| 0  | 1                                     | 1  | 1  | 0  | 0  | -13.5dB         | 1  | 1  | 1  | 1  | 0  | 0  | 2.5dB           |
| 0  | 1                                     | 1  | 1  | 0  | 1  | -13dB           | 1  | 1  | 1  | 1  | 0  | 1  | 3dB             |
| 0  | 1                                     | 1  | 1  | 1  | 0  | -12.5dB         | 1  | 1  | 1  | 1  | 1  | 0  | 3.5dB           |
| 0  | 1                                     | 1  | 1  | 1  | 1  | -12dB           | 1  | 1  | 1  | 1  | 1  | 1  | 4dB             |

 Table 11.
 Volume control register - CR2



In the volume register, MUTE\_L, and MUTE\_R are dedicated bits to enable the mute independently from the channel. When MUTE\_L, MUTE\_R are set to VIH, the mute function is enabled on the corresponding channel. When MUTE\_L, MUTE\_R are set to VIL, the gain level is applied to the channel.

### Control register CR0

### Amplifier output short-circuit detection:

The outputs of the amplifier are protected against short-circuits that might occur accidentally during manipulation of the device. In the typical application, if a short-circuit arises on the jack plug, there is no detection due to the serial resistor present on the amplifier output, thus the output current threshold is not reached.

To be active, the detection has to occur directly on the amplifier output with a signal modulation on the inputs of the TS4601B.

If a short-circuit is detected on one channel, a flag is raised in the I<sup>2</sup>C read register CR0.

- SC\_L: equals 0 during normal operation, equals 1 when a short-circuit is detected on the left channel
- SC\_R: equals 0 during normal operation, equals 1 when a short-circuit is detected on the right channel

The corresponding channel output stage is then set to high impedance mode. An I<sup>2</sup>C read command allows the reading of the SC\_L and SC\_R flags but does not reset them. An I<sup>2</sup>C write command has to be sent to reset the flags to 0 and restore normal operation.

When the TS4601B is in I<sup>2</sup>C standby mode, the SC\_L and SC\_R flags are in an undetermined state.

### Thermal shutdown protection:

A thermal shutdown protection is implemented to protect the device from overheating. If the temperature rises above the thermal junction of 150°C, the device is put into standby mode and a flag is raised in the read register CR0.

T\_SH: equals 0 during normal operation, equals 1 when a thermal shutdown is detected.

When the temperature decreases to safe levels, the circuit switches back to normal operation and the corresponding flag is cleared.

## 4.3 Wake-up and standby time definition

The wake-up time of the TS4601B is guaranteed at 12 ms typical (refer to Section 3.1: Electrical characteristics tables on page 6). However, as the TS4601B is activated with an  $I^2C$  bus, the wake-up start procedure is as follows:

- 1. The master sends a start bit
- 2. The master sends the address.
- 3. The slave (TS4601B) answers by an acknowledge.
- 4. The master sends the output mode configuration (CR1).
- 5. If the TS4601B was in I<sup>2</sup>C standby (mode 1, 6, 7), the wake-up starts on the falling edge of the eighth clock signal (SCL) corresponding to CR1 byte.
- 6. 12 ms after (de-pop sequence time), the TS4601B outputs are operational.

The standby time is guaranteed as 10  $\mu$ s typical (refer to *Section 3.1: Electrical characteristics tables on page 6*). However, as the TS4601B is de-activated with an I<sup>2</sup>C bus, the standby time operates as follows:

- 1. The master sends a start bit
- 2. The master sends the address.
- 3. The slave (TS4601B) answers by an acknowledge.
- 4. The master sends the output mode configuration (CR1) and in this case it corresponds to mode 1, 6, 7.
- 5. The standby time starts on the falling edge of the eighth clock signal (SCL) corresponding to CR1 byte.
- 6. After 10  $\mu$ s, the TS4601B is in standby mode.

## 4.4 Decoupling considerations

The TS4601B needs two decoupling capacitors for the positive power supply (battery) and two capacitors for normal operation of the internal negative supply (refer to *Figure 1: Typical application schematics for the TS4601B on page 4*). These capacitors must be placed as close as possible of the TS4601B to minimize parasitic inductance and resistance that have a negative impact on audio performance.

Two decoupling capacitors (Cs) of 1  $\mu$ F and low ESR are recommended for positive power supply decoupling. Packages like the 0402 or 0603 are also recommended because the placement close to TS4601B is easier. X5R dielectric for capacitor tolerance behavior and 10 V DC rating voltage for 5 V operation or 6.3 V DC rating operation for 3.6 V operation to take into consideration the  $\Delta C/\Delta V$  variation of this type of dielectric.

Two decoupling capacitors (C12 and Css) of respectively 1  $\mu$ F and 2.2  $\mu$ F and low ESR are recommended for internal negative power supply decoupling. Packages like the 0402 or 0603 are also recommended because the placement close to TS4601B is easier. X5R dielectric for capacitor tolerance behavior and 10 V DC rating voltage for 5 V operation or 6.3 V DC rating operation for 3.6 V operation to take into consideration the  $\Delta$ C/ $\Delta$ V variation of this type of dielectric.



## 4.5 Low frequency response

Input coupling capacitors C<sub>in</sub> (see *Figure 1: Typical application schematics for the TS4601B on page 4*) are mandatory for TS4601B operation. C<sub>in</sub> with Z<sub>in</sub> (see *Section 3.1: Electrical characteristics tables on page 6*) form a first order high pass filter and the -3 dB cut-off frequency is:

$$F_{c}(-3dB) = \frac{1}{2\pi Z_{in}C_{in}}$$

Z<sub>in</sub> is the single-ended input impedance.

Because  $Z_{in}$  is independent from the gain setting, determining the appropriate  $C_{in}$  is very simple. However, the tolerance of  $Z_{in}$  (refer to *Section 3.1: Electrical characteristics tables on page 6*) must be taken into consideration for determining  $C_{in}$ .

Therefore, for a given  $F_c$ , the value of  $C_{in}$  is given by the following equation:

$$\left(\mathsf{C}_{\mathsf{in}_{\mathsf{min}}} = \frac{16}{\mathsf{F}_{\mathsf{c}}}\right) \not = \left(\mathsf{C}_{\mathsf{in}_{\mathsf{typ}}} = \frac{13.3}{\mathsf{F}_{\mathsf{c}}}\right) \not = \left(\mathsf{C}_{\mathsf{in}_{\mathsf{max}}} = \frac{11}{\mathsf{F}_{\mathsf{c}}}\right)$$

(With  $C_{in}$  in  $\mu F$  and  $F_c$  in Hz).

## 4.6 Low pass output filter

The TS4601B is designed to operate with a passive first order low pass filter (see *Figure 1: Typical application schematics for the TS4601B on page 4*). This low pass filter is mandatory to ensure stability of the TS4601B.

 $R_{out}$  must have a value of 12  $\Omega$  minimum and  $C_{out}$  a value of 0.8 nF minimum up to 100 nF maximum. Values of 12  $\Omega$  and 1 nF are a good start point for a design able to drive a classic headphone (16  $\Omega$  32  $\Omega$  60  $\Omega$ ) and the line-in of any Hi-fi system or sound card. The cut-off frequency of this filter (12  $\Omega$  and 1 nF) is about 13 MHz and clearly above the audio band.



## 4.7 Single-ended input configuration

The TS4601B can be used in single-ended input configuration. InR- and InL- must be shorted to ground through input capacitors. All  $C_{in}$  capacitors must have the same value to keep the same PSRR performance as in differential input configuration. *Figure 52* shows an example.

Figure 52. Typical application schematics for the TS4601B in single-ended input



The gain in this configuration is given by:

$$Gain(dB) = 20log\left(\frac{V_{outL}}{V_{inputLeft}}\right)$$

or:

$$Gain(dB) = 20log\left(\frac{V_{outR}}{V_{inputRight}}\right)$$



## 5 Package information

In order to meet environmental requirements, STMicroelectronics offers these devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an STMicroelectronics trademark. ECOPACK specifications are available at: <u>www.st.com</u>.



Figure 53. TS4601B footprint recommendation









Figure 56. Flip-chip - 16 bumps



Figure 57. Device orientation in the tape pocket



## 6 Ordering information

## Table 12. Order codes

| Order code  | Temperature range | Package   | Packing     | Marking |
|-------------|-------------------|-----------|-------------|---------|
| TS4601BEIJT | -40° C to +85° C  | Flip-chip | Tape & reel | B1      |

## 7 Revision history

### Table 13. Document revision history

| Date        | Revision | Changes                                                                          |
|-------------|----------|----------------------------------------------------------------------------------|
| 03-Jun-2008 | 1        | Initial release of TS4601B. Identical to TS4601 except for improved ESD ratings. |
| 08-Jul-2008 | 2        | Corrected typographical error on page 1.                                         |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

