

R2J20602NP

Integrated Driver – MOS FET (DrMOS)

REJ03G1480-0300 Rev.3.00 Jun 30, 2008

#### Description

The R2J20602NP multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. The on and off timing of the power MOS FET is optimized by the built-in driver, making this device suitable for large-current buck converters. The chip also incorporates a high-side bootstrap Schottky barrier diode (SBD), eliminating the need for an external SBD for this purpose.

Integrating a driver and both high-side and low-side power MOS FETs, the new device is also compliant with the package standard "Integrated Driver – MOS FET (DrMOS)" proposed by Intel Corporation.

#### Features

- Built-in power MOS FET suitable for applications with 12 V input and low output voltage
- Built-in driver circuit which matches the power MOS FET
- Built-in tri-state input function which can support a number of PWM controllers
- VIN operating-voltage range: 16 V max
- High-frequency operation (above 1 MHz) possible
- Large average output current (Max. 40 A)
- Achieve low power dissipation (About 4.4 W at 1 MHz, 25 A)
- Controllable driver: Remote on/off
- Built-in Schottky diode for bootstrapping
- Low-side drive voltage can be independently set
- Small package: QFN56 (8 mm × 8 mm × 0.95 mm)
- Terminal Pb-free

#### Outline



RENESAS

# **Block Diagram**



Notes: 1. Truth table for the DISBL# pin.

| DISBL# Input | Driver Chip Status         |  |  |  |
|--------------|----------------------------|--|--|--|
| "L"          | Shutdown (GL, GH = "L")    |  |  |  |
| "Open"       | Shutdown (GL, GH = "L")    |  |  |  |
| "H"          | Enable (GL, GH = "Active") |  |  |  |

2. Output signal from the UVL block



## **Pin Arrangement**



Note: All die-pads (three pads in total) should be soldered to PCB.

### **Pin Description**

| Pin Name | Pin No.           | Description                         | Remarks                                                     |
|----------|-------------------|-------------------------------------|-------------------------------------------------------------|
| CGND     | 1, 6, 51, Tab     | Control signal ground               | Should be connected to PGND externally                      |
| NC       | 2, 53             | No connect                          |                                                             |
| VLDRV    | 3                 | Low side gate supply voltage        | For 5 V to 12 V gate drive voltage for Low side gate driver |
| VCIN     | 4                 | Control input voltage (+12 V input) | Driver Vcc input                                            |
| BOOT     | 5                 | Bootstrap voltage pin               | To be supplied +5 V through internal SBD                    |
| GH       | 7                 | High side gate signal               | Pin for Monitor                                             |
| VIN      | 8 to 20, Tab      | Input voltage                       |                                                             |
| VSWH     | 21, 40 to 50, Tab | Phase output/Switch output          |                                                             |
| PGND     | 22 to 39          | Power ground                        |                                                             |
| GL       | 52                | Low side gate signal                | Pin for Monitor                                             |
| Reg5V    | 54                | +5 V logic power supply output      |                                                             |
| DISBL#   | 55                | Signal disable                      | Disabled when DISBL# is "L"                                 |
| PWM      | 56                | PWM drive logic input               |                                                             |

# **Absolute Maximum Ratings**

|                                |            |              |       | $(Ta = 25^{\circ}C)$ |
|--------------------------------|------------|--------------|-------|----------------------|
| ltem                           | Symbol     | Rating       | Units | Note                 |
| Power dissipation              | Pt(25)     | 25           | W     | 1                    |
|                                | Pt(110)    | 8            | W     | 1                    |
| Average output current         | lout       | 40           | А     |                      |
| Input voltage                  | VIN (DC)   | -0.3 to +16  | V     | 2                    |
|                                | VIN (AC)   | 20           |       | 2, 6                 |
| Supply voltage                 | VCIN (DC)  | -0.3 to +16  | V     | 2                    |
|                                | VCIN (AC)  | 20           |       | 2, 6                 |
| Low side driver voltage        | VLDRV (DC) | -0.3 to +16  | V     | 2                    |
|                                | VLDRV (AC) | 20           |       | 2, 6                 |
| Switch node voltage            | VSWH (DC)  | 16           | V     | 2                    |
|                                | VSWH (AC)  | 20           |       | 2, 6                 |
| BOOT voltage                   | VBOOT (DC) | 22           | V     | 2                    |
|                                | VBOOT (AC) | 25           |       | 2, 6                 |
| DISBL# voltage                 | Vdisble    | -0.3 to VCIN | V     | 2                    |
| PWM voltage                    | Vpwm       | -0.3 to +5.5 | V     | 2, 4                 |
|                                |            | -0.3 to +0.3 | V     | 2, 5                 |
| Reg5V current                  | Ireg5V     | -10 to +0.1  | mA    | 3                    |
| Operating junction temperature | Tj-opr     | -40 to +150  | °C    |                      |
| Storage temperature            | Tstg       | -55 to +150  | °C    |                      |

Notes: 1. Pt(25) represents a PCB temperature of 25°C, and Pt(110) represents 110°C.

2. Rated voltages are relative to voltages on the CGND and PGND pins.

3. For rated current, (+) indicates inflow to the chip and (-) indicates outflow.

4. This rating is when UVL (Under Voltage Lock out) is ineffective (normal operation mode).

5. This rating is when UVL (Under Voltage Lock out) is effective (lock out mode).

6. The specification values indicated "AC" are limited within 100 ns.



# **Electrical Characteristics**

 $(Ta = 25^{\circ}C, VCIN = 12 V, VLDRV = 5 V, VSWH = 0 V, unless otherwise specified)$ 

| Item Symbol |                           | Min                   | Тур         | Max                | Units              | Test Conditions |                                                                                                                                                               |
|-------------|---------------------------|-----------------------|-------------|--------------------|--------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply      | VCIN start threshold      | V <sub>H</sub>        | 7.0         | 7.4                | 7.8                | V               |                                                                                                                                                               |
| ,           | VCIN shutdown threshold   | VL                    | 6.6         | 7.0                | 7.4                | V               |                                                                                                                                                               |
|             | UVLO hysteresis           | dUVL                  | _           | 0.4 * <sup>1</sup> | _                  | V               | $V_H - V_L$                                                                                                                                                   |
|             | VCIN bias current         | I <sub>CIN</sub>      | 10.5        | 14.0               | 18.5               | mA              | f <sub>PWM</sub> = 1 MHz,<br>t <sub>on-PWM</sub> = 125 ns                                                                                                     |
|             | VLDRV bias current        | I <sub>LDRV</sub>     | 35.5        | 44.0               | 52.5               | mA              | f <sub>PWM</sub> = 1 MHz,<br>t <sub>on-PWM</sub> = 125 ns                                                                                                     |
| PWM         | PWM rising threshold      | V <sub>H-PWM</sub>    | 3.7         | 4.0                | 4.3                | V               |                                                                                                                                                               |
| Input       | PWM falling threshold     | V <sub>L-PWM</sub>    | 0.9         | 1.2                | 1.5                | V               |                                                                                                                                                               |
|             | PWM input resistance      | R <sub>IN-PWM</sub>   | 12.5        | 25                 | 37.5               | kΩ              | $\frac{4 \text{ V} - 1 \text{ V}}{\text{I}_{\text{PWM}} (\text{V}_{\text{PWM}} = 4 \text{ V}) - \text{I}_{\text{PWM}} (\text{V}_{\text{PWM}} = 1 \text{ V})}$ |
|             | Tri-state shutdown window | V <sub>IN-SD</sub>    | $V_{L-PWM}$ | _                  | V <sub>H-PWM</sub> | V               |                                                                                                                                                               |
|             | Shutdown hold-off time    | t <sub>HOLD-OFF</sub> | —           | 240 * <sup>1</sup> | —                  | ns              |                                                                                                                                                               |
| 5V          | Output voltage            | Vreg                  | 4.95        | 5.2                | 5.45               | V               |                                                                                                                                                               |
| Regulator   | Line regulation           | Vreg-line             | -10         | 0                  | 10                 | mV              | VCIN = 12 V to 16 V                                                                                                                                           |
|             | Load regulation           | Vreg-load             | -10         | 0                  | 10                 | mV              | Ireg = 0 to 10 mA                                                                                                                                             |
| DISBL#      | Disable threshold         | V <sub>DISBL</sub>    | 0.9         | 1.2                | 1.5                | V               |                                                                                                                                                               |
| Input       | Enable threshold          | V <sub>ENBL</sub>     | 1.9         | 2.4                | 2.9                | V               |                                                                                                                                                               |
|             | Input current             | I <sub>DISBL</sub>    | 0.5         | 2.0                | 5.0                | μA              | DISBL# = 1 V                                                                                                                                                  |

Note: 1. Reference values for design. Not 100% tested in production.

# **Typical Application**



RENESAS

# **Test Circuit**



# **Typical Data**



# Typical Data (cont.)



### **Description of Operation**

The DrMOS multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. Since the parasitic inductance between each chip is extremely small, the module is highly suitable for use in buck converters to be operated at high frequencies. The control timing between the high-side MOS FET, low-side MOS FET, and driver is optimized so that high efficiency can be obtained at low output-voltage.

#### Driver

The driver has two types of power-supply voltage input pin, VCIN and VLDRV. VCIN supplies the operating voltage to the internal logic circuit. The low-side driving voltage is applied to VLDRV, so setting of the gate-driving voltage for the low-side MOS FET is independent of the voltage on VCIN. The VLDRV setting voltage is from 5 V to 16 V.

The VCIN pin is connected to the UVL (under-voltage lockout) module, so that the driver is disabled as long as VCIN is 7.4 V or less. On cancellation of UVL, the driver remains enabled until the UVL input is driven to 7.0 V or less. The signal on pin DISBL# also enables or disables the circuit. When UVL disables the circuit, the built-in 5 V regulator does not operate, but when the signal on DISBL# disables the circuit, only output-pulse generation is terminated, and the 5 V regulator is not disabled.

| VCIN | VLDRV | DISBL# | Reg5V | Driver State         |
|------|-------|--------|-------|----------------------|
| L    | > 5 V | *      | 0     | Disable (GL, GH = L) |
| Н    | > 5 V | L      | 5 V   | Disable (GL, GH = L) |
| Н    | > 5 V | Н      | 5 V   | Active               |
| Н    | > 5 V | Open   | 5 V   | Disable (GL, GH = L) |

Voltages from -0.3 V to VCIN can be applied to the DISBL# pin, so on/off control by a logic IC or the use of a resistor, etc., to pull the DISBL# line up to VCIN are both possible.

The built-in 5 V regulator is a series regulator with temperature compensation. The voltage output by this regulator determines the operating voltage of the internal logic and gate-voltage swing for the high-side MOS FET. A ceramic capacitor with a value of 0.1  $\mu$ F or more must be connected between the CGND plane and the Reg5V pin.

The PWM pin is the signal input pin for the driver chip. The input-voltage range is -0.3 V to (Reg5V + 3 V). When the PWM input is high, the gate of the high-side MOS FET (GH) is high and the gate of the low-side MOS FET (GL) is low.

| PWM | GH | GL |
|-----|----|----|
| L   | L  | Н  |
| Н   | Н  | L  |

The PWM input is TTL level and has hysteresis. When the PWM input signal is abnormal, e.g., when the signal route from the control IC is abnormal, the tri-state function turns off the high- and low-side MOS FETs. This function operates when the PWM input signal stays in the input hysteresis window for 240 ns (typ.). After the tri-state mode has been entered and GH and GL have become low, a PWM input voltage of 4.0 V or more is required to make the circuit return to normal operation.



Figure 1

For the high-side driver, the BOOT pin is the power-supply voltage pin and voltage VSWH provides a standard for operation of the high-side driving circuit. Consequently, the difference between the voltage on the BOOT and VSWH pins becomes the gate swing for the high-side MOS FET. Connect a bootstrap capacitor between the BOOT pin and the VSWH pin. Since the Schottky barrier diode (SBD) is connected between the BOOT and Reg5V pins, this bootstrap capacitor is charged up to 5 V. When the high-side MOS FET is turned on, voltage VSWH becomes equal to VIN, so VBOOT is boosted to VSWH + 5 V.

The GH and GL pins are the gate-monitor pins for each MOS FET.

#### **MOS FETs**

The MOS FETs incorporated in R2J20602NP are highly suitable for synchronous-rectification buck conversion. For the high-side MOS FET, the drain is connected to the VIN pin and the source is connected to the VSWH pin. For the low-side MOS FET, the drain is connected to the VSWH pin and the source is connected to the PGND pin.

## PCB Layout Example

Figure 2 shows an example of a PCB layout for the R2J20602NP in application. The several ceramic capacitors (e.g. 10  $\mu$ F) close to VIN and PGND can be expected to decrease switching noise and improve efficiency. In that case, all sections of the GND pattern must be connected with other PCB layers via low impedances. Moreover, the wide VSWH pattern can be expected to have the effect of dissipating heat from the low-side MOS FET.

When R2J20602NP is mounted on small circuit boards, such as those for point-of-load (POL) applications, heating of the device can be alleviated by adding thermal via-holes under the VIN and VSWH pads.



Figure 2 R2J20602NP PCB Layout Example (Top View)

# Footprint Example

(Unit: mm)



Figure 3 Footprint Example

## **Package Dimensions**



### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product data. diagrams, charts, programs, algorithms, and application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information in this document, included in this document for the purpose of military application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulations.
  All information included in this document such as product data, diagrams, charts, programs, algorithms, and application carcuit examples, is current as of the date this document, when exporting the products or the technology described herein, you should follow the applicable export control laws and regulations.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a set exception of protein ting from the date this document. Dut Renesas asproaces for description and the protein the set of the set



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com