

# **HD74HCT137**

# 3-to-8-line Decoder/Demultiplexer with Address Latch

REJ03D0658-0200 (Previous ADE-205-546) Rev.2.00 Mar 30, 2006

### **Description**

The HD74HCT137 implements a three-to-eight line decoder with latches on the three address inputs. When  $\overline{GL}$  goes from low to high, the address present at the select inputs (A, B and C) is stored in the latches. As long as  $\overline{GL}$  remains high no address changes will be recognized. Output enable controls,  $G_1$  and  $\overline{G_2}$ , control the state of the outputs independently of the select or latch-enable inputs.

All of the outputs are high unless  $G_1$  is high and  $\overline{G_2}$  is low. The HD74HCT137 is ideally suited for the implementation of glitch free decoders in stored-address applications in bus oriented systems.

### **Features**

• High Speed Operation:  $t_{pd}$  (A, B, C to Y) = 16.5 ns typ ( $C_L = 50 \text{ pF}$ )

• High Output Current: Fanout of 10 LSTTL Loads

• Wide Operating Voltage:  $V_{CC} = 2 \text{ V to } 6 \text{ V}$ 

• Low Input Current: 1 µA max

• Low Quiescent Supply Current:  $I_{CC}$  (static) = 4  $\mu$ A max (Ta = 25°C)

• Ordering Information

| Part Name      | Package Type       | Package Code<br>(Previous Code) | Package<br>Abbreviation | Taping Abbreviation (Quantity) |
|----------------|--------------------|---------------------------------|-------------------------|--------------------------------|
| HD74HCT137FPEL | SOP-16 pin (JEITA) | PRSP0016DH-B<br>(FP-16DAV)      | FP                      | EL (2,000 pcs/reel)            |
| HD74HCT137RPEL | SOP-16 pin (JEDEC) | PRSP0016DG-A<br>(FP-16DNV)      | RP                      | EL (2,500 pcs/reel)            |

Note: Please consult the sales office for the above package availability.



## **Function Table**

| Inputs |               |    |   |   | Outputs |                                                         |                |                |                |                |                |                |                |
|--------|---------------|----|---|---|---------|---------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
|        | Enable Select |    |   |   | Outputs |                                                         |                |                |                |                |                |                |                |
| GL     | G₁            | Ḡ₂ | С | В | Α       | Y <sub>0</sub>                                          | Y <sub>1</sub> | Y <sub>2</sub> | Y <sub>3</sub> | Y <sub>4</sub> | Y <sub>5</sub> | Y <sub>6</sub> | Y <sub>7</sub> |
| Х      | Х             | Н  | Х | Х | Х       | Н                                                       | Н              | Н              | Н              | Н              | Н              | Н              | Н              |
| Х      | L             | Х  | Х | Х | Х       | Н                                                       | Н              | Н              | Н              | Н              | Н              | Н              | Н              |
| L      | Н             | L  | L | L | L       | L                                                       | Н              | Н              | Н              | Н              | Н              | Н              | Н              |
| L      | Н             | L  | L | L | Н       | Н                                                       | L              | Н              | Н              | Н              | Н              | Н              | Н              |
| L      | Н             | L  | L | Н | L       | Н                                                       | Н              | L              | Н              | Н              | Н              | Н              | Н              |
| L      | Н             | L  | L | Н | Н       | Н                                                       | Н              | Н              | L              | Н              | Н              | Н              | Н              |
| L      | Н             | L  | Н | L | L       | Н                                                       | Н              | Н              | Н              | L              | Н              | Н              | Н              |
| L      | Н             | L  | Н | L | Н       | Н                                                       | Н              | Н              | Н              | Н              | L              | Н              | Н              |
| L      | Н             | L  | Н | Н | L       | Н                                                       | Н              | Н              | Н              | Н              | Н              | L              | Н              |
| L      | Н             | L  | Н | Н | Н       | Н                                                       | Н              | Н              | Н              | Н              | Н              | Н              | L              |
| Н      | Н             | L  | Х | Х | Х       | Output Corresponding to stored address L; all Others. H |                |                |                |                |                |                |                |

H: High level L: Low level X: Irrelevant

# **Pin Arrangement**



## **Logic Diagram**



## **Absolute Maximum Ratings**

| Item                                       | Symbol                             | Rating                        | Unit |
|--------------------------------------------|------------------------------------|-------------------------------|------|
| Supply voltage range                       | Vcc                                | -0.5 to +7.0                  | V    |
| Input voltage                              | V <sub>IN</sub>                    | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output voltage                             | V <sub>OUT</sub>                   | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output current                             | Гоит                               | ±25                           | mA   |
| DC current drain per V <sub>CC</sub> , GND | I <sub>CC</sub> , I <sub>GND</sub> | ±50                           | mA   |
| DC input diode current                     | lik                                | ±20                           | mA   |
| DC output diode current                    | I <sub>OK</sub>                    | ±20                           | mA   |
| Power dissipation per package              | Pt                                 | 500                           | mW   |
| Storage temperature                        | Tstg                               | -65 to +150                   | °C   |

Note: The absolute maximum ratings are values, which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

# **Recommended Operating Conditions**

| Item                     | Symbol                             | Ratings              | Unit | Conditions              |
|--------------------------|------------------------------------|----------------------|------|-------------------------|
| Supply voltage           | $V_{CC}$                           | 4.5 to 5.5           | >    |                         |
| Input / Output voltage   | V <sub>IN</sub> , V <sub>OUT</sub> | 0 to V <sub>CC</sub> | V    |                         |
| Operating temperature    | Та                                 | -40 to 85            | °C   |                         |
| Input rise / fall time*1 | t <sub>r</sub> , t <sub>f</sub>    | 0 to 500             | ns   | V <sub>CC</sub> = 4.5 V |

Notes: 1. This item guarantees maximum limit when one input switches. Waveform: Refer to test circuit of switching characteristics.

### **Electrical Characteristics**

| Item                     | Symbol          | V <sub>cc</sub> (V) | Ta = 25°C |     |      | Ta = -40 | to+85°C | Unit | Test Conditions             |                          |
|--------------------------|-----------------|---------------------|-----------|-----|------|----------|---------|------|-----------------------------|--------------------------|
|                          |                 |                     | Min       | Тур | Max  | Min      | Max     | Onit | lest Coi                    | iditions                 |
| Input voltage            | V <sub>IH</sub> | 4.5 to 5.5          | 2.0       | _   | _    | 2.0      | _       | V    |                             |                          |
|                          | V <sub>IL</sub> | 4.5 to 5.5          | _         | _   | 0.8  | _        | 0.8     | V    |                             |                          |
| Output voltage           | V <sub>OH</sub> | 4.5                 | 4.4       | _   | _    | 4.4      | _       | V    | $Vin = V_{IH} or V_{IL}$    | $I_{OH} = -20 \mu A$     |
|                          |                 | 4.5                 | 4.18      | _   | _    | 4.13     | _       |      |                             | $I_{OH} = -4 \text{ mA}$ |
|                          | V <sub>OL</sub> | 4.5                 | _         | _   | 0.1  | _        | 0.1     | V    | $Vin = V_{IH} or V_{IL}$    | $I_{OL} = 20 \mu A$      |
|                          |                 | 4.5                 | _         | _   | 0.26 | _        | 0.33    |      |                             | $I_{OL} = 4 \text{ mA}$  |
| Input current            | lin             | 5.5                 | _         | _   | ±0.1 | _        | ±1.0    | μΑ   | Vin = V <sub>CC</sub> or GN | ID                       |
| Quiescent supply current | I <sub>CC</sub> | 5.5                 | _         | _   | 4.0  | _        | 40      | μΑ   | Vin = V <sub>CC</sub> or GN | ID, lout = $0 \mu A$     |

# **Switching Characteristics**

 $(C_L = 50 \text{ pF, Input } t_r = t_f = 6 \text{ ns})$ 

| Item                   | Symbol           | V <sub>CC</sub> (V) Ta = 25°C |     |     | Ta = -40 | to +85°C | Unit | Test Conditions |                 |
|------------------------|------------------|-------------------------------|-----|-----|----------|----------|------|-----------------|-----------------|
| ILGIII                 | Syllibol         | VCC (V)                       | Min | Тур | Max      | Min      | Max  | Offic           | rest Conditions |
| Propagation delay time | t <sub>PLH</sub> | 4.5                           | _   | 14  | 34       | _        | 43   | ns              | A, B or C to Y  |
|                        | t <sub>PHL</sub> | 4.5                           | 1   | 22  | 48       |          | 60   |                 |                 |
|                        | t <sub>PLH</sub> | 4.5                           | _   | 11  | 26       | -0       | 33   | ns              | G  ₂ to Y       |
|                        | t <sub>PHL</sub> | 4.5                           | _   | 23  | 39       |          | 49   |                 |                 |
|                        | t <sub>PLH</sub> | 4.5                           | _   | 13  | 30       |          | 38   | ns              | G₁ to Y         |
|                        | t <sub>PHL</sub> | 4.5                           | _   | 17  | 39       | _        | 49   |                 |                 |
|                        | t <sub>PLH</sub> | 4.5                           | _   | 16  | 35       |          | 44   | ns              | GL to Y         |
|                        | t <sub>PHL</sub> | 4.5                           | _   | 23  | 50       | 4-13     | 63   |                 |                 |
| Pulse width            | t <sub>w</sub>   | 4.5                           | 16  | 6   | _        | 20       | _    | ns              |                 |
| Setup time             | t <sub>su</sub>  | 4.5                           | 20  | 3   |          | 25       | _    | ns              |                 |
| Hold time              | t <sub>h</sub>   | 4.5                           | 10  | 0   | 1        | 13       | _    | ns              |                 |
| Output rise/fall time  | t <sub>TLH</sub> | 4.5                           |     | 5   | 15       | _        | 19   | ns              |                 |
|                        | t <sub>THL</sub> |                               |     |     |          |          |      |                 |                 |
| Input capacitance      | Cin              |                               | _   | 5   | 10       | _        | 10   | pF              |                 |

## **Test Circuit**



### **Waveforms**











### **Package Dimensions**





### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials 1. These materials are intended
- Notes regarding these materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information described here may contain technical inaccuracies or typographical errors.

  Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- Home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resoluting from the information contained herein.

  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

**Renesas Technology America, Inc.**450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510