#### **Features** - Phase-locked loop clock distribution for Double Data Rate Synchronous DRAM applications - 1:10 differential outputs - External Feedback pins (FBINT, FBINC) are used to synchronize the outputs to the clock input - SSCG: Spread Aware<sup>™</sup> for EMI reduction - 48-pin SSOP and TSSOP packages - Conforms to JEDEC JC40 and JC42.5 DDR specifications # Differential Clock Buffer/Driver #### Description This PLL clock buffer is designed for 2.5 VDD and 2.5 AVDD operation and differential data input and output levels. This device is a zero-delay buffer that distributes a differential clock input pair (CLKINT, CLKINC) to ten differential pair of clock outputs (YT[0:9], YC[0:9]) and one differential pair feedback clock output (FBOUTT, FBOUTC). The clock outputs are individually controlled by the serial inputs SCLK and SDATA. The two-line serial bus can set each output clock pair (YT[0:9], YC[0:9]) to the Hi-Z state. When AVDD is grounded, the PLL is turned off and bypassed for test purposes. The PLL in this device uses the input clocks (CLKINT, CLKINC) and the feedback clocks (FBINT, FBINC) to provide high-performance, low-skew, low-jitter output differential clocks. # Pin Description<sup>[1, 2]</sup> | Pin | Name | I/O | Description | Electrical Characteristics | |---------------------------------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | 13 | CLKINT | I | Complementary Clock Input. | LV Differential Input | | 14 | CLKINC | I | Complementary Clock Input. | | | 35 | FBINC | I | Feedback Clock Input. Connect to FBOUTC for accessing the PLL. | Differential Input | | 36 | FBINT | I | Feedback Clock Input. Connect to FBOUTT for accessing the PLL. | | | 3, 5, 10, 20, 22<br>46, 44, 39, 29,27 | YT(0:9) | 0 | Clock Outputs | Differential Outputs | | 2, 6, 9, 19, 23<br>47, 43, 40,30,26 | YC(0:9) | 0 | Clock Outputs | | | 32 | FBOUTT | 0 | Feedback Clock Output. Connect to FBINT for normal operation. A bypass delay capacitor at this output will control Input Reference/Output Clocks phase relationships. | Differential Outputs | | 33 | FBOUTC | 0 | Feedback Clock Output. Connect to FBINC for normal operation. A bypass delay capacitor at this output will control Input Reference/Output Clocks phase relationships. | | | 12 | SCLK | I, PU | <b>Serial Clock Input</b> . Clocks data at SDATA into the internal register. | Data Input for the two-line serial bus | | 37 | SDATA | I/O, PU | Serial Data Input. Input data is clocked to the internal register to enable/disable individual outputs. This provides flexibility in power management. | Data Input and Output for the two-line serial bus | | 11 | VDD | | 2.5V power Supply for Logic | 2.5V Nominal | | 4, 21, 28, 34, 38,<br>45 | VDDQ | | 2.5V Power Supply for Output Clock Buffers | 2.5V Nominal | | 16 | AVDD | | 2.5V Power Supply for PLL | 2.5V Nominal | | 15 | VDDI | | Power Supply for two-line serial Interface | 2.5V or 3.3V Nominal | | 1, 7, 8, 18, 24, 25, 31, 41, 42, 48 | VSS | | Common Ground | 0.0V Ground | | 17 | AVSS | | Analog Ground | 0.0V Analog Ground | Document #: 38-07457 Rev. \*A PU= internal pull-up A bypass capacitor (0.1 μF) should be placed as close as possible to each positive power pin (<0.2"). If these bypass capacitors are not close to the pins their high-frequency filtering characteristic will be cancelled by the lead inductance of the traces</li> #### **Function Table** | | Inputs | | | | Outputs | | | | PLL | | |------|---------|---------|---------|---------|------------------------|------------------------|--------|--------|--------------|--| | AVDD | CLF | (INT | CLKINC | | YT(0:9) <sup>[3]</sup> | YC(0:9) <sup>[3]</sup> | FBOUTT | FBOUTC | r C | | | GND | L | | ŀ | Н | | Н | L | Н | BYPASSED/OFF | | | GND | ŀ | 1 | L | L | Н | L | Н | L | BYPASSED/OFF | | | 2.5V | I | <u></u> | ŀ | 1 | L | Н | L | Н | On | | | 2.5V | ŀ | 1 | l | _ | Н | L | Н | L | On | | | | Nom | Design | Nom | Design | | | | | | | | 2.5V | <20 MHz | <30 MHZ | <20 MHz | <30 MHz | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Off | | #### **Power Management** The individual output enable/disable control of the CY2SSTV850 allows the user to implement unique power management schemes into the design. Outputs are three-stated when disabled through the two-line interface as individual bits are set low in Byte 0 and Byte 1 registers. The feedback output pair (FBOUTT, FBOUTC) cannot be disabled via two-line serial bus. The enabling and disabling of individual outputs is done in such a manner as to eliminate the possibility of partial "runt" clocks. #### Zero-delay Buffer When used as a zero-delay buffer the CY2SSTV850 will likely be in a nested clock tree application. For these applications the CY2SSTV850 offers a differential clock input pair as a PLL reference. The CY2SSTV850 then can lock onto the reference and translate with near zero delay to low-skew outputs. For normal operation, the external feedback input, FBINT, is connected to the feedback output, FBOUTT. By connecting the feedback output to the feedback input the propagation delay through the device is eliminated. The PLL works to align the output edge with the input reference edge thus producing a near zero delay. The reference frequency affects the static phase offset of the PLL and thus the relative delay between the inputs and outputs. When AVDD is strapped low, the PLL is turned off and by-passed for test purposes. ## **Serial Control Registers** Following the acknowledge of the Address Byte, two additional bytes must be sent: "Command Code" byte, and "Byte Count" byte. #### 2 Line Serial Interface #### 2-Line Serial Interface Slave Address | A7 | A6 | A5 | A4 | А3 | A2 | A1 | R/W | |----|----|----|----|----|----|----|-----| | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | Writing to the device is accomplished by sequentially sending the device address D2H, the dummy bytes (command code and the number of bytes), and the data bytes. This sequence is illustrated in the following tables. #### Note: ## <u>Byte0</u>: Output Register (1 = Enable, 0 = Disable) | Bit | @Pup | Pin# | Description | |-----|------|--------|-------------| | 7 | 1 | 3, 2 | YT0, YC0 | | 6 | 1 | 5, 6 | YT1, YC1 | | 5 | 1 | 10, 9 | YT2, YC2 | | 4 | 1 | 20, 19 | YT3, YC3 | | 3 | 1 | 22, 23 | YT4, YC4 | | 2 | 1 | 46, 47 | YT5, YC5 | | 1 | 1 | 44, 43 | YT6, YC6 | | 0 | 1 | 39, 40 | YT7, YC7 | ## <u>Byte1</u>: Output Register (1 = Enable, 0 = Disable) | | | • | , | |-----|------|--------|-------------| | Bit | @Pup | Pin# | Description | | 7 | 1 | 29, 30 | YT8, YC8 | | 6 | 1 | 27, 26 | YT9, YC9 | | 5 | 0 | | Reserved | | 4 | 0 | | Reserved | | 3 | 0 | | Reserved | | 2 | 0 | | Reserved | | 1 | 0 | | Reserved | | 0 | 0 | | Reserved | <sup>3.</sup> Each output pair can be three-stated via the two-line serial interface. Table 1. Timing Requirements for the 2-line Serial Interface over Recommended Ranges of Operating Free-air Temperature and VDDI from 3.3V to 3.5V | Parameter | Description | Min. | Max. | Unit | |------------------------|--------------------------|------|------|------| | f <sub>SCLK</sub> | SCLK frequency | | 100 | kHz | | t <sub>BUS</sub> | Bus free time | 4.7 | | μs | | t <sub>SU(STARt)</sub> | START set-up time | 4.7 | | μs | | t <sub>H(START)</sub> | START hold time | 4.0 | | μs | | t <sub>W(SCLL)</sub> | SCLK low pulse duration | 4.7 | | μs | | t <sub>W(SCLH)</sub> | SCLK high pulse duration | 4.0 | | μs | | t <sub>R(SDATA)</sub> | SDATA input rise time | | 1000 | ns | | t <sub>F(SDATA)</sub> | SDATA input fall time | | 300 | ns | | t <sub>SU(SDATA)</sub> | SDATA set-up time | 250 | | ns | | t <sub>H(SDATA)</sub> | SDATA hold time | 0 | | ns | | t <sub>SU(STOP)</sub> | STOP set-up time | 4 | | μs | ## Maximum Ratings<sup>[4]</sup> | Input Voltage Relative to V <sub>SS</sub> : | V <sub>SS</sub> – 0.3V | |----------------------------------------------------------------|-------------------------| | Input Voltage Relative to $V_{\rm DDQ}$ or ${\rm AV}_{\rm DD}$ | :V <sub>DD</sub> + 0.3V | | Storage Temperature: | 65°C to +150°C | | Operating Temperature: | 0°C to +70°C | | Maximum Power Supply: | 3.5V | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, Vin and Vout should be constrained to the $V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DD}$ Unused inputs must always be tied to an appropriate logic voltage level (either V<sub>SS</sub> or V<sub>DD</sub>). ## **DC Parameters**<sup>[5]</sup> (AVDD = $V_{DDQ}$ = 2.5V ± 5%, $V_{DDI}$ = 3.3V ± 5%, $T_A$ = 0°C to +70°C) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------------------------|-------------------------------------------------------------|--------------------------------|---------------------|------------------------|------| | V <sub>IL</sub> | Input Low Voltage | SDATA, SCLK | | | 1.0 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | | | V | | V <sub>ID</sub> | Differential Input<br>Voltage <sup>[6]</sup> | CLKINT, FBINT | 0.35 | | V <sub>DDQ</sub> + 0.6 | V | | $V_{IX}$ | Differential Input<br>Crossing Voltage <sup>[7]</sup> | CLKTIN, FBINT | (V <sub>DDQ</sub> /2) –<br>0.2 | V <sub>DDQ</sub> /2 | $(V_{DDQ}/2) + 0.2$ | V | | I <sub>IN</sub> | Input Current | $V_{IN}$ = 0V or $V_{IN}$ = $V_{DDQ}$ , CLKINT,<br>FBINT | -10 | | 10 | μА | | I <sub>OL</sub> | Output Low Current | $V_{DDQ} = 2.375V, V_{OUT} = 1.2V$ | 26 | 35 | | mA | | I <sub>OH</sub> | Output High Current | $V_{DDQ} = 2.375V, V_{OUT} = 1V$ | -18 | -32 | | mA | | V <sub>OL</sub> | Output Low Voltage | $V_{\rm DDQ} = 2.375 \text{V}, I_{\rm OL} = 12 \text{ mA}$ | | | 0.6 | V | | V <sub>OH</sub> | Output High Voltage | $V_{\rm DDQ} = 2.375 \text{V}, I_{\rm OH} = -12 \text{ mA}$ | 1.7 | | | V | | V <sub>OUT</sub> | Output Voltage Swing <sup>[8]</sup> | | 1.1 | | VDDQ-0.4 | V | | V <sub>OC</sub> | Output Crossing<br>Voltage <sup>[9]</sup> | | (V <sub>DDQ</sub> /2) –<br>0.2 | V <sub>DDQ</sub> /2 | $(V_{DDQ}/2) + 0.2$ | V | | l <sub>OZ</sub> | High-Impedance Output<br>Current | $V_O = GND \text{ or } V_O = V_{DDQ}$ | -10 | | 10 | μА | | I <sub>DDQ</sub> | Dynamic Supply<br>Current <sup>[10]</sup> | All $V_{DDQ}$ and $V_{DDI}$ ,<br>$F_{O} = 170 \text{ MHz}$ | | 235 | 300 | mA | | I <sub>DD</sub> | PLL Supply Current | AVDD only | | 9 | 12 | mA | | C <sub>in</sub> | Input Pin Capacitance | | 2.5 | 3 | 3.5 | рF | #### Notes: - Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. Unused inputs must be held HIGH or LOW to prevent them from floating. Differential input signal voltage specifies the differential voltage |V<sub>TR</sub> V<sub>CP</sub>| required for switching, where VTR is the true input level and VCP is the complementary input level. Differential cross-point input voltage is expected to track V<sub>DDQ</sub> and is the voltage at which the differential signals must be crossing. - 7 - For load conditions see Figure 6. The value of $V_{OC}$ is expected to be $|V_{TR} + V_{CP}|/2$ . In case of each clock directly terminated by a 120 $\Omega$ resistor. See Figure 6. All outputs switching loaded with 16 pF in $60\Omega$ environment. See Figure 6. # **AC Parameters**[11, 12] ( $V_{DD} = V_{DDQ} = 2.5V \pm 5\%$ , $V_{DDI} = 3.3V \pm 5\%$ , $T_A = 0$ °C to +70°C) | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|-----------------------------------------------------|----------------------------------------------------|------|------|------|------| | f <sub>CLK</sub> | Operating Clock Frequency | $A_{VDD}$ , $V_{DD} = 2.5V \pm 0.2V$ | 60 | | 170 | MHz | | t <sub>DC</sub> | Input Clock Duty Cycle <sup>[13]</sup> | | 40 | | 60 | % | | t <sub>lock</sub> | Maximum PLL lock Time | | | | 100 | μs | | t <sub>R</sub> /t <sub>F</sub> | Output Clocks Slew Rate | 20% to 80% of VOD | 1 | | 2 | V/ns | | tp <sub>ZL</sub> , tp <sub>ZH</sub> | Output Enable Time <sup>[14]</sup> (all outputs) | | | 3 | | ns | | tp <sub>LZ</sub> , tp <sub>HZ</sub> | Output Disable Time <sup>[14]</sup> (all outputs) | | | 3 | | ns | | t <sub>CCJ</sub> | Cycle to Cycle Jitter | f > 66 MHz | -100 | | 100 | ps | | t <sub>jit(h-per)</sub> | Half-period jitter <sup>[15]</sup> | f > 66 MHz | -100 | | 100 | ps | | t <sub>PLH</sub> | Low-to-High Propagation Delay,<br>CLKINT to YT[0:9] | | 1.5 | 3.5 | 6 | ns | | t <sub>PHL</sub> | High-to-Low Propagation Delay, CLKINT to YT[0:9] | | 1.5 | 3.5 | 6 | ns | | t <sub>SK(0)</sub> | Any Output to Any Output Skew <sup>[16]</sup> | | | | 100 | ps | | t <sub>PHASE</sub> | Phase Error <sup>[16]</sup> | | -150 | | 150 | ps | | t <sub>JITT(PHASE)</sub> | Phase Error Jitter | f > 66 MHz | -50 | | 50 | ps | | $t_{d(0)}$ | Dynamic Phase Offset | CLKIN pins to FBIN pins at the DUT <sup>[17]</sup> | 30 | | 140 | ps | #### Note: - Parameters are guaranteed by design and characterization. Not 100% tested in production. PLL is capable of meeting the specified parameters while supporting SSC synthesizers with modulation frequency between 30 kHz and 33.3 kHz with a down spread of -0.5%. 11. 12. - 13. While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formula: duty cycle = t<sub>WH</sub>/t<sub>C</sub>, where the cycle time (t<sub>C</sub>) decreases as the frequency goes up. - 14. Refers to transition of non-inverting output. 15. Period Jitter and Half-Period Jitter specifications are separate specifications that must be met independently of each other. 16. All differential input and output terminals are terminated with 120Ω/16 pF as shown in *Figure 6*. 17. DUT refers to Device Under Test. Document #: 38-07457 Rev. \*A #### **Differential Parameter Measurement Information** Figure 1. Static Phase Offset Figure 2. Dynamic Phase Offset Figure 3. Output Skew Figure 4. Half-Period Jitter Figure 5. Cycle-to-Cycle Jitter Figure 6. Differential Signal Using Direct Termination Resistor # **Ordering Information** | Part Number | Package Type | Product Flow | |---------------|------------------------------|------------------------| | CY2SSTV850OC | 48-pin SSOP | Commercial, 0° to 70°C | | CY2SSTV850OCT | 48-pin SSOP - Tape and Reel | Commercial, 0° to 70°C | | CY2SSTV850ZC | 48-pin TSSOP | Commercial, 0° to 70°C | | CY2SSTV850ZCT | 48-pin TSSOP - Tape and Reel | Commercial, 0° to 70°C | # **Package Drawing and Dimensions** #### 48-Lead Shrunk Small Outline Package O48 51-85059-\*B ## Package Drawing and Dimensions (continued) #### 48-Lead Thin Shrunk Small Outline Package, Type II (6 mm x 12 mm) Z48 Spread Aware is a trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. SEATING PLANE # **Revision History** | Document Title: CY2SSTV850 Differential Clock Buffer/Driver<br>Document #: 38-07457 Rev. *A | | | | | | | |---------------------------------------------------------------------------------------------|--------|-----------------------|-----|----------------------------------------------------------|--|--| | REV. ECN NO. Issue Orig. of Change Description of Change | | Description of Change | | | | | | ** | 117540 | 09/09/02 | HWT | New data sheet | | | | *A | 122933 | 12/18/02 | RBI | Add power up requirements to maximum ratings information | | |