## Features

- Designed to be compatible with the NDS conditional access system
- IC card interface
- 3 or 5 V supply for the IC (VD $\mathrm{V}_{\mathrm{DD}}$ and GND)
- Three specifically protected half-duplex bidirectional buffered I/O lines to card contacts C4, C7 and C8
- DC-DC converter for $\mathrm{V}_{\mathrm{CC}}$ generation separately powered from a $5 \mathrm{~V} \pm 20 \%$ supply ( $\mathrm{V}_{\text {DDP }}$ and PGND)
- 3 or $5 \mathrm{~V} \pm 5 \%$ regulated card supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ with appropriate decoupling has the following capabilities:
- $\mathrm{I}_{\mathrm{CC}}<80 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{DDP}}=4$ to 6.5 V
- Handles current spikes of 40 nA up to 20 MHz
- Controls rise and fall times
- Filtered overload detection at approximately 120 mA
- Thermal and short-circuit protection on all card contacts
- Automatic activation and deactivation sequences; initiated by software or by hardware in the event of a short-circuit, card take-off, overheating, $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DDP}}$ drop-out
- Enhanced ESD protection on card side ( $>6 \mathrm{kV}$ )
- 26 MHz integrated crystal oscillator
- Clock generation for cards up to 20 MHz (divided by 1, 2, 4 or 8 through CLKDIV1 and CLKDIV2 signals) with synchronous frequency changes
■ Non-inverted control of RST via pin RSTIN


■ ISO 7816, GSM11.11 and EMV (payment systems) compatibility

- Supply supervisor for spike-killing during power-on and power-off and power-on reset (threshold fixed internally or externally by a resistor bridge)
- Built-in debounce on card presence contacts
- One multiplexed status signal off


## Description

The ST8024 is a complete low cost analog interface for asynchronous 3 V and 5 V smart cards. It can be placed between the card and the microcontroller with few external components to perform all supply protection and control functions. ST8024 is a direct replacement of ST8004.

Main applications are: smartcard readers for set-top-box, IC card readers for banking, identification, pay TV.

Table 1. Device summary

| Order codes | Temperature range | Package | Packaging |
| :---: | :---: | :---: | :---: |
| ST8024CDR | -25 to $85^{\circ} \mathrm{C}$ | SO-28 (tape and reel) | 1000 parts per reel |
| ST8024CTR | -25 to $85^{\circ} \mathrm{C}$ | TSSOP28 (tape and reel) | 2500 parts per reel |

## Contents

1 Diagram ..... 5
2 Pin configuration ..... 6
3 Maximum ratings ..... 8
4 Electrical characteristics ..... 9
5 Functional description ..... 16
5.1 Power supply ..... 16
5.2 Voltage supervisor ..... 16
5.2.1 Without external divider on pin PORADJ ..... 16
5.2.2 With an external divider on pin PORADJ ..... 17
5.2.3 Application examples ..... 17
5.3 Clock circuitry ..... 17
5.4 I/O transceivers ..... 18
5.5 Inactive mode ..... 19
5.6 Activation sequence ..... 19
5.7 Active mode ..... 21
5.8 Deactivation sequence ..... 21
$5.9 \mathrm{~V}_{\mathrm{CC}}$ generator ..... 21
5.10 Fault detection ..... 22
6 Application ..... 24
7 Package mechanical data ..... 25
8 Revision history ..... 30

## List of tables

Table 1. Device summary ..... 1
Table 2. Pin description ..... 6
Table 3. Absolute maximum ratings ..... 8
Table 4. Thermal data ..... 8
Table 5. Recommended operating conditions ..... 8
Table 6. Electrical characteristics over recommended operating condition ..... 9
Table 7. Step-up converter ..... 10
Table 8. Card supply voltage characteristics ..... 10
Table 9. Crystal connection ..... 11
Table 10. Data lines ..... 11
Table 11. Data lines to card reader ..... 11
Table 12. Data lines to microcontroller ..... 12
Table 13. Internal oscillator. ..... 12
Table 14. Reset output to card reader ..... 12
Table 15. Clock output to card reader ..... 13
Table 16. Control inputs ..... 13
Table 17. Card presence inputs ..... 13
Table 18. Interrupt output ..... 14
Table 19. Protection and limitation ..... 14
Table 20. Timing ..... 14
Table 21. Clock frequency selection ..... 18
Table 22. Card presence indicator ..... 19
Table 23. Document revision history ..... 30

## List of figures

Figure 1. Block diagram ..... 5
Figure 2. Pin connections ..... 6
Figure 3. Definition of output and input transition times ..... 15
Figure 4. Voltage supervisor ..... 17
Figure 5. Activation sequence using RSTIN and CMDVCC ..... 20
Figure 6. Activation sequence at $t_{3}$ ..... 20
Figure 7. Deactivation sequence ..... 21
Figure 8. Behavior of OFF, CMDVCC, PRES and $V_{C C}$ ..... 22
Figure 9. Emergency deactivation sequence (card extraction) ..... 23
Figure 10. Application diagram ..... 24

## 1 Diagram

Figure 1. Block diagram


## 2 Pin configuration

Figure 2. Pin connections

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| CLKDIV1 | 1 | 28 | AUX2UC |
| CLKDIV2 | 2 | 27 | AUX1UC |
| $5 \mathrm{~V} / \overline{3 V}$ | 3 | 26 | 1/OUC |
| PGND | 4 | 25 | XTAL2 |
| C1+ | 5 | 24 | XTAL1 |
| $V_{\text {DDP }}$ | 6 | 23 | OFF |
| C1- | 7 | 22 | GND |
| $\mathrm{V}_{\mathrm{up}}$ | 8 | 21 | $V_{\text {DD }}$ |
| $\overline{\text { PRES }}$ | 9 | 20 | RSTIN |
| PRES | 10 | 19 | CMDVCC |
| 1/0 | 11 | 18 | PORADJ |
| AUX2 | 12 | 17 | $V_{c c}$ |
| AUX1 | 13 | 16 | RST |
| CGND | 14 | 15 | CLK |

Table 2. Pin description

| Pin $\mathbf{n}^{\circ}$ | Symbol | $\quad$ Name and function |
| :---: | :---: | :--- |
| 1 | CLKDIV1 | Control of CLK frequency |
| 2 | CLKDIV2 | Control of CLK frequency |
| 3 | $5 \mathrm{~V} / \overline{3 V}$ | $\mathrm{~V}_{\text {CC }}$ selection pin |
| 4 | PGND | Power ground for step-up converter |
| 5 | C1+ | External cap. for step-up converter |
| 6 | $\mathrm{~V}_{\text {DDP }}$ | Power supply for step-up converter |
| 7 | C1- | External cap. step-up converter |
| 8 | $\mathrm{~V}_{\text {UP }}$ | Output of step-up converter |
| 9 | $\overline{\text { PRES }}$ | Card presence input (active low) |
| 10 | PRES | Card presence input (active high) |
| 11 | I/O | Data line to and from card (C7) (internal 11 $\mathrm{k} \Omega$ pull-up resistor connected to $\mathrm{V}_{\mathrm{CC}}$ ) |
| 12 | AUX2 | Auxiliary line to and from card (C8) (internal 11 k $\Omega$ pull-up resistor connected to $\mathrm{V}_{\mathrm{CC}}$ ) |
| 13 | AUX1 | Auxiliary line to and from card (C4) (internal 11 k $\Omega$ pull-up resistor connected to $\mathrm{V}_{\mathrm{CC}}$ ) |
| 14 | CGND | Ground for card signal (C5) |
| 15 | CLK | Clock to card (C3) |
| 16 | RST | Card reset (C2) |
| 17 | $\mathrm{~V}_{\text {CC }}$ | Supply voltage for the card (C1) |
| 18 | $\mathrm{~V}_{\text {THSEL }}$ | Deactivation threshold selector pin (under voltage lock-out) |

Table 2. Pin description (continued)

| Pin $\mathbf{n}^{\circ}$ | Symbol | Name and function |
| :---: | :---: | :--- |
| 19 | $\overline{\text { CMDVCC }}$ | Start activation sequence input (active low) |
| 20 | RSTIN | Card reset input from MCU |
| 21 | V $_{\text {DD }}$ | Supply voltage |
| 22 | GND | Ground |
| 23 | $\overline{O F F}$ | Interrupt to MCU (active low) |
| 24 | XTAL1 | Crystal or external clock input |
| 25 | XTAL2 | Crystal connection (leave this pin open if external clock is used) |
| 26 | I/OUC | MCU data I/O line (internal 11 k $\Omega$ pull-up resistor connected to $V_{D D}$ ) |
| 27 | AUX1UC | Non-inverting receiver input (internal 11 $\mathrm{k} \Omega$ pull-up resistor connected to $\mathrm{V}_{\mathrm{DD}}$ ) |
| 28 | AUX2UC | Non-inverting receiver input (internal 11 $\mathrm{k} \Omega$ pull-up resistor connected to $\mathrm{V}_{\mathrm{DD}}$ ) |

## 3 Maximum ratings

Table 3. Absolute maximum ratings

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DDP}}$ | Supply voltage | -0.3 | 7 | V |
| $\mathrm{V}_{\mathrm{n} 1}$ | Voltage on pins XTAL1, XTAL2, 5V/3V, RSTIN, AUX2UC, AUX1UC, I/OUC, CLKDIV1, CLKDIV2, PORADJ, CMDVCC, PRES, PRES and OFF | -0.3 | $V_{D D}+0.3$ | V |
| $\mathrm{V}_{\mathrm{n} 2}$ | Voltage on card contact pins I/O, RST, AUX1, AUX2 and CLK | -0.3 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{n} 3}$ | Voltage on pins $\mathrm{V}_{\text {UR }} \mathrm{S} 1$ and S2 |  | 7 | V |
| ESD1 | MIL-STD-883 class 3 on card contact pins, $\overline{\text { PRES }}$ and PRES ${ }^{(1)}$ (2) | -6 | 6 | kV |
| ESD2 | MIL-STD-883 class 2 on $\mu$ C contact pins and RSTIN ${ }^{(1)(2)}$ | -2 | 2 | kV |
| $\mathrm{T}_{\mathrm{J}(\mathrm{MAX})}$ | Maximum operating junction temperature |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -40 | 150 | ${ }^{\circ} \mathrm{C}$ |

1. All card contacts are protected against any short with any other card contact
2. Method $3015(\mathrm{HBM}, 1500 \Omega, 100 \mathrm{pF}) 3$ positive pulses and 3 negative pulses on each pin referenced to ground.

Note: $\quad$ Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 4. Thermal data

| Symbol | Parameter | Condition | SO-28 | TSSOP28 | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Thermal resistance junction-ambient temperature | Multilayer test board <br> (Jedec standard) | 56 | 50 | ${ }^{\circ} \mathrm{K} / \mathrm{W}$ |

Table 5. Recommended operating conditions

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Temperature range |  | -25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

## 4 Electrical characteristics

Table 6. Electrical characteristics over recommended operating condition $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=\right.$ $5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage |  | 2.7 |  | 6.5 | V |
| $\mathrm{V}_{\text {DDP }}$ | Supply voltage for the voltage doubler | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; $\mathrm{II}_{\mathrm{CC}} \mathrm{l}<80 \mathrm{~mA}$ | 4.0 | 5 | 6.5 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; $\mathrm{II}_{\mathrm{CC}} \mathrm{l}<20 \mathrm{~mA}$ | 3.0 |  | 6.5 |  |
| $I_{\text {DD }}$ | Supply current | Card Inactive |  |  | 1.2 | mA |
|  |  | Card Active; $\mathrm{f}_{\text {CLK }}=\mathrm{f}_{\text {XTAL }} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |  | 1.5 |  |
| $I_{\text {DDP }}$ | DC/DC converter supply current | Inactive mode |  |  | 0.1 | mA |
|  |  | Active mode; $\mathrm{f}_{\mathrm{CLK}}=\mathrm{f}_{\mathrm{XTAL}} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} ; \mathrm{II}_{\mathrm{CC}} \mathrm{l}$ $=0$ |  |  | 10 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; $\mathrm{II}_{\mathrm{CC}} \mathrm{l}=80 \mathrm{~mA}$ |  |  | 200 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$; $\mathrm{II}_{\mathrm{CC}} \mathrm{l}=65 \mathrm{~mA}$ |  |  | 100 |  |
| $\mathrm{V}_{\text {th2 }}$ | Falling threshold voltage on $V_{D D}$ | no external resistors at pin PORADJ; $V_{D D}$ level falling | 2.35 | 2.45 | 2.55 | V |
| $\mathrm{V}_{\mathrm{HYS} 2}$ | Hysteresis of threshold voltage $\mathrm{V}_{\text {th2 }}$ | no external resistors at pin PORADJ | 50 | 100 | 150 | mV |
| $\mathrm{V}_{\text {th(ext)rise }}$ | External rising threshold voltage on $V_{D D}$ | external resistor bridge at pin PORADJ; $\mathrm{V}_{\mathrm{DD}}$ level rising | 1.25 | 1.28 | 1.31 | V |
| $\mathrm{V}_{\text {th(ext)fall }}$ | External falling threshold voltage on $\mathrm{V}_{\mathrm{DD}}$ | external resistor bridge at pin PORADJ; $V_{D D}$ level falling | 1.19 | 1.22 | 1.25 | V |
| $\mathrm{V}_{\text {HYS(ext) }}$ | Hysteresis of threshold voltage $\mathrm{V}_{\mathrm{th} \text { (ext) }}$ | external resistor bridge at pin PORADJ | 30 | 60 | 90 | mV |
| $\Delta \mathrm{V}_{\text {HYS(ext) }}$ | Hysteresis of threshold voltage $\mathrm{V}_{\text {th(ext) }}$ variation with temperature | external resistor bridge at pin PORADJ |  |  | 0.25 | $\mathrm{mV} / \mathrm{K}$ |
| $t_{W}$ | Width of internal PowerOn reset pulse | no external resistor at pin PORADJ | 4 | 8 | 12 | ms |
|  |  | external resistor bridge at pin PORADJ | 8 | 16 | 24 |  |
| $\mathrm{I}_{\mathrm{L}}$ | Leakage current on pin PORADJ | $\mathrm{V}_{\text {PORADJ }}<0.5 \mathrm{~V}$ | -0.1 | 4 | 10 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {PORADJ }}>1.0 \mathrm{~V}$ | -1 |  | 1 |  |
| $\mathrm{P}_{\text {TOT }}$ | Total power dissipation | Continuous operation; $\mathrm{T}_{\mathrm{a}}=-25$ to $85^{\circ} \mathrm{C}$ |  |  | 0.56 | W |

Table 7. Step-up converter $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {cLK }}$ | Clock frequency | Card active | 2.2 |  | 3.2 | MHz |
| $V_{\text {th }}$ (vd-vi) | Threshold voltage for stepup converter to change to voltage follower | 5 V card | 5.2 | 5.8 | 6.2 | V |
|  |  | 3 V card | 3.8 | 4.1 | 4.4 |  |
| $\mathrm{V}_{\text {UP(av) }}$ | Output voltage on pin $\mathrm{V}_{\mathrm{UP}}$ (average value) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 5.2 | 5.7 | 6.2 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDP}}=3.3 \mathrm{~V}$ | 3.5 | 3.9 | 4.3 |  |

Table 8. Card supply voltage characteristics $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) (Note 1)

| Symbol | Parameter | Test conditions |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{vcc}}$ | External capacitance on pin $\mathrm{V}_{\mathrm{CC}}$ | Note 2 and Note 3 |  | 80 |  | 220 | nF |
| $\mathrm{V}_{\mathrm{cc}}$ | Card supply voltage (including ripple voltage) | Card Inactive; $\mathrm{ll}_{\mathrm{CC}} \mathrm{l}=0 \mathrm{~mA}$ | 5 and 3 V card | -0.1 | 0 | 0.1 | V |
|  |  | Card Inactive; $\mathrm{ll}_{\mathrm{CC}} \mathrm{l}=1 \mathrm{~mA}$ | 5 and 3 V card | -0.1 | 0 | 0.3 |  |
|  |  | Card Active; $\mathrm{ll}_{\mathrm{cc}}<80 \mathrm{~mA}$ | 5 V card | 4.75 | 5 | 5.25 |  |
|  |  | Card Active; $\mathrm{llcl}_{\mathrm{cl}}$ < 65 mA | 3 V card | 2.85 | 3 | 3.15 |  |
|  |  | Card Active; single current pulse $\mathrm{I}_{\mathrm{P}}=-100 \mathrm{~mA} ; \mathrm{t}_{\mathrm{p}}=2 \mu \mathrm{~s}$ | 5 V card | 4.65 | 5 | 5.25 |  |
|  |  | Card Active; single current pulse $I_{P}=-100 \mathrm{~mA} ; \mathrm{t}_{\mathrm{p}}=2 \mu \mathrm{~s}$ | 3 V card | 2.76 | 3 | 3.20 |  |
|  |  | Card active; current pulses,$Q_{P}=40 \mathrm{nAs}$ | 5 V card | 4.65 | 5 | 5.25 |  |
|  |  |  | 3 V card | 2.76 | 3 | 3.20 |  |
|  |  | Card Active; current pulses $Q_{P}=40$ nAs with <br> $\mathrm{II}_{\mathrm{CC}}<200 \mathrm{~mA}, \mathrm{t}_{\mathrm{p}}<400 \mathrm{~ns}$ | 5 V card | 4.65 | 5 | 5.25 |  |
|  |  |  | 3 V card | 2.76 | 3 | 3.20 |  |
| $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}} \\ \text { (RIPPLE) } \end{gathered}$ $(\mathrm{P}-\mathrm{P})$ | Ripple voltage on $\mathrm{V}_{\mathrm{CC}}$ (Peak to Peak value) | $\mathrm{f}_{\text {RIPPLE }}=20 \mathrm{kHz}$ to 200 MHz |  |  |  | 350 | mV |
| IlCCl | Card supply current | $\mathrm{V}_{\mathrm{CC}}=0$ to 5 V |  |  |  | 80 | mA |
|  |  | $\mathrm{V}_{C C}=0$ to 3 V |  |  |  | 65 |  |
|  |  | $\mathrm{V}_{\text {CC }}$ short circuit to GND |  | 90 |  | 120 |  |
| $S_{\text {R }}$ | Slew rate | Slew up or down |  | 0.08 | 0.15 | 0.22 | V/ $/ \mathrm{s}$ |

Table 9. Crystal connection (pins XTAL1 and XTAL2) $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{XTAL1,2}}$ | External capacitance on pins XTAIL1, <br> XTAIL2 | Depends on type of <br> crystal or resonator used |  |  | 15 | pF |
| $\mathrm{f}_{\mathrm{XTAL}}$ | Crystal frequency |  | 2 |  | 26 | MHz |
| $\mathrm{f}_{\mathrm{XTAL1}}$ | Frequency applied on pin XTAL1 |  | 0 |  | 26 | MHz |
| $\mathrm{V}_{\mathrm{IH}}$ | High level input voltage on pin XTAIL1 |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low level input voltage on pin XTAIL1 |  | -0.3 |  | $+0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |

Table 10. Data lines (pins I/O, I/OUC, AUX1, AUX2, AUX1UC AND AUX2UC) $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=\right.$ $5 \mathrm{~V}, \mathrm{f}_{\text {XTAL }}=10 \mathrm{MHz}$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{D}(/ / \mathrm{O}-/ / \mathrm{OUC}),}$ <br> $\mathrm{t}_{\mathrm{D}(/ / \mathrm{OC}-\mathrm{I} / \mathrm{O})}$ | $\mathrm{I} / \mathrm{O}$ to I/OUC, I/OUC to I/O falling edge <br> delay |  |  |  | 200 | ns |
| $\mathrm{t}_{\mathrm{pu}}$ | Active pull-up pulse width |  |  |  | 100 | ns |
| $\mathrm{f}_{\mathrm{I} / \mathrm{O}(\mathrm{MAX})}$ | Maximum frequency on data lines |  |  |  | 1 | MHz |
| $\mathrm{C}_{\mathrm{I}}$ | Input capacitance on data lines |  |  |  | 10 | pF |

Table 11. Data lines to card reader (pins I/O, AUX1 AND AUX2 with integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{CC}}\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O} \text { (inactive) }}$ | Output voltage | Inactive mode | NO LOAD | 0 |  | 0.1 | V |
|  |  |  | $\mathrm{l}_{\mathrm{O} \text { (inactive) }}=1 \mathrm{~mA}$ |  |  | 0.3 |  |
| $\mathrm{I}^{\text {(inactive) }}$ | Output current | Inactive mode; pin grounded |  |  |  | -1 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage | No DC Load |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | $\mathrm{V}_{C C^{+}} 0.1$ | V |
|  |  | 5 and 3 V cards; $\mathrm{I}_{\mathrm{OH}}<-40 \mu \mathrm{~A}$ |  | $0.75 \mathrm{~V}_{\text {CC }}$ |  | $\mathrm{V}_{C C}+0.1$ |  |
|  |  | $\mathrm{IIOH}_{\mathrm{OH}} \geq 10 \mathrm{~mA}$ |  | 0 |  | 0.4 |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low level output voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  | 0 |  | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}} \geq 15 \mathrm{~mA}$ |  | $\mathrm{V}_{\text {CC }}-0.4$ |  | $\mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High level input voltage |  |  | 1.5 |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low level input voltage |  |  | 0.3 |  | 0.8 | V |
| $\\|_{\text {LIH }}{ }^{\text {l }}$ | High level input leakage current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\\|_{\text {IL }} \mathrm{I}$ | Low level input current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ |  |  |  | 600 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{PU}}$ | Integrated pull-up resistor | Pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ |  | 9 | 11 | 13 | $\mathrm{k} \Omega$ |
| ${ }_{\text {t }}^{\text {( }}$ ( ${ }^{\text {I }}$ | Data input transition time | $\mathrm{V}_{\mathrm{IL}} \max$ to $\mathrm{V}_{\text {IH }} \min$. |  |  |  | 1.2 | $\mu \mathrm{s}$ |
| ${ }^{\dagger}$ ( DO ) | Data output transition time | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0 \text { to } \mathrm{V}_{\mathrm{CC}} ; \mathrm{C}_{\mathrm{L}} \leq 80 \mathrm{pF} ; 10 \% \\ & \text { to } 90 \% \end{aligned}$ |  |  |  | 0.1 | $\mu \mathrm{s}$ |
| IPU | Current when pull-up active | $\mathrm{V}_{\mathrm{OH}}=0.9 \mathrm{~V}_{\mathrm{CC}} ; \mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$ |  | -1 |  |  | mA |

Table 12. Data lines to microcontroller (pins I/OUC, AUX1UC AND AUX2UC with integrated 11 $\mathbf{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage | 5 and 3 V card; $\mathrm{I}_{\mathrm{OH}}<-40 \mu \mathrm{~A}$ | $0.75 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.1$ | V |
|  |  | No DC Load | $0.9 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.1$ |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low level output voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ | 0 |  | 0.3 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High level input voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low level input voltage |  | -0.3 |  | $0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\\|_{\text {LIH }} \mathrm{l}$ | High level input leakage current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| IIL | Low level input current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ |  |  | 600 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{PU}}$ | Internal pull-up resistance to $V_{D D}$ | Pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ | 9 | 11 | 13 | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {( } \mathrm{DI} \text { ) }}$ | Data input transition time | $\mathrm{V}_{\mathrm{IL}(\text { max })}$ to $\mathrm{V}_{\mathrm{IH}(\text { min })}$ |  |  | 1.2 | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ (DO) | Data output transition time | $\mathrm{V}_{\mathrm{O}}=0$ to $\mathrm{V}_{\mathrm{DD}} ; \mathrm{C}_{\mathrm{L}}<30 \mathrm{pF}$; $10 \%$ to $90 \%$ |  |  | 0.1 | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{PU}}$ | Current when pull-up active | $\mathrm{V}_{\mathrm{OH}}=0.9 \mathrm{~V}_{\mathrm{DD}} ; \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | -1 |  |  | mA |

Table 13. Internal oscillator $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted.
Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}(\mathrm{INT})$ | Frequency of internal oscillator | Inactive mode | 55 | 140 | 200 | kHz |
|  |  | Active mode | 2.2 | 2.7 | 3.2 | MHz |

Table 14. Reset output to card reader (pin RST) $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O} \text { (inactive) }}$ | Output voltage in inactive mode | $\mathrm{I}_{\mathrm{O} \text { (inactive) }}=1 \mathrm{~mA}$ | 0 |  | 0.3 | V |
|  |  | No Load | 0 |  | 0.1 |  |
| $\mathrm{I}_{\mathrm{O} \text { (inactive) }}$ | Output current | Inactive mode; pin grounded | 0 |  | -1 | mA |
| $\mathrm{t}_{\mathrm{D} \text { (RSTIN-RST) }}$ | RSTN to RST Delay | RST Enable |  |  | 2 | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low level output voltage | $\mathrm{I}_{\mathrm{OL}}=200 \mu \mathrm{~A}$ | 0 |  | 0.2 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}$ (current limit) | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | $\mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $0.9 \mathrm{~V}_{\text {CC }}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-20 \mathrm{~mA}$ (current limit) | 0 |  | 0.4 |  |
| $\mathrm{t}_{\mathrm{R},} \mathrm{t}_{\mathrm{F}}$ | Rise and fall time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} ; \mathrm{V}_{\mathrm{CC}}=5$ or 3 V |  |  | 0.1 | $\mu \mathrm{s}$ |

Table 15. Clock output to card reader (pin CLK) $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {O(inactive) }}$ | Output voltage in inactive mode | $\mathrm{l}_{\text {(inactive) }}=1 \mathrm{~mA}$ | 0 |  | 0.3 | V |
|  |  | No Load | 0 |  | 0.1 |  |
| $\mathrm{I}^{\mathrm{O}(\text { inactive) }}$ | Output current | CLK Inactive mode; pin grounded | 0 |  | -1 | mA |
| $\mathrm{V}_{\text {OL }}$ | Low level output voltage | $\mathrm{l} \mathrm{LL}=200 \mu \mathrm{~A}$ | 0 |  | 0.3 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=70 \mathrm{~mA} \text { (current }$ limit) | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | $\mathrm{V}_{\mathrm{Cc}}$ |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $0.9 \mathrm{~V}_{\text {CC }}$ |  | $\mathrm{V}_{\mathrm{cc}}$ | V |
|  |  | $\begin{aligned} & \begin{array}{l} \mathrm{I}_{\mathrm{OH}}=-70 \mathrm{~mA} \text { (current } \\ \text { limit) } \end{array} \end{aligned}$ | 0 |  | 0.4 |  |
| $\mathrm{t}_{\mathrm{R},} \mathrm{t}_{\mathrm{F}}$ | Rise and fall time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (Note 4) |  |  | 16 | ns |
| $\delta$ | Duty factor (except for $\mathrm{f}_{\text {XTALS }}$ ) | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ ( Note 4) | 45 |  | 55 | \% |
| $S_{R}$ | Slew rate | Slew up or down; $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.2 |  |  | V/ns |

Table 16. Control inputs (pins CLKDIV1, CLKDIV2, CMDVCC, RSTIN and $5 \mathrm{~V} / \overline{3} \mathbf{V}$
$\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}$ $\left.=25^{\circ} \mathrm{C}\right)($ Note 5 )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input voltage low |  | -0.3 |  | $0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input voltage high |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{I}_{\mathrm{LIH}} \mathrm{I}$ | Input leakage current high | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 1 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LIL}} \mathrm{I}$ | Input leakage current low | $\mathrm{V}_{\mathrm{IL}}=0$ |  |  | 1 | $\mu \mathrm{~A}$ |

Table 17. Card presence inputs (pins PRES and $\overline{\text { PRES }}$ )
$\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}$ $\left.=25^{\circ} \mathrm{C}\right)($ Note 6$)$

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input voltage low |  | -0.3 |  | $0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input voltage high |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{I}_{\mathrm{LIH}} \mathrm{I}$ | Input leakage current high | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LIL}} \mathrm{I}$ | Input leakage current low | $\mathrm{V}_{\mathrm{IL}}=0$ |  |  | 5 | $\mu \mathrm{~A}$ |

Table 18. Interrupt output (pin OFF NMOS drain with integrated $20 \mathrm{k} \Omega$ pull-up resistor to $V_{D D}$ ); $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=$ $\left.25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Low level output voltage | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0 |  | 0.3 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | High level output voltage | $\mathrm{I}_{\mathrm{OH}}=-15 \mu \mathrm{~A}$ | $0.75 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| $\mathrm{R}_{\mathrm{PU}}$ | Integrated pull-up resistor | $20 \mathrm{k} \Omega$ Pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ | 16 | 20 | 24 | $\mathrm{k} \Omega$ |

Table 19. Protection and limitation $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| II $_{\text {CC(SD) }}$ | Shutdown and limitation current pin <br> $V_{\text {CC }}$ |  | 90 |  | 120 | mA |
| $\mathrm{I}_{\text {I/O(lim) }}$ | limitation current pins I/O, AUX1 <br> and AUX2 |  | -15 |  | 15 | mA |
| $\mathrm{I}_{\mathrm{CLK}(\text { lim })}$ | limitation current pin CLK |  | -70 |  | 70 | mA |
| $\mathrm{I}_{\text {RST(lim) }}$ | limitation current pin RST |  | -20 |  | 20 | mA |
| $\mathrm{~T}_{\text {SD }}$ | Shut down temperature |  | 150 |  | ${ }^{\circ} \mathrm{C}$ |  |

Table 20. Timing $\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDP}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}\right.$, unless otherwise noted. Typical values are to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ACT}}$ | Activation time | (See Figure 5) |  | 180 | 220 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{DE}}$ | Deactivation time | (See Figure 7) | 60 | 80 | 100 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{3}$ | Start of the windows for sending <br> CLK to card | (See Figure 6) |  |  | 130 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{5}$ | End of the windows for sending <br> CLK to card | (See Figure 6) | 140 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {debounce }}$ | Debounce time pins PRES and <br> PRES | (See Figure 8) | 140 |  |  | $\mu \mathrm{~s}$ |

Note: 1 All parameters remain within limits but are tested only statistically for the temperature range. When a parameter is specified as a function of $V_{D D}$ or $V_{C C}$ it means their actual value at the moment of measurement.

2 To meet these specifications, pin $V_{C C}$ should be decoupled to CGND using two ceramic multilayer capacitors of low ESR both with values of 100 nF and 100 nF (see Figure 10).
3 Permitted capacitor values are $100+100 n F$, or $220 n F$.
4 Transition time and duty factor definitions are shown in Figure 3; $\delta=t_{1} /\left(t_{1}+t_{2}\right)$.
5 Pin $\overline{C M D V C C}$ is active LOW; pin RSTIN is active HIGH; for CLKDIV1 and CLKDIV2 functions see Table 20

6 Pin $\overline{P R E S}$ is active LOW; pin PRES is active HIGH see Figure 8 and Figure 9; PRES has an integrated $1.25 \mu$ A current source to GND. (PRES to $V_{D D}$ ); the card is considered present if at least one of the inputs $\overline{P R E S}$ or PRES is active.

Figure 3. Definition of output and input transition times


## 5 Functional description

Throughout this document it is assumed that the reader is familiar with ISO7816 terminology.

## $5.1 \quad$ Power supply

The supply pins for the IC are $\mathrm{V}_{\mathrm{DD}}$ and $G N D$. $\mathrm{V}_{\mathrm{DD}}$ should be in the range of 2.7 to 6.5 V . All signals interfacing with the system controller are referred to $\mathrm{V}_{\mathrm{DD}}$, therefore $\mathrm{V}_{\mathrm{DD}}$ should also supply the system controller. All card reader contacts remain inactive during power-on or power-off.

The internal circuits are maintained in the reset state until $V_{D D}$ reaches $V_{\text {th2 }}+V_{\text {hys2 }}$ and for the duration of the internal power-on reset pulse, $\mathrm{t}_{\mathrm{W}}$ (see Figure 4). When $\mathrm{V}_{\mathrm{DD}}$ falls below $\mathrm{V}_{\text {th2 }}$, an automatic deactivation of the contacts is performed.

A DC/DC converter is incorporated to generate the 5 or 3 V card supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$. The DC/DC converter should be supplied separately by $\mathrm{V}_{\text {DDP }}$ and PGND. Due to the possibility of large transient currents, the two 100 nF capacitors of the DC/DC converter should be located as near as possible to the IC and have an ESR less than $100 \mathrm{~m} \Omega$.
The DC/DC converter functions as a voltage doubler or a voltage follower according to the respective values of $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DDP}}$ (both have thresholds with a hysteresis of 100 mV ).
The DC/DC converter function changes as follows:
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}>5.8 \mathrm{~V}$; voltage follower
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}<5.7 \mathrm{~V}$; voltage doubler
$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}>4.1 \mathrm{~V}$; voltage follower
$\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}<4.0 \mathrm{~V}$; voltage doubler.
Supply voltages $V_{D D}$ and $V_{D D P}$ may be applied to the IC in any sequence.
After powering the device, OFF remains LOW until CMDVCC is set HIGH.
During power off, OFF falls LOW when $\mathrm{V}_{\mathrm{DD}}$ is below the falling threshold voltage.

### 5.2 Voltage supervisor

### 5.2.1 Without external divider on pin PORADJ

The voltage supervisor surveys the $\mathrm{V}_{\mathrm{DD}}$ supply. A defined reset pulse of approximately 8 ms ( $\mathrm{t}_{\mathrm{W}}$ ) is used internally to keep the IC inactive during power-on or power-off of the $\mathrm{V}_{\mathrm{DD}}$ supply (see Figure 4).

As long as $V_{D D}$ is less than $V_{\text {th2 }}+V_{\text {hys2 }}$, the IC remains inactive whatever the levels on the command lines. This state also lasts for the duration of $\mathrm{t}_{\mathrm{w}}$ after $\mathrm{V}_{\mathrm{DD}}$ has reached a level higher than $\mathrm{V}_{\text {th2 }}+\mathrm{V}_{\text {hys2 }}$. When $\mathrm{V}_{\mathrm{DD}}$ falls below $\mathrm{V}_{\text {th2 }}$, a deactivation sequence of the contacts is performed.

Figure 4. Voltage supervisor


### 5.2.2 With an external divider on pin PORADJ

If an external resistor bridge is connected to pin PORADJ (R1 and R2 in Figure 1), then the following occurs:

- The internal threshold voltage $\mathrm{V}_{\text {th2 }}$ is overridden by the external voltage and by the hysteresis, therefore:
$\mathrm{V}_{\text {th2(ext)(rise) }}=(1+\mathrm{R} 1 / \mathrm{R} 2) \times\left(\mathrm{V}_{\text {bridge }}+\mathrm{V}_{\text {hys(ext }} / 2\right)$
$\mathrm{V}_{\text {th2(ext)(fall) }}=(1+\mathrm{R} 1 / \mathrm{R} 2) \times\left(\mathrm{V}_{\text {bridge }}-\mathrm{V}_{\text {hys }}\right.$ (ext) $\left./ 2\right)$
where $\mathrm{V}_{\text {bridge }}=1.25 \mathrm{~V}$ typ. and $\mathrm{V}_{\text {hys(ext) }}=60 \mathrm{mV}$ typ.
- The reset pulse width $t_{w}$ is doubled to approximately 16 ms .

Input PORADJ is biased internally with a pull-down current source of $4 \mu \mathrm{~A}$ which is removed when the voltage on pin PORADJ exceeds 1 V .
This ensures that after detection of the external bridge by the IC during power-on, the input current on pin PORADJ does not cause inaccuracy of the bridge voltage.
The minimum threshold voltage should be higher than 2 V . The maximum threshold voltage may be up to $V_{D D}$.

### 5.2.3 Application examples

The voltage supervisor is used as power-on reset and as supply dropout detection during a card session. Supply dropout detection is to ensure that a proper deactivation sequence is followed before the voltage is too low. For the internal voltage supervisor to function, the system microcontroller should operate down to 2.35 V to ensure a proper deactivation sequence. If this is not possible, external resistor values can be chosen to overcome the problem.

### 5.3 Clock circuitry

The card clock signal (CLK) is derived from a clock signal input to pin XTAL1 or from a crystal operating at up to 26 MHz connected between pins XTAL1 and XTAL2.
The clock frequency can be $f_{\text {XTAL }}, 1 / 2 \times f_{\text {XTAL }}, 1 / 4 \times f_{\text {XTAL }}$ or $1 / 8 \times f_{\text {XTAL }}$. Frequency selection is made via inputs CLKDIV1 and CLKDIV2 (see Table 21).

Table 21. Clock frequency selection ${ }^{(1)}$

| CLKDIV1 | CLKDIV2 | $\mathbf{f}_{\text {CLK }}$ |
| :---: | :---: | :---: |
| 0 | 0 | $\mathrm{f}_{\mathrm{XTAL}} / 8$ |
| 0 | 1 | $\mathrm{f}_{\mathrm{XTAL}} / 4$ |
| 1 | 1 | $\mathrm{f}_{\mathrm{XTAL}} / 2$ |
| 1 | 0 | $\mathrm{f}_{\mathrm{XTAL}}$ |

1. The status of pins CLKDIV1 and CLKDIV2 must not be changed simultaneously; a delay of 10 ns minimum between changes is needed; the minimum duration of any state of CLK is eight periods of XTAL1.

The frequency change is synchronous, which means that during transition no pulse is shorter than $45 \%$ of the smallest period, and that the first and last clock pulses about the instant of change have the correct width.
When changing the frequency dynamically, the change is effective for only eight periods of XTAL1 after the command. The duty factor of $\mathrm{f}_{\text {XTAL }}$ depends on the signal present at pin XTAL1. In order to reach a 45 to $55 \%$ duty factor on pin CLK, the input signal on pin XTAL1 should have a duty factor of 48 to $52 \%$ and transition times of less than $5 \%$ of the input signal period.
If a crystal is used, the duty factor on pin CLK may be 45 to $55 \%$ depending on the circuit layout and on the crystal characteristics and frequency. In other cases, the duty factor on pin CLK is guaranteed between 45 and $55 \%$ of the clock period.

The crystal oscillator runs as soon as the IC is powered up. If the crystal oscillator is used, or if the clock pulse on pin XTAL1 is permanent, the clock pulse is applied to the card as shown in the activation sequences shown in Figure 5 and Figure 6
If the signal applied to XTAL1 is controlled by the system microcontroller, the clock pulse will be applied to the card when it is sent by the system microcontroller (after completion of the activation sequence).

### 5.4 I/O transceivers

The three data lines I/O, AUX1 and AUX2 are identical.The idle state is realized by both I/O and $\mathrm{I} / \mathrm{OUC}$ lines being pulled HIGH via a $11 \mathrm{k} \Omega$ resistor ( $/ / \mathrm{O}$ to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{I} / \mathrm{OUC}$ to $\mathrm{V}_{\mathrm{DD}}$ ). Pin $I / O$ is referenced to $V_{C C}$, and pin I/OUC to $V_{D D}$, thus allowing operation when $V_{C C}$ is not equal to $\mathrm{V}_{\mathrm{DD}}$. The first side of the transceiver to receive a falling edge becomes the master. An anti-latch circuit disables the detection of falling edges on the line of the other side, which then becomes a slave. After a time delay $\mathrm{t}_{\mathrm{d}(\mathrm{edge})}$, an N transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side. When the master side returns to logic 1 , a $P$ transistor on the slave side is turned on during the time delay $t_{p u}$ and then both sides return to their idle states. This active pull-up feature ensures fast LOW-to-HIGH transitions; it is able to deliver more than 1 mA at an output voltage of up to $0.9 \mathrm{~V}_{\mathrm{CC}}$ into an 80 pF load. At the end of the active pull-up pulse, the output voltage depends only on the internal pull-up resistor and the load current. The current to and from the card I/O lines is limited internally to 15 mA and the maximum frequency on these lines is 1 MHz .

### 5.5 Inactive mode

After a power-on reset, the circuit enters the inactive mode. A minimum number of circuits are active while waiting for the microcontroller to start a session:

- All card contacts are inactive (approximately $200 \Omega$ to GND)
- Pins I/OUC, AUX1UC and AUX2UC are in the high-impedance state ( $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ )
- Voltage generators are stopped
- XTAL oscillator is running
- Voltage supervisor is active
- The internal oscillator is running at its low frequency.


### 5.6 Activation sequence

After power-on and after the internal pulse width delay, the system microcontroller can check the presence of a card using the signals $\overline{\text { OFF }}$ and $\overline{\text { CMDVCC }}$ as shown in Table 22.

If the card is in the reader (this is the case if PRES or PRES is active), the system microcontroller can start a card session by pulling CMDVCC LOW. The following sequence then occurs (see Figure 6):

1. $\overline{\text { CMDVCC }}$ is pulled LOW and the internal oscillator changes to its high frequency $\left(\mathrm{t}_{0}\right)$.
2. The voltage doubler is started (between $t_{0}$ and $t_{1}$ ).
3. $\mathrm{V}_{\mathrm{CC}}$ rises from 0 to 5 V (or 3 V ) with a controlled slope ( $\mathrm{t}_{2}=\mathrm{t}_{1}+1.5 \times \mathrm{T}$ ) where T is 64 times the period of the internal oscillator (approximately $25 \mu \mathrm{~s}$ ).
4. I/O, AUX1 and AUX2 are enabled ( $\mathrm{t}_{3}=\mathrm{t}_{1}+4 \mathrm{~T}$ ) (these were pulled LOW until this moment).
5. CLK is applied to the C3 contact of the card reader $\left(\mathrm{t}_{4}\right)$.
6. RST is enabled ( $t_{5}=t_{1}+7 \mathrm{~T}$ ).

The clock may be applied to the card using the following sequence (see Figure 5):

1. Set RSTIN HIGH.
2. Set CMDVCC LOW.
3. Reset RSTIN LOW between $t_{3}$ and $\mathrm{t}_{5}$; CLK will start at this moment.
4. RST remains LOW until $t_{5}$, when RST is enabled to be the copy of RSTIN.
5. After $t_{5}$, RSTIN has no further affect on CLK; this allows a precise count of CLK pulses before toggling RST.
If the applied clock is not needed, then $\overline{\text { CMDVCC }}$ may be set LOW with RSTIN LOW. In this case, CLK will start at $t_{3}$ (minimum 200 ns after the transition on I/O), and after $t_{5}$, RSTIN may be set HIGH in order to obtain an Answer To Request (ATR) from the card.
Activation should not be performed with RSTIN held permanently HIGH
Table 22. Card presence indicator

| OFF | CMDVCC | Indication |
| :---: | :---: | :---: |
| $H$ | $H$ | Card present |
| L | $H$ | Card not present |

Figure 5. Activation sequence using RSTIN and CMDVCC


Figure 6. Activation sequence at $\mathrm{t}_{3}$


### 5.7 Active mode

When the activation sequence is completed, the ST8024 will be in its active mode. Data are exchanged between the card and the microcontroller via the I/O lines.

The ST8024 is designed for cards without $\mathrm{V}_{\mathrm{PP}}$ (the voltage required to program or erase the internal non-volatile memory).

### 5.8 Deactivation sequence

When a session is completed, the microcontroller sets the CMDVCC line HIGH. The circuit then executes an automatic deactivation sequence by counting the sequencer back and finishing in the inactive mode (see Figure 7):

1. RST goes LOW ( $\mathrm{t}_{10}$ ).
2. CLK is held LOW $\left(\mathrm{t}_{12}=\mathrm{t}_{10}+0.5 \times \mathrm{T}\right)$ where T is 64 times the period of the internal oscillator (approximately $25 \mu \mathrm{~s}$ ).
3. I/O, AUX1 and AUX2 are pulled LOW $\left(t_{13}=t_{10}+T\right)$.
4. $\mathrm{V}_{\mathrm{CC}}$ starts to fall towards zero $\left(\mathrm{t}_{14}=\mathrm{t}_{10}+1.5 \times \mathrm{T}\right)$.
5. The deactivation sequence is complete at $t_{d e}$, when $V_{C C}$ reaches its inactive state.
6. $\mathrm{V}_{\mathrm{UP}}$ falls to zero $\left(\mathrm{t}_{15}=\mathrm{t}_{10}+5 \mathrm{~T}\right)$ and all card contacts become low-impedance to GND; I/OUC, AUX1UC and AUX2UC remain at $\mathrm{V}_{\mathrm{DD}}$ (pulled-up via a $11 \mathrm{k} \Omega$ resistor).
7. The internal oscillator returns to its lower frequency.

Figure 7. Deactivation sequence


## 5.9 $\quad V_{\text {CC }}$ generator

The $\mathrm{V}_{\mathrm{CC}}$ generator has a capacity to supply up to 80 mA continuously at 5 V and 65 mA at 3 V. An internal overload detector operates at approximately 120 mA . Current samples to the
detector are internally filtered, allowing spurious current pulses up to 200 mA with a duration in the order of $\mu \mathrm{s}$ to be drawn by the card without causing deactivation. The average current must stay below the specified maximum current value. For reasons of $\mathrm{V}_{\mathrm{CC}}$ voltage accuracy, a 100 nF capacitor with an $\mathrm{ESR}<100 \mathrm{~m} \Omega$ should be tied to CGND near to pin $\mathrm{V}_{\mathrm{CC}}$, and 100 nF capacitor with the same ESR should be tied to CGND near card reader contact C1.

### 5.10 Fault detection

The following fault conditions are monitored:

- Short-circuit or high current on $\mathrm{V}_{\mathrm{CC}}$
- Removal of a card during a transaction
- $V_{D D}$ dropping
- DC/DC converter operating out of the specified values ( $V_{\text {DDP }}$ too low or current from $V_{\text {UP }}$ too high)
- Overheating.
- There are two different cases (see Figure 8):
- $\overline{\text { CMDVCC }}$ HIGH outside a card session. Output $\overline{\text { OFF }}$ is LOW if a card is not in the card reader, and HIGH if a card is in the reader. A voltage drop on the $\mathrm{V}_{\mathrm{DD}}$ supply is detected by the supply supervisor, this generates an internal Power-on reset pulse but does not act upon OFF. No short-circuit or overheating is detected because the card is not powered-up.
- $\overline{\text { CMDVCC }}$ LOW within a card session. Output OFF goes LOW when a fault condition is detected. As soon as this occurs, an emergency deactivation is performed automatically (see Figure 9). When the system controller resets CMDVCC to HIGH it may sense the $\overline{O F F}$ level again after completing the deactivation sequence. This distinguishes between a hardware problem or a card extraction (OFF goes HIGH again if a card is present).

Depending on the type of card-present switch within the connector (normally-closed or normally-open) and on the mechanical characteristics of the switch, bouncing may occur on the PRES signals at card insertion or withdrawal.

There is a debounce feature in the device with an 8 ms typical duration (see Figure 8). When a card is inserted, output OFF goes HIGH only at the end of the debounce time.
When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRES or PRES and output OFF goes LOW.

Figure 8. Behavior of $\overline{O F F}, \overline{C M D V C C}, ~ P R E S ~ a n d ~ V_{C C}$


Figure 9. Emergency deactivation sequence (card extraction)


## 6 Application

Figure 10. Application diagram

(1) These capacitors must be of the low ESR-type and be placed near the IC (within 100 mm ).
(2) ST8024 and the microcontroller must use the same $V_{D D}$ supply.
(3) Make short, straight connections between CGND, C5 and the ground connection to the capacitor.
(4) Mount one low ESR-type 100 nF capacitor close to pin $\mathrm{V}_{\mathrm{CC}}$.
(5) Mount one low ESR-type 100 nF capacitor close to C 1 contact.
(6) The connection to C3 should be routed as far from C2, C7, C4 and C8 and, if possible, surrounded by grounded tracks.
(7) Optional resistor bridge for changing the threshold of $V_{D D}$. If this bridge is not required pin 18 should be connected to ground.

## $7 \quad$ Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com

| SO-28 mechanical data |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | mm . |  |  | inch. |  |  |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A |  |  | 2.65 |  |  | 0.104 |
| a1 | 0.1 |  | 0.3 | 0.004 |  | 0.012 |
| b | 0.35 |  | 0.49 | 0.014 |  | 0.019 |
| b1 | 0.23 |  | 0.32 | 0.009 |  | 0.012 |
| C |  | 0.5 |  |  | 0.020 |  |
| c1 | $45^{\circ}$ (typ.) |  |  |  |  |  |
| D | 17.70 |  | 18.10 | 0.697 |  | 0.713 |
| E | 10.00 |  | 10.65 | 0.393 |  | 0.419 |
| e |  | 1.27 |  |  | 0.050 |  |
| e3 |  | 16.51 |  |  | 0.650 |  |
| F | 7.40 |  | 7.60 | 0.291 |  | 0.300 |
| L | 0.50 |  | 1.27 | 0.020 |  | 0.050 |
| S | $8^{\circ}$ (max.) |  |  |  |  |  |



## TSSOP28 mechanical data

| Dim. | mm. |  |  | inch. |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A |  |  | 1.2 |  |  | 0.047 |
| A1 | 0.05 |  | 0.15 | 0.002 | 0.004 | 0.006 |
| A2 | 0.8 | 1 | 1.05 | 0.031 | 0.039 | 0.041 |
| b | 0.19 |  | 0.30 | 0.007 |  | 0.012 |
| c | 0.09 |  | 0.20 | 0.004 |  | 0.0079 |
| D | 9.6 | 9.7 | 9.8 | 0.378 | 0.382 | 0.386 |
| E | 6.2 | 6.4 | 6.6 | 0.244 | 0.252 | 0.260 |
| E1 | 4.3 | 4.4 | 4.48 | 0.169 | 0.173 | 0.176 |
| e |  | 0.65 BSC |  |  | 0.0256 BSC |  |
| K | $0^{\circ}$ |  | $8^{\circ}$ | $0^{\circ}$ |  | $8^{\circ}$ |
| L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 |



0128292B

Tape \& reel SO-28 mechanical data

| Dim. | mm. |  |  | inch. |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A |  |  | 330 |  |  | 12.992 |
| C | 12.8 |  | 13.2 | 0.504 |  | 0.519 |
| D | 20.2 |  |  | 0.795 |  |  |
| N | 60 |  | 30.4 |  |  |  |
| T |  |  | 11.0 | 0.425 |  | 0.1923 |
| Ao | 10.8 |  | 18.4 | 0.716 |  | 0.724 |
| Bo | 18.2 |  | 3.1 | 0.114 |  | 0.122 |
| Ko | 2.9 |  | 4.1 | 0.153 |  | 0.476 |
| Po | 3.9 |  | 12.1 | 0.468 |  |  |
| P | 11.9 |  |  |  |  |  |



Note: Drawing not in scale

Tape \& reel TSSOP28 mechanical data

| Dim. | mm. |  |  | inch. |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A |  |  | 330 |  |  | 12.992 |
| C | 12.8 |  | 13.2 | 0.504 |  | 0.519 |
| D | 20.2 |  |  | 0.795 |  |  |
| N | 60 |  | 22.4 |  |  | 0.882 |
| T |  |  | 7 | 0.268 |  | 0.276 |
| Ao | 6.8 |  | 10.3 | 0.398 |  | 0.075 |
| Bo | 10.1 |  | 4.1 | 0.067 |  | 0.161 |
| Ko | 1.7 |  | 12.1 | 0.463 |  | 0.476 |
| Po | 3.9 |  |  |  |  |  |
| P | 11.9 |  |  |  |  |  |



Note: Drawing not in scale

## 8 Revision history

Table 23. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 18-Mar-2004 | 4 | Pag. 10, fig. 4, RSTIN ==> CLK. |
| 27-Jun-2006 | 5 | Add package TSSOP28. |
| 13-Dec-2006 | 6 | Removed: the comment point 5 on page 22. |
| 03-Jun-2008 | 7 | Added: Table 1 on page 1. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -
Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

