### STM1066 ### Smart voltage supervisor #### **Features** - Operating voltage 2.7 V to 5.5 V - Supply current of 1.5 µA (typ) - Factory-trimmed voltage threshold from 3.2 V to 3.5 V in 50 mV increments - ±3% voltage threshold accuracy across temperature - Enable and inhibit inputs (EN, INH) - Power supply transient immunity - Current limited output of 15 mA (max) - Available in flip chip 6-bump package - Operating temperature –30°C to +85°C ### **Applications** - Portable devices - Cell phones/smart phones - PDA - Palmtops - Organizers - Portable audio/video players - Portable terminals Contents STM1066 ### **Contents** | 1 | Description | |---|-----------------------------------| | 2 | Operation | | | 2.1 Output, OUT | | | 2.2 Enable input, EN | | | 2.3 Inhibit input, INH | | 3 | Typical operating characteristics | | 4 | Maximum ratings | | 5 | DC and AC characteristics | | 6 | Package mechanical data1 | | 7 | Part numbering1 | | 8 | Package marking information18 | | 9 | Revision history | STM1066 List of tables ## List of tables | Table 1. | Pin descriptions | . 6 | |----------|-----------------------------------------------------|-----| | Table 2. | Truth table | . 8 | | Table 3. | Absolute maximum ratings | 12 | | Table 4. | Operating and AC measurement conditions | 13 | | Table 5. | DC and AC characteristics | 14 | | Table 6. | Flip chip 6-bump, package mechanical data | 16 | | Table 7. | Ordering information scheme | 17 | | Table 8. | Factory-trimmed thresholds with marking description | 18 | | Table 9. | Document revision history | 19 | **577** List of figures STM1066 # **List of figures** | Figure 1. | Logic diagram | . 5 | |------------|----------------------------------------------------------|-----| | Figure 2. | 6-bump flip chip connections | 6 | | Figure 3. | Block diagram | 7 | | Figure 4. | Application hookup | 7 | | Figure 5. | Supply current vs. supply voltage, V <sub>EN</sub> = 4 V | 9 | | Figure 6. | Supply current vs. temperature, V <sub>EN</sub> = 4 V | 9 | | Figure 7. | Supply current vs. supply voltage, V <sub>EN</sub> = 0 V | | | Figure 8. | Supply current vs. temperature, V <sub>EN</sub> = 0 V | 10 | | Figure 9. | Rising voltage detector threshold vs. temperature | 11 | | Figure 10. | Threshold hysteresis vs. temperature | 11 | | Figure 11. | Waveforms | 13 | | Figure 12. | Flip chip 6-bump, package mechanical outline | 15 | | Figure 13. | Flip chip tape and reel specifications | 16 | STM1066 Description ### 1 Description The STM1066 device monitors $V_{CC}$ , and connects OUT to $V_{IN}$ or GND, based on the $V_{CC}$ level (above $V_{TH+}$ or below $V_{TH-}$ ) and the state of EN and INH inputs. The device offers several voltage thresholds, $V_{TH+}$ (see *Table 8*) and it is available in miniature flip chip 6-bump package. Figure 1. Logic diagram Description STM1066 Table 1. Pin descriptions | Pin | Symbol | Function | |-----|-----------------|------------------------------| | 1A | V <sub>IN</sub> | Supply for output pin (OUT) | | 1B | EN | Enable from USB VBUS | | 1C | GND | Ground | | 2A | OUT | Output | | 2B | INH | Active high. Inhibits device | | 2C | V <sub>CC</sub> | Chip supply | Figure 2. 6-bump flip chip connections STM1066 Description Figure 3. Block diagram Figure 4. Application hookup Operation STM1066 ### 2 Operation The STM1066 connects or disconnects the output OUT, from the $V_{IN}$ pin based on the logical combination of the enable input (EN), the inhibit input (INH), and the supply voltage level, $V_{CC}$ (see *Table 2* or *Figure 11* for more details). #### 2.1 Output, OUT If the enable input is in a logic high state and inhibit input is in a logic low state, the output will be connected to $V_{IN}$ input as $V_{CC}$ rises above the $V_{TH+}$ voltage threshold. Otherwise, the output is connected to ground GND. The output is current limited (see *Table 5*). #### 2.2 Enable input, EN A Logic low on the enable input disconnects the output from $V_{IN}$ and disables the device, which enters a standby mode with very low current consumption (see *Table 5*). #### 2.3 Inhibit input, INH A logic high on the inhibit input disconnects the output from V<sub>IN</sub>. Table 2. Truth table | V <sub>cc</sub> | EN <sup>(1)</sup> | INH | OUT | |------------------------------------------------------------------------|-------------------|-----|------------------------------| | <v<sub>TH+ (rising edge)<br/><v<sub>TH- (falling edge)</v<sub></v<sub> | х | x | connected to GND | | X | L | х | connected to GND | | X | Х | Н | connected to GND | | >V <sub>TH+</sub> (rising edge)<br>>V <sub>TH-</sub> (falling edge) | Н | L | connected to V <sub>IN</sub> | <sup>1.</sup> Once the device is disabled by EN input, the $V_{CC}$ must be above $V_{TH+}$ to reconnect output to $V_{IN}$ . ## 3 Typical operating characteristics Figure 6. Supply current vs. temperature, $V_{EN} = 4 \text{ V}$ Rising voltage detector threshold vs. temperature Figure 9. Maximum ratings STM1066 ### 4 Maximum ratings Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 3. Absolute maximum ratings | Symbol | Parameter | Min | Тур | Max | Unit | Remarks | |------------------|-------------------------------|-------|-----|-----------------------|------|--------------------------------------------| | V <sub>CC</sub> | Input supply voltage | -0.2 | | +7.0 | V | | | V <sub>IN</sub> | Output source voltage | -0.2 | | +7.0 | V | Independent of V <sub>CC</sub> | | V <sub>EN</sub> | VBUS input | -0.2 | | V <sub>CC</sub> + 0.3 | ٧ | Series 1M external resistor for protection | | V <sub>OUT</sub> | Output pin | -0.3 | | V <sub>IN</sub> + 0.3 | V | | | V <sub>INH</sub> | Inhibit pin | -0.3 | | V <sub>CC</sub> + 0.3 | V | | | T <sub>A</sub> | Operating ambient temperature | -30 | | +85 | °C | | | | Storage temperature | -45 | | +150 | °C | | | | Electrostatic protection | -100 | | +100 | V | Machine model | | | Electrostatic protection | -2000 | | +2000 | V | Human body model | | | Electrostatic protection | -500 | | +500 | V | Charged device model | #### 5 DC and AC characteristics This section summarizes the operating measurement conditions and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow are derived from tests performed under the measurement conditions summarized in *Table 4: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 4. Operating and AC measurement conditions | Parameter | Condition | Unit | |-------------------------------------------------|------------|------| | V <sub>CC</sub> supply voltage | 2.7 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -30 to 85 | °C | | Input rise and fall times | ≤5 | ns | Figure 11. Waveforms Note: $V_{IN}$ assumed to be from 1.6 V to 5.5 V. No $V_{IN}$ means no signal on OUT pin. If there is no $V_{CC}$ then there will be no $V_{IN}$ . Table 5. DC and AC characteristics | Sym | Parameter | Test condition <sup>(1)</sup> | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 2.7 | | 5.5 | V | | | Owner to the Maria | V <sub>EN</sub> = 0 V | | 0.6 | 1 | μA | | I <sub>CC</sub> | Supply current into V <sub>CC</sub> pin | V <sub>EN</sub> = 4 V | | 1.5 | 15 | μΑ | | 1 .1 | Current into V . V nino | V <sub>EN</sub> = 0 V | | | 5 | μΑ | | I <sub>CC</sub> +I <sub>IN</sub> | Current into V <sub>CC</sub> + V <sub>IN</sub> pins | V <sub>EN</sub> = 4 V | | | 15 | μΑ | | V <sub>TH+</sub> | Rising voltage detector threshold (see <i>Table 7 on page 17</i> for detailed listing) | | -3% | V <sub>TH+</sub> | +3% | V | | V <sub>HYST</sub> | Threshold hysteresis | | 0.3 | | 0.5 | V | | V <sub>TH-</sub> | Falling voltage detector threshold | | | V <sub>TH+</sub> - V <sub>HYST</sub> | | V | | t <sub>PD-FALL</sub> <sup>(2)</sup> | V <sub>CC</sub> falling to OUT delay | V <sub>CC</sub> falling from<br>(V <sub>TH-</sub> + 100 mV) to<br>(V <sub>TH-</sub> – 100 mV) at<br>10 mV/µs | | 30 | | μs | | t <sub>PD-RISE</sub> <sup>(2)</sup> | V <sub>CC</sub> rising to OUT delay | $V_{CC}$ rising from $(V_{TH+} - 100 \text{ mV})$ to $(V_{TH+} + 100 \text{ mV})$ at $10\text{m} \text{ V/}\mu\text{s}$ | | 70 | | μs | | V <sub>IN</sub> | Voltage on V <sub>IN</sub> pin<br>Supply for output pin | Allows 2.5 V rail,<br>V <sub>BAT</sub> or +5 V | 2.4 | | 5.5 | V | | Output pir | n, OUT <sup>(3)</sup> | • | | | | | | V <sub>OUT-OH</sub> | Output high voltage, see Figure 11 | I <sub>SOURCE</sub> = 5 mA | V <sub>IN</sub> - 0.2 | | V <sub>IN</sub> | V | | V <sub>OUT-OL</sub> | Output low voltage | I <sub>SINK</sub> = 10 mA | | | 0.3 | V | | I <sub>OUT</sub> | Output current | | 5 | | 15 | mA | | Enable inp | out, EN | 1 | | | I | | | V <sub>EN-IH</sub> | When VBUS is valid | | 1.2 | | | V | | V <sub>EN-IL</sub> | When VBUS is not valid | | | | 0.4 | V | | I <sub>EN-IN</sub> | Enable input current | | | | 0.1 | μA | | | EN glitch immunity | | | 1 | | μs | | Inhibit inp | ut, INH | 1 | | l | ı | 1 | | V <sub>INH-IH</sub> | Inhibit logic high | | 1.2 | | | V | | V <sub>INH-IL</sub> | Inhibit logic low | | | | 0.4 | V | | V <sub>INH-IN</sub> | Inhibit input current | | | | 0.1 | μΑ | | | INH glitch immunity | | | 1 | | μs | <sup>1.</sup> Valid for ambient operating temperature: $T_A = -30^{\circ}C$ to $+85^{\circ}C$ ; $V_{CC} = 2.7$ V to 5.5 V (except where noted). <sup>2.</sup> Guaranteed by design. <sup>3.</sup> For $V_{CC}$ below $V_{TH-}$ , the output remains low down to $V_{CC}$ = 1 V. Below $V_{CC}$ = 1 V the voltage $V_{IN}$ must be less than $V_{OUT-OL}$ (max.) to guarantee output low voltage less than 0.3 V. ### 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Bottom view Top view Flip chip (6-bump) Figure 12. Flip chip 6-bump, package mechanical outline Table 6. Flip chip 6-bump, package mechanical data | Symbol | | mm | | | inches | | |--------|-------|-------|-------|-------|--------|-------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.54 | 0.60 | 0.66 | 0.021 | 0.024 | 0.026 | | A1 | 0.170 | 0.205 | 0.240 | 0.007 | 0.008 | 0.009 | | A2 | | 0.395 | | | 0.015 | | | b | 0.215 | 0.255 | 0.295 | 0.008 | 0.010 | 0.012 | | D | 1.17 | 1.20 | 1.23 | 0.046 | 0.047 | 0.048 | | D1 | | 0.80 | | | 0.031 | | | е | 0.36 | 0.40 | 0.44 | 0.014 | 0.016 | 0.017 | | Е | 0.77 | 0.80 | 0.83 | 0.030 | 0.031 | 0.033 | | E1 | 0.36 | 0.40 | 0.44 | 0.014 | 0.016 | 0.017 | | SE | 0.18 | 0.20 | 0.22 | 0.007 | 0.008 | 0.009 | | f | | 0.20 | | | 0.008 | | | ccc | | 0.05 | | | 0.002 | | | \$ | 0.035 | 0.045 | 0.050 | 0.001 | 0.002 | 0.002 | Figure 13. Flip chip tape and reel specifications STM1066 Part numbering ### 7 Part numbering F = ECOPACK® package, tape & reel 1. Contact local ST sales office for availability. 57 ## 8 Package marking information Table 8. Factory-trimmed thresholds with marking description | Part number | Rising voltage detec | Topside<br>marking <sup>(1)</sup> | | | |----------------|----------------------|-----------------------------------|-----------|------------| | | Min (–3%) | Тур | Max (+3%) | marking. 7 | | STM1066C20F38F | 3.104 | 3.20 | 3.296 | TAS<br>yww | | STM1066C25F38F | 3.152 | 3.25 | 3.348 | TBS<br>yww | | STM1066C30F38F | 3.201 | 3.30 | 3.399 | TCS<br>yww | | STM1066C35F38F | 3.249 | 3.35 | 3.451 | TDS<br>yww | | STM1066C40F38F | 3.298 | 3.40 | 3.502 | TES<br>yww | | STM1066C45F38F | 3.346 | 3.45 | 3.554 | TFS<br>yww | | STM1066C50F38F | 3.395 | 3.50 | 3.605 | TGS<br>yww | <sup>1.</sup> Where "y" = assembly year (0 to 9) and "ww" = assembly work week (01 to 52). STM1066 Revision history # 9 Revision history Table 9. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------| | 06-Sep-2007 | 1 | Initial release. | | 03-Jan-2008 | 2 | Updated cover page, Section 1, Figure 2, 11, 13, and Table 4; added Figure 1: Logic diagram; minor text and presentation changes. | | 26-Mar-2008 | 3 | Updated <i>Table 5</i> , <i>6</i> . | | 09-Apr-2008 | 4 | Document status upgraded to full datasheet; updated Figure 12. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com