# 8-Channel High Voltage Analog Switch with Built-in Bleeder Resistors #### **Features** - Processed with BCDMOS on SOI (Silicon on Insulator) - Flexible High Voltage Supplies up to V<sub>PP</sub>-V<sub>NN</sub>+200V - · Output Bleed Resistors Built into the Device - DC to 10MHz Analog Signal Frequency - Surface Mount Package Available - Low Quiescent Power Dissipation (< 1μA Typical)</li> - Output Switch On-Resistance Typically 20Ω - TTL I/Os for 3.3V Interface #### **Applications** - · Ultrasound Imaging - Printers - Industrial Controls and Measurement #### Figure 1. Block Diagram ## **Description** The CPC7232 is a low charge injection 8-channel high-voltage analog switch integrated circuit (IC) for use in applications requiring high voltage switching. Bleeder resistors are incorporated into both terminals of each output switch. Control of the high voltage switching is via low voltage TTL logic level compatible inputs for direct connectivity to the system controller. Switch manipulation is managed by an 8-bit serial to parallel shift register whose outputs are buffered and stored by an 8-bit transparent latch. Level shifters buffer the latch outputs and operate the high voltage switches. Because the CPC7232 is capable of switching high load voltages and has a flexible load voltage range, e.g. V<sub>PP</sub>/V<sub>NN</sub>: +40V/160V or +100V/100V, it is well suited for many medical and industrial applications such as medical ultrasound imaging, printers, and industrial measurement equipment. The bleeder resistors enable the discharge of capacitive loads, such as piezoelectric transducers, connected to the output switches of the CPC7232. Construction of the high voltage switches using Clare's reliable BCDMOS process technology on SOI (Silicon On Insulator) allow the switches to be organized as solid state switches with direct gate drive. ## **Ordering Information** | Part Number | Description | |-------------|--------------------------------------| | CPC7232W | 28-Lead PLCC in Tubes (37/Tube) | | CPC7232WTR | 28-Lead PLCC Tape & Reel (500/Reel) | | CPC7232K | 48-Lead LQFP in Trays (250/Tray) | | CPC7232KTR | 48-Lead LQFP Tape & Reel (1000/Reel) | | 1. | Specifications | 3 | |----|----------------------------------|------| | | 1.1 Package Pinout, PLCC-28 | 3 | | | 1.2 Pin Description | 3 | | | 1.3 Package Pinout, LQFP-48 | 4 | | | 1.4 Pin Description | 4 | | | 1.5 Absolute Maximum Ratings | 5 | | | 1.6 Operating Conditions | 5 | | | 1.7 Electrical Characteristics | | | 2. | Functional Description. | 9 | | | 2.1 Truth Table | . 10 | | | 2.2 Logic Timing Waveforms | . 10 | | 3. | Manufacturing Information | . 11 | | - | 3.1 Mechanical Dimensions | . 11 | | | 3.1.1 28-Pin PLCC Package | . 11 | | | 3.1.2 48-Pin LQFP Package | . 11 | | | 3.2 Tape and Reel Specifications | . 12 | | | 3.2.1 PLCC-28 | | | | 3.2.2 LQFP-48 | | | | 3.3 Soldering | | | | 3.4 Washing | | # 1. Specifications # 1.1 Package Pinout, PLCC-28 # 1.2 Pin Description | Pin | Name | Description | |-----|------------------|------------------------------------------------------------| | 1 | SW3 | SW3 Output | | 2 | SW3 | SW3 Output | | 3 | SW2 | SW2 Output | | 4 | SW2 | SW2 Output | | 5 | SW1 | SW1 Output | | 6 | SW1 | SW1 Output | | 7 | SW0 | SW0 Output | | 8 | SW0 | SW0 Output | | 9 | N/C | No connection | | 10 | V <sub>PP</sub> | Switch positive high voltage supply | | 11 | R <sub>GND</sub> | Ground for bleed resistors | | 12 | V <sub>NN</sub> | Switch negative high voltage supply | | 13 | GND | Ground | | 14 | $V_{DD}$ | Logic positive voltage supply | | 15 | N/C | No connection | | 16 | D <sub>IN</sub> | Serial data input | | 17 | CLK | Clock input, positive edge trigger | | 18 | ĪĒ | Latch enable, active low | | 19 | CL | Latch clear, active high clears latches and opens switches | | 20 | D <sub>OUT</sub> | Serial data output | | 21 | SW7 | SW7 Output | | 22 | SW7 | SW7 Output | | 23 | SW6 | SW6 Output | | 24 | SW6 | SW6 Output | | 25 | SW5 | SW5 Output | | 26 | SW5 | SW5 Output | | 27 | SW4 | SW4 Output | | 28 | SW4 | SW4 Output | ## 1.3 Package Pinout, LQFP-48 ## 1.4 Pin Description | Name | Description | |------------------|----------------------------------------------------------------------------------------------------| | | SW5 Output | | | No connection | | | SW4 Output | | | No connection | | | SW4 Output | | | No connection | | | No connection | | | SW3 Output | | | No connection | | | SW3 Output | | | No connection | | | SW2 Output | | | No connection | | | SW2 Output | | | No connection | | | SW1 Output | | | No connection | | | SW1 Output | | | No connection | | | SW0 Output | | | No connection | | | | | | SW0 Output | | | No connection | | | Switch positive high voltage supply | | | Switch negative high voltage supply | | | No connection | | | Ground for bleed resistors | | | Ground | | $V_{DD}$ | Logic positive supply voltage | | N/C | No connection | | N/C | No connection | | N/C | No connection | | D <sub>IN</sub> | Serial data input | | CLK | Clock input, positive edge trigger | | LE | Latch enable, active low | | CI. | Latch clear, active high clears latches and | | UL | opens switches | | D <sub>OUT</sub> | Serial data output | | | No connection | | SW7 | SW7 Output | | N/C | No connection | | SW7 | SW7 Output | | N/C | No connection | | SW6 | SW6 Output | | N/C | No connection | | SW6 | SW6 Output | | N/C | No connection | | SW5 | SW5 Output | | N/C | No connection | | | N/C N/C D <sub>IN</sub> CLK LE CL D <sub>OUT</sub> N/C SW7 N/C SW7 N/C SW6 N/C SW6 N/C SW6 N/C SW5 | ## 1.5 Absolute Maximum Ratings | Parameter | Min | Max | Units | |--------------------------------------------------|-----------------|----------------------|-------| | V <sub>DD</sub> Logic Power Supply Voltage | -0.5 | 6 | ٧ | | V <sub>PP</sub> - V <sub>NN</sub> Supply Voltage | - | 220 | V | | V <sub>PP</sub> Positive High Voltage Supply | -0.5 | V <sub>NN</sub> +200 | ٧ | | V <sub>NN</sub> Negative High Voltage Supply | -0.5 | V <sub>PP</sub> -200 | ٧ | | Logic input voltages | -0.5 | V <sub>DD</sub> +0.3 | ٧ | | Analog signal range | V <sub>NN</sub> | V <sub>PP</sub> | ٧ | | Peak analog signal current per channel | - | 1 | Α | | Power dissipation | | | | | 28-Lead PLCC | - | 2.5 | W | | 48-Lead LQFP | - | 2.3 | VV | | Thermal Resistance, Junction to Ambient | | | | | 28-Lead PLCC | - | 50 | °C/W | | 48-Lead LQFP | - | 53 | -C/W | | Storage temperature | -60 | +150 | °C | Absolute maximum electrical ratings are at 25°C. Absolute Maximum Ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. # 1.6 Operating Conditions | Parameter | Symbol | Value | |--------------------------------------------------|-----------------|----------------------------------------------| | Logic power supply voltage <sup>1, 3</sup> | $V_{DD}$ | 4.5V to 6V | | Positive high voltage supply <sup>1, 3</sup> | V <sub>PP</sub> | 40V to V <sub>NN</sub> + 200V | | Negative high voltage supply <sup>1, 3</sup> | V <sub>NN</sub> | -40V to -160V | | Analog signal voltage, peak-to-peak <sup>2</sup> | V <sub>SW</sub> | V <sub>NN</sub> +10V to V <sub>PP</sub> -10V | | Operating temperature | T <sub>A</sub> | 0°C to 70°C | <sup>&</sup>lt;sup>1</sup> Power up/down sequence is arbitrary except that GND must be powered-up first and powered-down last. $<sup>^2</sup>$ $V_{SW}$ must be $V_{NN} \leq V_{SW} \leq V_{PP}$ or floating during power up/down transition. $<sup>^3</sup>$ Rise and fall times of power supplies, $\rm V_{DD}$ , $\rm V_{PP}$ , and $\rm V_{NN}$ , should not be less than 1ms. ## **1.7 Electrical Characteristics** # 1.7.1 Switch Characteristics (over recommended operating conditions unless otherwise noted) | Dozomotov | Cumbal | Took Conditions | 0 | C. | | +25°C | | +70 | Units | | | |--------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|-----|-----|-------|-----|-----|-------|--------|--| | Parameter | Symbol | Test Conditions | min | max | min | typ | max | min | max | Office | | | | | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V, I <sub>SW</sub> =5mA | - | 30 | - | 26 | 38 | - | 48 | | | | | | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V, I <sub>SW</sub> =200mA | - | 25 | - | 22 | 27 | - | 32 | • | | | On all singularitates are made to a | В | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, I <sub>SW</sub> =5mA | - | 25 | - | 22 | 27 | 4 | 30 | | | | Small signal switch on-resistance | R <sub>ONS</sub> | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, I <sub>SW</sub> =200mA | - | 18 | - | 18 | 24 | | 27 | Ω | | | | | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V, I <sub>SW</sub> =5mA | - | 23 | - | 20 | 25 | 1 | 30 | | | | | | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V, I <sub>SW</sub> =200mA | - | 22 | - | 16 | 25 | | 27 | | | | Small signal switch on-resistance matching | $\Delta R_{ONS}$ | I <sub>SW</sub> =5mA, V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V | - | 20 | - | 5 | 20 | - 1 | 20 | % | | | Large signal switch on-resistance | R <sub>ONL</sub> | V <sub>SW</sub> =V <sub>PP</sub> -10V, I <sub>SW</sub> =0.8A | - | - | - ( | 15 | - | - | - | Ω | | | Output bleed resistors | R <sub>INT</sub> | Output switch to R <sub>GND</sub> , I <sub>RINT</sub> =0.5mA | - | | 20 | 35 | 50 | - | - | kΩ | | | Switch off leakage per switch | I <sub>SOL</sub> | V <sub>SW</sub> =V <sub>PP</sub> -10V and V <sub>NN</sub> +10V | - | 5 | - | 0.4 | 10 | - | 15 | μΑ | | | DC offset, switch off | - | $R_L=100k\Omega$ | | 100 | - | 0 | 100 | - | 100 | | | | DC offset, switch on | - | R <sub>L</sub> =100kΩ | - | 100 | - | 0 | 100 | - | 100 | mV | | | Switch output peak current | - | V <sub>SW</sub> duty cycle = 0.1% | | - | - | - | 0.8 | - | - | Α | | | Output switch frequency | f <sub>SW</sub> | Duty cycle = 50% | - | - | - | - | 50 | - | - | kHz | | | | dV/dt | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V | | 20 | | | 20 | - | 20 | | | | Maximum V <sub>SW</sub> slew rate | | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V | - | | - | - | | | | V/ns | | | | | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V | | | | | | | | | | | Off isolation | КО | f=5MHz, 1kΩ/15pF load | -30 | - | -30 | -33 | - | -30 | - | dB | | | On isolation | 110 | f=5MHz, $50\Omega$ load | -58 | - | -58 | - | - | -58 | - | αB | | | Switch crosstalk | K <sub>CR</sub> | f=5MHz, $50\Omega$ load | -60 | - | -60 | - | - | -60 | - | dB | | | Output switch isolation diode current | I <sub>ID</sub> | 300ns pulse width, 2.0% duty cycle | 1 | 300 | 1 | 1 | 300 | 1 | 300 | mA | | | Off capacitance, SW to GND | C <sub>SG(OFF)</sub> | V <sub>SW</sub> =0V, 1MHz | 5 | 17 | 5 | 21 | 25 | 5 | 20 | pF | | | On capacitance, SW to GND | C <sub>SG(ON)</sub> | V <sub>SW</sub> =0V, 1MHz | 25 | 40 | 20 | 30 | 40 | 25 | 50 | pΓ | | | | +V <sub>SPK</sub> | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V, R <sub>L</sub> =50Ω | | | | | | | | | | | Output voltage spike | +V <sub>SPK</sub> | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, R <sub>L</sub> =50Ω | - | - | - | - | 150 | - | - | mV | | | | +V <sub>SPK</sub> | $V_{PP}$ =160V, $V_{NN}$ =-40V, $R_L$ =50 $\Omega$ | | | | | | | | | | | Charge injection | Q | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, V <sub>SW</sub> =0V | | | - | 880 | - | | | pC | | ## 1.7.2 Logic DC Characteristics (over recommended operating conditions unless otherwise noted) | Parameter | Cumbal | Test Conditions | 0, | ,C | +25°C | | | +70 | Units | | |------------------------------------|-----------------|---------------------------------|-----|-----|----------------------|-----|-----|-----|-------|--------| | Farameter | Symbol | rest Conditions | min | max | min | typ | max | min | max | Ullits | | D <sub>OUT</sub> source capability | V <sub>OH</sub> | I <sub>OUT</sub> =400μA | - | - | V <sub>DD</sub> -0.7 | ı | - | - | - | V | | D <sub>OUT</sub> sink capability | V <sub>OL</sub> | l <sub>OUT</sub> =-+400μA | - | - | - | | 0.7 | - | - | V | | Logic input capacitance | C <sub>IN</sub> | - | - | 10 | - | • | 10 | - | 10 | pF | | Logic input high | V <sub>IH</sub> | 4.75V < V <sub>DD</sub> < 5.25V | 2 | - | 2 | | - | 2 | - | V | | Logic input low | V <sub>IL</sub> | 4.75V < V <sub>DD</sub> < 5.25V | - | 0.8 | - | | 0.8 | - | 0.8 | V | # 1.7.3 Logic AC Characteristics (over recommended operating conditions unless otherwise noted) | Parameter | Symbol | Test Conditions | 0 | °C | | +25°C | | 70 | Units | | |------------------------------|---------------------------------|--------------------------------------------------------|-----|-----|-----|-------|------------|-----|-------|--------| | rarameter | Syllibol | rest conditions | min | max | min | typ | max | min | max | Ullits | | Setup time before LE rises | t <sub>SD</sub> | - | 150 | - | 150 | | <b>.</b> - | 150 | - | | | Time width of LE | t <sub>WLE</sub> | - | 150 | | 150 | (-) | - | 150 | - | | | Clock delay time to Data Out | t <sub>DO</sub> | - | - | 150 | - | | 150 | - | 150 | | | Time width of CL | t <sub>WCL</sub> | | 150 | - | 150 | - | - | 150 | - | ns | | Setup time, data to clock | t <sub>SU</sub> | - | 15 | - | 15 | 8 | - | 20 | - | | | Hold time, data from clock | t <sub>H</sub> | | 35 | | 35 | - | - | 35 | - | | | Clock frequency | f <sub>CLK</sub> | 50% duty cycle, f <sub>DATA</sub> =f <sub>CLK</sub> /2 | - | 5 | - | - | 5 | - | 5 | MHz | | Clock rise and fall times | t <sub>R</sub> , t <sub>F</sub> | | | 50 | - | - | 50 | - | 50 | ns | | Turn-on time | t <sub>ON</sub> | $V_{SW}=V_{PP}$ -10V, RL=10k $\Omega$ | | 5 | | | 5 | | 5 | | | Turn-off time | t <sub>OFF</sub> | 1 VSW-VPP-10 V, 11L=10K22 | | ) | - | • | э | | o o | μ\$ | R00E www.clare.com 7 # 1.7.4 Supply DC Characteristics (over recommended operating conditions unless otherwise noted) | Devemates | Cumbal | Tool Co. | | 0 | C | | +25°C | | +70 | Heite | | |------------------------------------------|------------------|--------------------------------------------------|-----------------------------|---|-----|-----|-------|-----|-----|-------|-------| | Parameter | Symbol | lest Co | Test Conditions | | max | min | typ | max | min | max | Units | | V <sub>PP</sub> quiescent supply current | I <sub>PPQ</sub> | All switches off | | - | - | - | 0.1 | 10 | - | | | | | | All switches on, I <sub>5</sub> | <sub>SW</sub> =5mA | | | | | | | | μΑ | | V <sub>NN</sub> quiescent supply current | I <sub>NNQ</sub> | All switches on, Is | <sub>SW</sub> =5mA | - | - | - | -0.1 | -10 | - | - | | | | | V <sub>PP</sub> =40V,<br>V <sub>NN</sub> =-160V | 50kHz output | - | 6.5 | - | - | 7 | | 8 | mA | | V <sub>PP</sub> operating supply current | Ірр | V <sub>PP</sub> =100V,<br>V <sub>NN</sub> =-100V | switching<br>frequency with | - | 5 | - | - | 5.5 | | 5.5 | | | | | V <sub>PP</sub> =160V,<br>V <sub>NN</sub> =-40V | no load | • | 5 | | • | 5 | | 5.5 | | | | | V <sub>PP</sub> =40V,<br>V <sub>NN</sub> =-160V | 50kHz output | - | 6.5 | | | 7 | - | 8 | | | V <sub>NN</sub> operating supply current | I <sub>NN</sub> | V <sub>PP</sub> =100V,<br>V <sub>NN</sub> =-100V | switching<br>frequency with | - | 5 | • | | 5.5 | - | 5.5 | mA | | | | V <sub>PP</sub> =160V,<br>V <sub>NN</sub> =-40V | no load | - | 5 | - | - | 5 | - | 5.5 | | | V <sub>DD</sub> average supply current | I <sub>DD</sub> | f <sub>CLK</sub> =5MHz, V <sub>DD</sub> = | =5V | 1 | 4 | - | - | 4 | • | 4 | mA | | V <sub>DD</sub> quiescent supply current | I <sub>DDQ</sub> | | | | 10 | - | 1 | 10 | • | 10 | μΑ | ## 2. Functional Description The CPC7232 takes a serial stream of input data along with a synchronous clock signal. As the clock transits from low to high, the data at the input of each shift register is shifted through from SR(n) to SR(n+1). A high data bit, a "1," represents an ON switch; a low data bit, a "0," represents an OFF switch. Data is input and shifted through the internal shift register until all eight shift register positions, SR0 through SR7, are in the desired state. **DIN:** The data-in line presents data bits to the CPC7232 to be shifted through the internal shift register. **CLK:** The clock signal's rising edge is associated only with shifting data into and through the shift register. **CL:** The clear line overrides all other inputs. When CL is high, the shift register is cleared to all 0s and all latches are set low, which causes all output switches to be turned OFF immediately. When CL is low, all output switches remain in whatever state they are in, ON or OFF, in response to CLK, latch inputs, and the LE signal. **LE:** latch enable controls the state of the latches and thus the state of the eight switches. If LE is high, then the latches do not change states, but retain their most recent status: either ON or OFF. With LE high, input data and CLK have no effect on the state of the output switches. If LE is low, then all latch outputs and their switch states follow the inputs from the shift register. LE is overridden by CL: no matter what state LE is in, CL clears the latches. See "**Truth Table**" on page 10. **DOUT:** The data-out pin is the output of SR7. After eight clock pulses, the first bit of eight input data bits is shifted to SR7 and appears on DOUT. **SW0 - SW7:** The CPC7232 provides eight high-voltage SPST output switches with a typical on-resistance of 20. The two connections of each switch are not polarity-sensitive. **V<sub>PP</sub> and V<sub>NN</sub>:** Voltage inputs to the level shifters for each switch channel that translate the voltage level of the latch output signals to an appropriate level for the voltages being switched. The high-voltage output switches are turned on and off in response to the data sent into the latches from the shift register: data 0 turns a switch OFF, data 1 turns a switch ON. Two or more CPC7232 devices can be cascaded to form an n-switch arrangement. The DOUT pin of the first is connected to the DIN pin of the next in the series. All devices are connected to the same clock (CLK) signal. LE of all devices would normally be connected, as would CL, but this is not necessary. The first data bit applied to DIN of the CPC7232, whether it's a single device or several cascaded devices, ripples through to the last switch output in line after the application of a full clocking sequence of 8 clock pulses per CPC7232. Setting the serial I/O device to output the most significant bit (MSB) first, results in the MSB appearing on SW7 of the last device in line after a full clocking sequence. #### 2.1 Truth Table | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | ĪĒ | CL | SW0 | SW1 | SW2 | SW3 | SW4 | SW5 | SW6 | SW7 | |----|----|----|----|----|----|----|----|----|----|---------------------|-----|-----|-----|-----|-----|-----|-----| | L | | | | | | | | L | L | OFF | | | | | | | | | Н | | | | | | | | L | L | ON | | | | | | | | | | L | | | | | | | L | L | | OFF | | | | | | | | | Н | | | | | | | L | L | | ON | | | | | | | | | | L | | | | | | L | L | | | OFF | | | | | | | | | Н | | | | | | L | L | | | ON | | | | | | | | | | L | | | | | L | L | | | | OFF | | | | | | | | | Н | | | | | L | L | | | | ON | | | | | | | | | | L | | | | L | L | | | | | OFF | | | | | | | | | Н | | | | L | L | | | | | ON | | | | | | | | | | L | | | L | L | | | | | | OFF | | | | | | | | | Н | | | L | L | | | | | | ON | | | | | | | | | | L | | L | L | | | | | | | OFF | | | | | | | | | Н | | L | L | | | | | | | ON | | | | | | | | | | L | L | L | | | | | | | | OFF | | | | | | | | | Н | L | L | | | | | | | | ON | | Х | Х | Χ | Χ | Χ | Х | Χ | Х | Ι | L | HOLD PREVIOUS STATE | | | | | | | | | Х | Х | Х | Х | Х | Х | Х | Х | Х | Н | OFF #### Notes: - 1. The eight switches operate independently. - 2. Serial data is clocked in on the L? H transition CLK. - 3. The switches go to a state retaining their present condition at the rising edge of $\overline{\text{LE}}$ . When $\overline{\text{LE}}$ is low the shift register data flows through the latch. - 4. $D_{\mbox{\scriptsize OUT}}$ is high when switch 7 is on. - 5. Shift register clocking has no effect on the switch states if $\overline{\text{LE}}$ is H. - 6. The clear input overrides all other inputs. # 2.2 Logic Timing Waveforms ## 3. Manufacturing Information #### 3.1 Mechanical Dimensions #### 3.1.1 28-Pin PLCC Package #### 3.1.2 48-Pin LQFP Package ## 9.00 ± 0.20 (0.354 ± 0.008) $7.00 \pm 0.10$ $(0.276 \pm 0.004)$ 1.60 Max (0.063Max) 0.50 $7.00 \pm 0.10$ $(0.276 \pm 0.004)$ $9.00 \pm 0.20$ (0.354 ± 0.008) (0.020)8.50 (0.335) 0.22 ± 0.05 (0.009 ± 0.002) Pin 1 0.05 Min / 0.15 Max (0.002 Min - 0.006 Max) 0.50 (0.020) $1.40 \pm 0.05$ $(0.055 \pm 0.002)$ 0.60, +0.15/-0.10 (0.024, +0.006/-0.004) ## **Recommended PCB Land Pattern** #### 3.2 Tape and Reel Specifications #### 3.2.1 PLCC-28 #### 3.2.2 LQFP-48 #### 3.3 Soldering For proper assembly, the component must be processed in accordance with the current revision of IPC/JEDEC standard, J-STD-020. Failure to follow the recommended guidelines may cause permanent damage to the device resulting in impaired performance and/or a reduced lifetime expectancy. #### 3.4 Washing Clare does not recommend ultrasonic cleaning of this part. Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice. Specification: DS-DS-CPC7232-R00E © Copyright 2009, Clare, Inc. All rights reserved. Printed in USA. 4/20/09