**Processor for Consumer and** # MCIMX25 #### **Package Information** Plastic package Case 5284 17 x 17 mm, 0.8 mm Pitch ### Silicon Version 1.1 i.MX25 Applications **Industrial Products** #### Introduction 1 The i.MX25 multimedia applications processor has the right mix of high performance, low power, and integration to support the growing needs of the industrial and general embedded markets. At the core of the i.MX25 is Freescale's fast, proven, power-efficient implementation of the ARM926EJ-S core, with speeds of up to 400 MHz. The i.MX25 includes support for up to 133-MHz DDR2 memory, integrated 10/100 Ethernet MAC, and two on-chip USB PHYs. The device is suitable for a wide range of applications, including the following: - Graphical remote controls - Human machine interface (HMI) - Residential and commercial control panels - Residential gateway (smart metering) - Handheld scanners and printers #### **Ordering Information** See Table 1 on page 3 for ordering information. | 1 | Intro | duction | |---|-------|----------------------------------------------| | | 1.1 | Ordering Information | | | 1.2 | Block Diagram | | 2 | Feat | ures | | | 2.1 | Special Signal Considerations8 | | 3 | Elec | trical Characteristics10 | | | 3.1 | i.MX25 Chip-Level Conditions | | | 3.2 | Supply Power-Up/Power-Down Requirements and | | | | Restrictions | | | 3.3 | Thermal Characteristics | | | 3.4 | I/O DC Parameters | | | 3.5 | AC Electrical Characteristics | | | 3.6 | Module Timing and Electrical Parameters 40 | | 4 | Pack | age Information and Contact Assignment 121 | | | 4.1 | 400 MAPBGA—Case 17x17 mm, 0.8 mm Pitch . 121 | | | 4.2 | Ground, Power, Sense, and Reference Contact | | | | Assignments | | | 4.3 | Signal Contact Assignments—17x17mm, | | | | 0.8mm Pitch124 | | | 4.4 | i.MX25 Ball Map127 | | 5 | Revi | sion History | - Electronic point-of-sale terminals - Patient-monitoring devices ### Features of the i.MX25 processor include the following: - Advanced power management—The heart of the device is a level of power management throughout the IC that enables the multimedia features and peripherals to achieve minimum system power consumption in active and various low-power modes. Power management techniques allow the designer to deliver a feature-rich product that requires levels of power far lower than typical industry expectations. - Multimedia powerhouse—The multimedia performance of the i.MX25 processor is boosted by a 16 KB L1 instruction and data cache system and further enhanced by an LCD controller (with alpha blending), a CMOS image sensor interface, an A/D controller (integrated touchscreen controller), and a programmable smart DMA (SDMA) controller. - 128 Kbytes on-chip SRAM—The additional 128 Kbyte on-chip SRAM makes the device ideal for eliminating external RAM in applications with small footprint RTOS. The on-chip SRAM allows the designer to enable an ultra low power LCD refresh. - Interface flexibility—The device interface supports connection to all common types of external memories: MobileDDR, DDR, DDR2, NOR Flash, PSRAM, SDRAM and SRAM, NAND Flash, and managed NAND/ - (via the enhanced secured digital host controller (eSDHC)). Designers seeking to provide products that deliver a rich multimedia experience will find a full suite of on-chip peripherals: LCD controller and CMOS sensor interface, A/D controller (integrated touchscreen controller), parallel ATA, USB 2.0 high-speed on-the-go and full-speed host PHYs, multiple expansion card ports (high-speed MMC/SDIO host and others), fast Ethernet controller, and a variety of other common interfaces including UART, CSPI, I2C, FlexCAN, and SIM card. - Increased security—Because the need for advanced security for tethered and untethered devices continues to increase, the i.MX25 processor delivers hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, robust tamper detection, secure boot, and secure software downloads. - On-chip PHY—The device includes an HS USB OTG PHY and FS USB HOST PHY. - Fast Ethernet—For rapid external communication, a fast Ethernet controller (FEC) is included. # 1.1 Ordering Information Table 1 provides ordering information for the i.MX25. Table 1. Ordering Information<sup>1</sup> | Part Number | Silicon Version | Projected<br>Temperature<br>Range (°C) | Package | |---------------|-----------------|----------------------------------------|--------------------------------------| | MCIMX253DVM4! | 1.1 | -20 to +70 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX257DVM4! | 1.1 | -20 to +70 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX253CVM4! | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX257CVM4! | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX258CVM4! | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX253CJM4 | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX257CJM4 | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | | MCIMX258CJM4 | 1.1 | -40 to +85 | 17 x 17 mm, 0.8 mm pitch, MAPBGA-400 | Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: Indicated by the Icon (!) # 1.2 Block Diagram Figure 1 shows the simplified interface block diagram. Figure 1. i.MX25 Simplified Interface Block Diagram # 2 Features Table 2 describes the digital and analog modules of the device. Table 2. i.MX25 Digital and Analog Modules | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | | | | |-------------------|---------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1-WIRE | 1-Wire<br>Interface | Connectivity peripherals | 1-Wire support provided for interfacing with an on-board EEPROM, and smart battery interfaces, for example: Dallas DS2502. | | | | | ARM9 or<br>ARM926 | ARM926<br>platform and<br>memory | ARM <sup>®</sup> | The ARM926 Platform consists of the ARM926EJ-S <sup>TM</sup> core, the ETM real-time debug modules, a 5x5 Multi-Layer AHB crossbar switch, and a "primary AHB" complex. It contains the 16-Kbyte L1 instruction cache, 16-Kbyte L1 data cache, 32-Kbyte ROM and 128-Kbyte RAM. | | | | | ATA | ATA module | Connectivity peripherals | The ATA module is an AT attachment host interface. Its main use is to interface with IDE hard disc drives and ATAPI optical disc drives. It interfaces with the ATA device over a number of ATA signals. | | | | | AUDMUX | Digital audio<br>mux | Multimedia<br>peripherals | The AUDMUX is a programmable interconnect for voice, audio, and synchronous data routing between host serial interfaces (SSIs) and peripheral serial interfaces (audio codecs). The AUDMUX has two sets of interfaces: internal ports to on-chip peripherals, and external ports to off-chip audio devices. Data is routed by configuring the appropriate internal and external ports. | | | | | CCM | Clock control<br>module | Clocks | This block generates all clocks for the iMX25 system. The CCM also manages the ARM926 Platform's low-power modes (wait, stop, and doze) by disabling peripheral clocks appropriately for power conservation. | | | | | CSPI(3) | Configurable<br>serial<br>peripheral<br>interface | Connectivity peripherals | This module is a serial interface equipped with data FIFOs. Each master/slave-configurable SPI module is capable of interfacing to both serial port interface master and slave devices. The CSPI ready (SPI_RDY) and slave select (SS) control signals enable fast data communication with fewer software interrupts. | | | | | DRYICE | Drylce module | Security | Drylce provides volatile key storage for point-of-sale (POS) terminals, and a trusted time source for digital rights management (DRM) schemes. Several tamper-detect circuits are also provided to support key erasure and time invalidation in the event of tampering. Alarms and/or interrupts can also assert if tampering is detected. Drylce also includes a real time clock (RTC) that can be used in secure and non-secure applications. | | | | | EMI | External<br>memory<br>interface | Connectivity peripherals | <ul> <li>The external memory interface (EMI) module provides access to external memory for the ARM and other masters. It is composed of four main submodules:</li> <li>M3IF provides arbitration between multiple masters requesting access to the external memory.</li> <li>Enhanced SDRAM/LPDDR memory controller (ESDCTL) interfaces to DDR2 and SDR interfaces.</li> <li>NAND Flash controller (NFC) provides an interface to NAND Flash memories.</li> <li>Wireless external interface memory controller (WEIM) interfaces to NOR Flash and PSRAM.</li> </ul> | | | | Table 2. i.MX25 Digital and Analog Modules (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|----------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EPIT(2) | Enhanced periodic interrupt timer | Timer<br>peripherals | Each enhanced periodic interrupt timer (EPIT) is a 32-bit set-and-forget timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler to adjust the input clock frequency to the required time setting for the interrupts, and the counter value can be programmed on the fly. | | ESAI | Enhanced<br>serial audio<br>interface | Connectivity peripherals | ESAI provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other DSPs. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. | | eSDHC(2) | Enhanced<br>multimedia<br>card/<br>secure digital<br>host controller | Connectivity peripherals | The features of the eSDHC module, when serving as host, include the following: Conforms to the SD host controller standard specification version 2.0 Compatible with the JEDEC MMC system specification version 4.2 Compatible with the SD memory card specification version 2.0 Compatible with the SDIO specification version 1.2 Designed to work with SD memory, miniSD memory, SDIO, miniSDIO, SD combo, MMC and MMC RS cards Configurable to work in one of the following modes: —SD/SDIO 1-bit, 4-bit —MMC 1-bit, 4-bit, 8-bit Full-/high-speed mode Host clock frequency variable between 32 kHz and 52 MHz Up to 200-Mbps data transfer for SD/SDIO cards using four parallel data lines Up to 416-Mbps data transfer for MMC cards using eight parallel data lines | | FEC | Fast ethernet controller | Connectivity peripherals | The Ethernet media access controller (MAC) is designed to support both 10-and 100-Mbps Ethernet networks compliant with IEEE 802.3 <sup>®</sup> standard. An external transceiver interface and transceiver function are required to complete the interface to the media | | FlexCAN(2) | Controller<br>area network<br>module | Connectivity peripherals | The controller area network (CAN) protocol is primarily designed to be used as a vehicle serial data bus running at 1 MBps. | | GPIO(4) | General<br>purpose I/O<br>modules | System control peripherals | Used for general purpose input/output to external ICs. Each GPIO module supports 32 bits of I/O. | | GPT(4) | General<br>purpose<br>timers | Timer<br>peripherals | Each GPT is a 32-bit free-running or set-and-forget mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in set-and-forget mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | Table 2. i.MX25 Digital and Analog Modules (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |---------------------|------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I <sup>2</sup> C(3) | I <sup>2</sup> C module | Connectivity peripherals | Inter-IC Communication (I <sup>2</sup> C) is an industry-standard, bidirectional serial bus that provides a simple, efficient method of data exchange, minimizing the interconnection between devices. I <sup>2</sup> C is suitable for applications requiring occasional communications over a short distance between many devices. The interface operates up to 100 kbps with maximum bus loading and timing. The I <sup>2</sup> C system is a true multiple-master bus, including arbitration and collision detection that prevents data corruption if multiple devices attempt to control the bus simultaneously. This feature supports complex applications with multiprocessor control and can be used for rapid testing and alignment of end products through external connections to an assembly-line computer | | IIM | IC<br>Identification<br>Module | Security | The IIM provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, and various control signals requiring a fixed value. | | IOMUX | I/O multiplexer | Pins | Each I/O multiplexer provides a flexible, scalable multiplexing solution: Up to eight output sources multiplexed per pin Up to four destinations for each input pin Unselected input paths are held at constant level for reduced power consumption | | KPP | Keypad port | Connectivity peripherals | KPP can be used for either keypad matrix scanning or general purpose I/O. | | LCDC | LCD<br>Controller | Multimedia<br>peripherals | LCDC provides display data for external gray-scale or color LCD panels. LCDC is capable of supporting black-and-white, gray-scale, passive-matrix color (passive color or CSTN), and active-matrix color (active color or TFT) LCD panels. | | MAX | ARM platform<br>multilayer<br>AHB crossbar<br>switch | ARM platform | MAX concurrently supports up to five simultaneous connections between master ports and slave ports. MAX allows for concurrent transactions to occur from any master port to any slave port. | | PWM(4) | Pulse width modulation | Connectivity peripherals | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images. It can also generate tones. The PWM uses 16-bit resolution and a 4x16 data FIFO to generate sound. | | SDMA | Smart DMA engine | System control | The SDMA provides DMA capabilities inside the processor. It is a shared module that implements 32 DMA channels. | | SIM(2) | Subscriber identity module interface | Connectivity peripherals | The SIMv2 is an asynchronous interface with additional features for allowing communication with smart cards conforming to the ISO/IEC 7816 specification. The SIM is designed to facilitate communication to SIM cards or pre-paid phone cards. | | SJC | Secure JTAG interface | System control peripherals | The system JTAG controller (SJC) provides debug and test control with maximum security. | | SLCD | Smart LCD controller | Multimedia<br>peripherals | The SLCDC module transfers data from the display memory buffer to the external display device. | | SPBA | Shared peripheral bus arbiter | System control | The SPBA controls access to the shared peripherals. It supports shared peripheral ownership and access rights to an owned peripheral. | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 | Table 2. i.MX25 | Digital and | Analog | Modules | (continued) | |-----------------|-------------|--------|---------|-------------| | | | | | | | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|--------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SSI(2) | I2S/SSI/AC97<br>interface | Connectivity peripherals | The SSI is a full-duplex serial port that allows the processor to communicate with a variety of serial protocols, including the Freescale Semiconductor SPI standard and the inter-IC sound bus standard (I2S). The SSIs interface to the AUDMUX for flexible audio routing. | | TSC (and ADC) | Touchscreen<br>controller (and<br>A/D converter) | | The touchscreen controller and associated analog-to-digital converter (ADC) together provide a resistive touchscreen solution. The module implements simultaneous touchscreen control and auxiliary ADC operation for temperature, voltage, and other measurement functions. | | UART(5) | UART<br>interface | Connectivity peripherals | <ul> <li>Each of the UART modules supports the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, one or two stop bits, programmable parity (even, odd, or none)</li> <li>Programmable baud rates up to 4 MHz. This is a higher maximum baud rate than the 1.875 MHz specified by the TIA/EIA-232-F standard and previous Freescale UART modules. 32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA-1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul> | | USBOTG<br>USBHOST | High-speed<br>USB<br>on-the-go | Connectivity peripherals | The USB module provides high-performance USB On-The-Go (OTG) and host functionality (up to 480 Mbps), compliant with the USB 2.0 specification, the OTG supplement, and the ULPI 1.0 Low Pin Count specification. The module has DMA capabilities for handling data transfer between internal buffers and system memory. An OTG HS PHY and HOST FS PHY are also integrated. | # 2.1 Special Signal Considerations Special signal considerations are listed in Table 3. The package contact assignment is found in Section 4, "Package Information and Contact Assignment." Signal descriptions are provided in the reference manual. **Table 3. Signal Considerations** | Signal | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BAT_VDD | Drylce backup power supply input. | | CLK0 | Clock-out pin; renders the internal clock visible to users for debugging. The clock source is controllable through CRM registers. This pin can also be configured (via muxing) to work as a normal GPIO. | | CLK_SEL | Used to select the ARM clock source from MPLL out or from external EXT_ARMCLK. In normal operation, CLK_SEL should be connected to GND. | | EXT_ARMCLK | Primarily for Freescale factory use. There is no internal on-chip pull-up/down on this pin, so it must be externally connected to GND or VDD. Aside from factory use, this pin can also be configured (via muxing) to work as a normal GPIO. | | MESH_C, MESH_D | Wire-mesh tamper detect pins that can be routed at the PCB board to detect attempted tampering of a protected wire. When security measures are implemented, MESH_C should be pulled-up to NVCC_DRYICE and triggers a tamper event when floating or when connected to MESH_D. MESH_D should be pulled-down to GND and triggers an event when floating or connected to MESH_C. These pins can be left unconnected if the DryIce security features are not being used. | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 3. Signal Considerations (continued)** | Signal | Description | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NVCC_DRYICE | Drylce power supply output. Source can be SoC supply or backup supply. This pin can be used to power external components (external tamper detect, wire-mesh tamper detect). | | OSC_BYP | The 32 kHz oscillator bypass-control pin. If this signal is pulled down, then OSC32K_EXTAL and OSC32K_XTAL analog pins should be tied to the external 32.768 kHz crystal circuit. If on the other hand the signal is pulled up, then the external 32 kHz oscillator output clock must be connected to OSC32K_EXTAL analog pin, and OSC32K_XTAL can be no connect (NC). | | OSC32K_EXTAL<br>OSC32K_XTAL | These analog pins are connected to an external 32 kHz CLK circuit depending on the state of OSC_BYP pin (see the description of OSC_BYP under the preceding bullet). The 32 kHz reference CLK is required for normal operation. | | POWER_FAIL | An interrupt from PMIC, which should be connected to a low-battery detection circuit. This signal is internally connected to an on-chip $100 k\Omega$ pull-down device. If there is no low-battery detection, then users can tie this pin to GND via a pull-down resistor, or leave the signal as NC. This pin can also be configured to work as a normal GPIO. | | REF | External ADC reference voltage. REF may be tied to GND if the user plans to only use the internally generated 2.5 V reference supply. | | SJC_MOD | Must be externally connected to GND for normal operation. Termination to GND through an external pull-down resistor (such as 1 k $\Omega$ ) is allowed, but the value should be much smaller than the on-chip 100-k $\Omega$ pull-up. | | TAMPER_A,<br>TAMPER _B | Drylce external tamper detect pins, active high. If either TAMPER_A or TAMPER_B asserted, then external tampering is detected. These pins can be left unconnected if the Drylce security features are not being used. | | TEST_MODE | For Freescale factory use only. This signal is internally connected to an on-chip pull-down device. Users must either float this signal or tie it to GND. | | UPLL_BYPCLK | Primarily for Freescale factory use. There is no internal on-chip pull-up/down on this pin, so it must be externally connected to GND or VDD. Aside from factory use, this pin can also be configured (via muxing) to work as a normal GPIO. | | USBPHY1_RREF | Determines the reference current for the USB PHY1 bandgap reference. An external 10 k $\Omega$ 1% resistor to GND is required. | | USBPHY2_DM<br>USBPHY2_DP | The output impedance of these signals is expected at 10 $\Omega$ . It is recommended to also have on-board 33 $\Omega$ series resistors (close to the pins). | # 3 Electrical Characteristics This section provides the device-level and module-level electrical characteristics for the i.MX25. # 3.1 i.MX25 Chip-Level Conditions This section provides the chip-level electrical characteristics for the IC. # 3.1.1 DC Absolute Maximum Ratings Table 4 provides the DC absolute maximum operating conditions. ### **CAUTION** - Stresses beyond those listed under Table 4 may cause permanent damage to the device. - Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - Table 4 gives stress ratings only—functional operation of the device is not implied beyond the conditions indicated in Table 5. **Table 4. DC Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | |----------------------------------|----------------------|------|------------------------|-------| | Supply voltage | $QV_{DD}$ | -0.5 | 1.52 | V | | Supply voltage (level shift i/o) | $V_{DDIOmax}$ | -0.5 | 3.6 | V | | ESD damage immunity: | V <sub>esd</sub> | | | V | | Human body model (HBM) | | _ | 2500 | | | Charge device model (CDM) | | _ | 400 | | | Machine model (MM) | | _ | 200 | | | Input voltage range | V <sub>Imax</sub> | -0.5 | NV <sub>DD</sub> + 0.3 | V | | Storage temperature range | T <sub>storage</sub> | -40 | 105 | °C | # 3.1.2 DC Operating Conditions Table 5 provides the DC recommended operating conditions. **Table 5. DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Units | |------------------------------------------|------------------------|------|------|------|-------| | Core supply voltage (at 266 MHz) | QV <sub>DD</sub> | 1.15 | 1.34 | 1.52 | V | | Core supply voltage (at 400 MHz) | QV <sub>DD</sub> | 1.38 | 1.45 | 1.52 | V | | Coin battery <sup>1</sup><br>BAT_VDD | V <sub>DD_BAT</sub> | 1.15 | _ | 1.55 | V | | I/O supply voltage, GPIO<br>NFC,CSI,SDIO | NV <sub>DD_GPIO1</sub> | 1.75 | _ | 3.6 | V | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 5. DC Operating Conditions (continued)** | Parameter | Symbol | Min. | Тур. | Max. | Units | |-------------------------------------------------------------------------|---------------------------------------|------|---------------------|---------------------|-------| | I/O supply voltage, GPIO<br>CRM,LCDC,JTAG,MISC | NV <sub>DD_GPIO2</sub> | 3.0 | 3.3 | 3.6 | _ | | I/O supply voltage DDR (Mobile DDR mode) EMI1, EMI2 | NV <sub>DD_MDDR</sub> | 1.75 | _ | 1.95 | V | | I/O supply voltage DDR (DDR2 mode) EMI1,EMI2 | NV <sub>DD_DDR2</sub> | 1.75 | _ | 1.9 | V | | I/O supply voltage DDR (SDRAM mode) EMI1,EMI2 | NV <sub>DD_SDRAM</sub> | 1.75 | _ | 3.6 | V | | Supply of USBPHY1 (HS) USBPHY1_VDDA_BIAS, USBPHY1_UPLL_VDD,USBPHY1_VDDA | V <sub>DD_usbphy1</sub> | 3.17 | 3.3 | 3.43 | V | | Supply of USBPHY2 (FS) USBPHY2_VDD | V <sub>DD_usbphy2</sub> | 3.0 | 3.3 | 3.6 | V | | Supply of OSC24M<br>OSC24M_VDD | V <sub>DD_OSC24M</sub> | 3.0 | 3.3 | 3.6 | V | | Supply of PLL<br>MPLL_VDD,UPLL_VDD | $V_{DD\_PLL}$ | 1.4 | _ | 1.65 | V | | Supply of touchscreen ADC<br>NVCC_ADC | V <sub>DD_tsc</sub> | 3.0 | 3.3 | 3.6 | V | | External reference of touchscreen ADC<br>Ref | Vref | 2.5 | V <sub>DD_tsc</sub> | V <sub>DD_tsc</sub> | V | | Fusebox program supply voltage FUSE_VDD <sup>2</sup> | FUSEV <sub>DD</sub><br>(program mode) | _ | 3.6 | _ | V | | Supply output <sup>3</sup> NVCC_DRYICE | V <sub>DD</sub> _ | 1.0 | _ | 1.55 | V | | Operating ambient temperature | T <sub>A</sub> | -40 | _ | 85 | °C | $<sup>^{1}</sup>$ V<sub>DD\_BAT</sub> must always be powered by battery in security application. In non-security case, V<sub>DD\_BAT</sub> can be connected to QV<sub>DD</sub>. The fusebox read supply is connected to supply of the full speed USBPHY2\_VDD. FUSE\_VDD is only used for programming. It is recommended that FUSE\_VDD be connected to ground when not being used for programming. See Table 6 for current parameters. <sup>&</sup>lt;sup>3</sup> NVCC\_DRYICE is supply output. A 0.1-μF external capacitor should be connected to it. ## 3.1.3 Fusebox Supply Current Parameters Table 6 lists the fusebox supply current parameters. **Table 6. Fusebox Supply Current Parameters** | Parameter | Symbol | Min. | Тур. | Max. | Units | |------------------------------------------------------------------------------------------------------------|----------------------|------|------|------|-------| | eFuse program current <sup>1</sup> Current to program one eFuse bit The associated VDD_FUSE supply = 3.6 V | I <sub>program</sub> | 26 | 35 | 62 | mA | | eFuse read current <sup>2</sup><br>Current to read an 8-bit eFuse word | I <sub>read</sub> | _ | 12.5 | 15 | mA | The current I<sub>program</sub> is during program time (t<sub>program</sub>). # 3.1.4 Interface Frequency Limits Table 7 provides information for interface frequency limits. **Table 7. Interface Frequency Limits** | Parameter | | Тур. | Max. | Units | |----------------------------------|----|--------|------|-------| | JTAG: TCK Frequency of Operation | DC | 5 | 10 | MHz | | OSC24M_XTAL Oscillator | | 24 | _ | MHz | | OSC32K_XTAL Oscillator | _ | 32.768 | 1 | KHz | # 3.1.5 USB\_PHY Current Consumption Table 8 provides information for USB\_PHY current consumption. Table 8. USB PHY Current Consumption<sup>1</sup> | Parameter | Conditions | | Typ.<br>(@Typ. Temp) | Max.<br>(@Max. Temp) | Unit | |--------------------------------------------------------------|------------|----|----------------------|----------------------|------| | Analog supply | | Rx | 11.4 | _ | | | USBPHY1_VDDA_BIAS, USBPHY1_UPLL_VDD,<br>USBPHY1_VDDA (3.3 V) | Full speed | Tx | 22,6 | _ | mA | | | | Rx | 21.5 | _ | | | | High speed | Tx | 33.8 | _ | | | | Suspend | _ | 0.6 | | μΑ | | Analog supply | | Rx | 120 | _ | μА | | USBPHY2_VDD (3.3 V) | Full Speed | Tx | 25 | _ | mA | | | | Rx | 252 | _ | μΑ | | | Low Speed | Tx | 5.5 | _ | mA | | All supplies | Suspend | | 50 | 100 | μΑ | Values must be verified i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> The current I<sub>read</sub> is present for approximately 50 ns of the read access to the 8-bit word. ### 3.1.6 Power Modes Table 9 describes the core, clock, and module settings for the different power modes of the processor. Table 9. i.MX25 Power Mode Settings | Core/Clock/Module | Power Mode | | | | | | | | | | |-------------------|-----------------------|----------------------------|-------------------------|---------------------|---------------------|--|--|--|--|--| | Core/Clock/Module | Doze | Wait | Stop/Sleep <sup>1</sup> | Run (266 MHz) | Run (400 MHz) | | | | | | | ARM core | Platform clock is off | In wait-for-interrupt mode | _ | Active @<br>266 MHz | Active @<br>400 MHz | | | | | | | Well bias | On | Off | On | Off | Off | | | | | | | MCU PLL | On | On | Off | On | On | | | | | | | USB PLL | Off | Off | Off | On | On | | | | | | | OSC24M | On | On | Off | On | On | | | | | | | OSC32K | On | On | On | On | On | | | | | | | Other modules | Off | Off | Off | On | On | | | | | | <sup>&</sup>lt;sup>1</sup> Sleep mode differs from stop mode in that the core voltage is reduced to 1 V. Table 10 shows typical current consumption for the various power supplies under the various power modes. Table 10. i.MX25 Power Mode Current Consumption | Dawer Craun | Dower Supplies | Voltage | Current Consumption for Power Modes <sup>1</sup> | | | | | |------------------------|--------------------------------------------------------------------------|---------|--------------------------------------------------|----------|------------|----------|--| | Power Group | Power Supplies | Setting | Doze | Wait | Stop | Sleep | | | NVCC_EMI | NVCC_EMI1<br>NVCC_EMI2 | 3.0 V | 5 μΑ | 3.15 μΑ | 3.51 μΑ | 3.61 μΑ | | | NVCC_CRM | NVCC_CRM | 3.0 V | 1.15 μΑ | 4.31 μΑ | 0.267 μΑ | 0.32 μΑ | | | NVCC_<br>OTHER | NVCC_SDIO<br>NVCC_CSI<br>NVCC_NFC<br>NVCC_JTAG<br>NVCC_LCDC<br>NVCC_MISC | 3.0 V | 31.2 μΑ | 29.5 μΑ | 31.7 μΑ | 32.1 μΑ | | | NVCC_ADC | NVCC_ADC | 3.0 V | 163 μΑ | 3.25 μΑ | 1.14 μΑ | 0.871 μΑ | | | OSC24M | OSC24M_<br>VDD | 3.0 V | 906 μΑ | 903 μΑ | 10.2 μA mA | 10.5 μΑ | | | PLL_VDD | MPLL_VDD<br>UPLL_VDD | 1.4 V | 6.83 mA | 6.83 mA | 38.9 μΑ | 39.1 μΑ | | | QVDD | QVDD | 1.15 V | 8.79 mA | 11.28 mA | 842 μΑ | 665 μΑ | | | USBPHY1_<br>VDDA | USBPHY1_<br>VDDA | 3.17 V | 240 μΑ | 240 μΑ | 241 μΑ | 242 μΑ | | | USBPHY1_<br>VDDA_VBIAS | USBPHY1_<br>VDDA_VBIAS | 3.17 V | 0.6 μΑ | 1.46 μΑ | 0.328 μΑ | 0.231 μΑ | | | USBPHY1_<br>UPLL_VDD | USBPHY1_<br>UPLL_VDD | 3.17 V | 201 μΑ | 201 μΑ | 191 μΑ | 191 μΑ | | | USBPHY2 | USBPHY2_<br>VDD | 3.0 V | 158 μΑ | 0158 μΑ | 164 μΑ | 164 μΑ | | <sup>&</sup>lt;sup>1</sup> Values are typical, under typical use conditions. In the reduced power mode, shown in Table 11, the i.MX25 is powered down, while the RTC clock and the secure keys (in secure-use case), remain operational. BAT\_VDD is tied to a battery while all other supplies are turned off. ### NOTE In this low-power mode, i.MX25 cannot be woken up with an interrupt; it must be powered back up before it can detect any events. Table 11. iMX25 Reduced Power Mode Current Consumption | Power Group | Power Supply | Voltage Setting | Typical Current Consumption | |-------------|--------------|-----------------|-----------------------------| | BAT_VDD | BAT_VDD | 1.15 V | 9.95 μΑ | | | | 1.55 V | 12.6 μΑ | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 # 3.2 Supply Power-Up/Power-Down Requirements and Restrictions Any i.MX25 board design must comply with the power-up and power-down sequence guidelines given in this section to ensure reliable operation of the device. Recommended power-up and power-down sequences are given in the following subsections. #### CAUTION Deviations from the guidelines in this section may result in the following situations: - Excessive current during power-up phase - Prevention of the device from booting - Irreversible damage to the i.MX25 (worst-case scenario) #### NOTE For security applications, the coin battery must be connected during both power-up and power-down sequences to ensure that security keys are not unintentionally erased. ### 3.2.1 Power-Up Sequence The following power-up sequence is recommended: - 1. Assert power on reset (POR). - 2. Turn on digital logic domain and I/O power supplies VDDn and NVCCx. - 3. Turn on all other analog power supplies, including USBPHY1\_VDDA\_BIAS, USBPHY1\_UPLL\_VDD, USBPHY1\_VDDA, USBPHY2\_VDD, OSC24M\_VDD, MPPLL\_VDD, UPLL\_VDD, NVCC\_ADC, and FUSEVDD (FUSEVDD is tied to GND if fuses are not being programmed). The minimum time between turning on each power supply is the time it takes for the previous supply to be stable. - 4. Negate the POR signal. #### NOTE - The user is advised to connect FUSEVDD to GND except when fuses are being programmed, in order to prevent unintentional blowing of fuses - Other power-up sequences may be possible; however, the above sequence has been verified and is recommended. - There is a 1-ms minimum time between supplies coming up, and a 1-ms minimum time between POR\_B assert and deassert. Figure 2 shows the power-up sequence diagram. After POR\_B is asserted, Core VDD and NVDDx can be powered up. After Core VDD and NVDDx are stable, the analog supplies can be powered up. Figure 2. Power-Up Sequence Diagram ### 3.2.2 Power-Down Sequence There are no special requirements for the power-down sequence. All power supplies can be shut down at the same time. ### 3.3 Thermal Characteristics The thermal resistance characteristics for the device are given in Table 12. These values were measured under the following conditions: - Two-layer substrate - Substrate solder mask thickness: 0.025 mm - Substrate metal thicknesses: 0.016 mm - Substrate core thickness: 0.200 mm - Core via I.D: 0.118 mm, Core via plating 0.016 mm. - Flag: Trace style with ground balls under the die connected to the flag - Die Attach: 0.033 mm non-conductive die attach, k = 0.3 W/m K - Mold compound: Generic mold compound; k = 0.9 W/m K **Table 12. Thermal Resistance Data** | Rating | Condition | Symbol | Value | Unit | |-----------------------------------------------------|-------------------------|-------------------|-------|------| | Junction to ambient <sup>1</sup> natural convection | Single layer board (1s) | R <sub>eJA</sub> | 55 | °C/W | | Junction to ambient <sup>1</sup> natural convection | Four layer board (2s2p) | R <sub>eJA</sub> | 33 | °C/W | | Junction to ambient <sup>1</sup> (@200 ft/min) | Single layer board (1s) | R <sub>eJMA</sub> | 46 | °C/W | | Junction to ambient <sup>1</sup> (@200 ft/min) | Four layer board (2s2p) | R <sub>eJMA</sub> | 29 | °C/W | | Junction to boards <sup>2</sup> | _ | R <sub>eJB</sub> | 22 | °C/W | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 12. Thermal Resistance Data (continued)** | Rating | Condition | Symbol | Value | Unit | |--------------------------------------|--------------------|---------------------|-------|------| | Junction to case (top) <sup>3</sup> | _ | R <sub>eJCtop</sub> | 13 | °C/W | | Junction to package top <sup>4</sup> | Natural convection | $\Psi_{JT}$ | 2 | °C/W | Junction-to-ambient thermal resistance determined per JEDC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. ### 3.4 I/O DC Parameters This section includes the DC parameters of the following I/O types: - DDR I/O: Mobile DDR (mDDR), double data rate (DDR2), or synchronous dynamic random access memory (SDRAM) - General purpose I/O (GPIO) #### NOTE The term 'OVDD' in this section refers to the associated supply rail of an input or output. The association is shown in the "Signal Multiplexing" chapter of the reference manual. ### 3.4.1 DDR I/O DC Parameters The DDR pad type is configured by the IOMUXC\_SW\_PAD\_CTL\_GRP\_DDRTYPE register (see the External Signals and Pin Multiplexing chapter of the *i.MX25 Reference Manual* for details). Junction-to-board thermal resistance determined per JEDC JESD51-8. Thermal test board meets JEDEC specification for this package. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, this thermal characterization parameter is written as Psi-JT. ### 3.4.1.1 DDR\_TYPE = 00 Standard Setting DDR I/O DC Parameters Table 13 shows the I/O parameters for mobile DDR. These settings are suitable for mDDR and DDR2 $1.8V~(\pm~5\%)$ applications. Table 13. Mobile DDR I/O DC Electrical Characteristics | DC Electrical Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | Notes | |------------------------------------|----------|--------------------------------------------------------------------|---------------------------|------|--------------------|-------|-------| | High-level output voltage | Voh | I <sub>OH</sub> = -1mA<br>I <sub>OH</sub> = Specified<br>Drive | OVDD – 0.08<br>0.8 × OVDD | _ | _ | V | 1 | | Low-level output voltage | Vol | I <sub>OL</sub> = 1mA<br>I <sub>OL</sub> = Specified<br>Drive | _ | _ | 0.08<br>0.2 × OVDD | V | | | High-level output current | l | Voh = 0.8 ×<br>OVDDV<br>Standard Drive<br>High Drive<br>Max. Drive | -3.6<br>-7.2<br>-10.8 | | _ | mA | | | Low-level output current | l<br>lol | Vol = 0.2 × OVDDV<br>Standard Drive<br>High Drive<br>Max. Drive | 3.6<br>7.2<br>10.8 | _ | _ | mA | _ | | High-level DC CMOS input voltage | VIH | _ | 0.7 × OVDD | OVDD | OVDD+0.3 | ٧ | _ | | Low-level DC CMOS input voltage | VIL | _ | -0.3 | 0 | 0.3 × OVDD | ٧ | | | Differential receiver VTH+ | VTH+ | _ | | _ | 100 | mV | | | Differential receiver VTH- | VTH- | | -100 | _ | | mV | | | Input current (no pull-up/down) | IIN | VI = 0<br>VI = OVDD | _ | _ | 110<br>60 | nA | 2, 3 | | High-impedance I/O supply current | Icc-ovdd | VI = OVDD or 0 | _ | _ | 990 | nA | 2, 3 | | High-impedance core supply current | lcc-vddi | VI = VDD or 0 | _ | | 1220 | nA | | #### Note: - 1. Simulation circuit for parameters Voh and Vol for I/O cells is below - 2. Minimum condition: BCS model, 1.95 V, and –40 °C. Typical condition: typical model, 1.8 V, and 25 °C. Maximum condition: wcs model, 1.65 V, and 105 °C. - 3. Typical condition: typical model, 1.8 V, and 25 °C. Maximum condition: BCS model, 1.95 V, and 105 °C. ### 3.4.1.2 DDR\_TYPE = 01 SDRAM I/O DC Parameters Table 14 shows the DC I/O parameters for SDRAM. **Table 14. SDRAM DC Electrical Characteristics** | DC Electrical Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | Notes | |------------------------------------|----------|--------------------------------------------------------|-----------------------|------|-----------|-------|-------| | High-level output voltage | Voh | loh = Specified Drive<br>(loh = -4, -8, -12,<br>-16mA) | 2.4 | _ | _ | V | 1 | | Low-level output voltage | Vol | Ioh = Specified Drive<br>(Ioh = 4, 8, 12, 16mA) | _ | _ | 0.4 | V | 1 | | High-level output current | l<br>loh | Standard Drive<br>High Drive<br>Max. Drive | -4.0<br>-8.0<br>-12.0 | _ | _ | mA | _ | | Low-level output current | l<br>lol | Standard Drive<br>High Drive<br>Max. Drive | 4.0<br>8.0<br>12.0 | _ | _ | mA | _ | | High-level DC input voltage | VIH | _ | 2.0 | 1 — | 3.6 | V | _ | | Low-level DC input voltage | VIL | _ | -0.3 V | _ | 0.8 | V | | | Input current (no pull-up/down) | IIN | VI = 0<br>VI = OVDD | _ | _ | 150<br>80 | nA | 2, 3 | | High-impedance I/O supply current | Icc-ovdd | VI = OVDD or 0 | _ | _ | 1180 | nA | 2, 3 | | High-impedance core supply current | lcc-vddi | VI = VDD or 0 | _ | _ | 1220 | nA | | #### Note: - 1. Simulation circuit for parameters Voh and Vol for I/O cells is below - 2. Minimum condition: bcs model, OVDD = 3.6 V, and -40 °C. Typical condition: typical model, OVDD = 3.3 V, and 25 °C. Maximum condition: wcs model, OVDD = 3.0 V, and 105 °C. - 3. Typical condition: typical model, OVDD = 3.3 V, and 25 °C. Maximum condition: bcs model, OVDD = 3.6 V, and 105 °C. ### 3.4.1.3 DDR\_TYPE = 10 Max Setting DDR I/O DC Parameters Table 15 shows the I/O parameters for DDR2 (SSTL\_18). Table 15. DDR2 (SSTL\_18) I/O DC Electrical Characteristics | DC Electrical Characteristics | Symbol | Test<br>Conditions | Min. | Тур. | Max. | Units | Notes | |-------------------------------|---------|--------------------|----------------|------|----------------|-------|-------| | High-level output voltage | Voh | _ | OVDD - 0.28 | _ | _ | V | _ | | Low-level output voltage | Vol | _ | _ | _ | 0.28 | V | | | Output min. source current | lloh | _ | -13.4 | _ | _ | mA | 1 | | Output min. sink current | llol | _ | 13.4 | _ | _ | mA | 2 | | DC input logic high | VIH(dc) | _ | OVDD/2 + 0.125 | _ | OVDD + 0.3 | V | _ | | DC input logic low | VIL(dc) | _ | -0.3 V | _ | OVDD/2 - 0.125 | V | _ | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 15. DDR2 (SSTL\_18) I/O DC Electrical Characteristics (continued) | DC Electrical Characteristics | Symbol | Test<br>Conditions | Min. | Тур. | Max. | Units | Notes | |--------------------------------------------------|----------|---------------------|---------------|--------|---------------|-------|-------| | DC input signal voltage(for differential signal) | Vin(dc) | _ | -0.3 | _ | OVDD + 0.3 | V | 3 | | DC differential input voltage | Vid(dc) | _ | 0.25 | _ | OVDD+0.6 | V | 4 | | Termination voltage | Vtt | _ | OVDD/2 - 0.04 | OVDD/2 | OVDD/2 + 0.04 | | 5 | | Input current (no pull-up/down) | IIN | VI = 0<br>VI = OVDD | _ | _ | 110<br>60 | nA | 9 | | High-impedance I/O supply current | lcc-ovdd | VI = OVDD or 0 | _ | _ | 980 | nA | 9 | | High-impedance core supply current | Icc-vddi | VI = VDD or 0 | _ | _ | 1210 | nA | | - 1. OVDD = 1.7 V; $V_{out}$ = 1.42 V. $(V_{out}$ -OVDD)/IOH must be less than 21 W for values of $V_{out}$ between OVDD and OVDD-0.28 V. - 2. OVDD = 1.7 V; $V_{out}$ = 280 mV. $V_{out}$ /IOL must be less than 21 W for values of $V_{out}$ between 0 V and 280 mV. Simulation circuit for parameters $V_{oh}$ and $V_{ol}$ for I/O cells is below - 3. Vin(dc) specifies the allowable DC excursion of each differential input - 4. Vid(dc) specifies the input differential voltage required for switching. The minimum value is equal to Vih(dc) Vil(dc). - 5. Vtt is expected to track OVDD/2. - 6. Minimum condition: BCS model, 1.95 V, and -40 °C. Typical condition: typical model, 1.8 V, and 25 °C. Maximum condition: wcs model, 1.65 V, and 105 °C. - 7. Typical condition: typical model, 1.8 V, and 25 °C. Maximum condition: BCS model, 1.95 V, and 105 °C. - 8. The JEDEC SSTL\_18 specification (JESD8-15a) for a SSTL interface for class II operation supersedes any specification in this document. ### 3.4.2 GPIO I/O DC Parameters Table 16 shows the I/O parameters for GPIO. **Table 16. GPIO DC Electrical Characteristics** | DC Electrical Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------------------------------|----------|--------------------------------------------------------------|---------------------------|------|------|-------|-------| | High-level output voltage | Voh | Ioh=-1mA<br>Ioh = Specified Drive | OVDD - 0.15<br>0.8 × OVDD | _ | _ | V | 1 | | Low-level output voltage | Vol | Iol=Specified Drive 0.2 × OVDD | | 1 | | | | | High-level output current for slow mode | l<br>loh | Voh=0.8 × OVDD<br>Standard Drive<br>High Drive<br>Max. Drive | -2.0<br>-4.0<br>-8.0 | _ | _ | mA | _ | | High-level output current for fast mode | l<br>loh | Voh=0.8 × OVDD<br>Standard Drive<br>High Drive<br>Max. Drive | -4.0<br>-6.0<br>-8.0 | _ | _ | mA | _ | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 16. GPIO DC Electrical Characteristics (continued)** | DC Electrical Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | Notes | |----------------------------------------|--------|----------------------------------------------------------------------------------------|-------------------------------|------|--------------------------------|-------|-------| | Low-level output current for slow mode | lol | Voh=0.2 × OVDD<br>Standard Drive<br>High Drive<br>Max. Drive | 2.0<br>4.0<br>8.0 | | _ | mA | _ | | Low-level output current for fast mode | lol | Voh=0.2 × OVDD<br>Standard Drive<br>High Drive<br>Max. Drive | 4.0<br>6.0<br>8.0 | _ | _ | mA | _ | | High-level DC input voltage | VIH | _ | 0.7 × OVDD | _ | OVDD | V | _ | | Low-level DC input voltage | VIL | _ | -0.3 V | _ | 0.3 × OVDD | V | | | Input hysteresis | VHYS | OVDD = 3.3 V 370 — 420 n<br>OVDD = 1.8V 290 320 | | mV | _ | | | | Schmitt trigger VT+ | VT+ | _ | 0.5 × OVDD | | _ | V | 2 | | Schmitt trigger VT- | VT- | _ | _ | | 0.5 × OVDD | V | | | Pull-up resistor (22 kΩ PU) | Rpu | Vi=0 | 18.5 | 22 | 25.6 | ΚΩ | 3 | | Pull-up resistor (47 kΩ PU) | Rpu | Vi=0 | 41 | 47 | 55 | ΚΩ | | | Pull-up resistor (100 kΩ PU) | Rpu | Vi=0 | 85 | 100 | 120 | ΚΩ | | | Pull-down resistor (100 kΩ PD) | Rpd | VI = OVDD | 85 | 100 | 120 | ΚΩ | | | Input current (no pull-up/down) | IIN | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | _ | _ | 100<br>60<br>77<br>50 | nA | 4 | | Input current (22 kΩ PU) | IIN | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | 117<br>0.0001<br>64<br>0.0001 | | 184<br>0.0001<br>104<br>0.0001 | μА | | Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. | Table 16. GPIO DC Electrical | Characteristics ( | (continued) | |------------------------------|-------------------|-------------| |------------------------------|-------------------|-------------| | DC Electrical Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | Notes | |------------------------------------|----------|----------------------------------------------------------------------------------------|------------------------------|------|------------------------------|-------|-------| | Input current (47 kΩ PU) | IIN | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | 54<br>0.0001<br>30<br>0.0001 | _ | 88<br>0.0001<br>49<br>0.0001 | μА | 4 | | Input current (100 kΩ PU) | IIN | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | 25<br>0.0001<br>14<br>0.0001 | _ | 42<br>0.0001<br>23<br>0.0001 | μА | | | Input current (100 kΩ PD) | IIN | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | 25<br>0.0001<br>14<br>0.0001 | _ | 42<br>0.001<br>23<br>0.0001 | μА | | | High-impedance I/O supply current | Icc-ovdd | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | _ | _ | 688<br>688<br>560<br>560 | nA | 4 | | High-impedance core supply current | lcc-vddi | VI = 0, OVDD = 3.3 V<br>VI = OVDD = 3.3 V<br>VI = 0, OVDD = 1.8 V<br>VI = OVDD = 1.8 V | _ | _ | 490<br>490<br>410<br>410 | nA | | - 1. Simulation circuit for parameters Voh and Vol for I/O cells is below - 2. Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled. - 3. Minimum condition: bcs model, OVDD = 3.6 V / 1.95 V and -40 °C. Typical condition: typical model, OVDD = 3.3 V / 1.8 V, and 25 °C. Maximum condition: wcs model, OVDD = 3.0 V, and 105 °C. - 4. Typical condition: typical model, OVDD=3.3 V / 1.8 V, and 25 $^{\circ}$ C. Maximum condition: bcs model, OVDD=3.6 V / 1.95 V, and 105 $^{\circ}$ C. ### 3.5 AC Electrical Characteristics This section provides the AC parameters for slow and fast I/O. Figure 3 shows the load circuit for output. Figure 4 through Figure 6 show the output transition time and propagation waveforms. CL includes package, probe and jig capacitance Figure 3. Load Circuit for Output Figure 4. Output Pad Transition Time Waveform Figure 5. Output Pad Propagation and Transition Time Waveform Figure 6. Output Enable to Output Valid # 3.5.1 Slow I/O AC Parameters Table 17 shows the slow I/O AC parameters. Table 17. Slow I/O AC Parameters | Parameter | Symbol | Test Voltage | Test<br>Capacitance | Min.<br>Rise/Fall | Typ.<br>Rise/Fall | Max.<br>Rise/Fall | Units | Notes | |--------------------------------------------------------------|--------|------------------------------------------------------|----------------------------------|----------------------------------------------------|----------------------------------------------------|---------------------------------------------------|-------|-------| | Duty cycle | Fduty | _ | _ | 40 | _ | 60 | % | _ | | Output pad transition times (max. drive) | tpr | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 0.95/0.84<br>1.58/1.37<br>2.70/2.50<br>3.40/3.20 | 1.36/1.11<br>2.19/1.77<br>1.80/1.40<br>2.80/2.14 | 2.06/1.60<br>3.20/2.47<br>3.01/2.37<br>4.63/3.38 | ns | 1 | | Output pad transition times (high drive) | tpr | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 1.60/1.39<br>2.94/2.51<br>1.85/1.48<br>2.93/2.37 | 2.23/1.79<br>4.05/3.17<br>2.90/2.17<br>4.56/3.40 | 3.26/2.50<br>5.72/4.27<br>4.75/3.43<br>7.33/5.26 | | | | Output pad transition times (standard drive) | tpr | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 3.07/2.62<br>5.82/4.95<br>3.04/2.47<br>5.37/4.40 | 4.22/3.30<br>7.94/6.19<br>4.73/3.50<br>7.70/8.10 | 6.03/4.48<br>11.28/8.28<br>3.01/2.36<br>4.63/3.38 | | | | Output pad propagation delay (max. drive), 50%-50% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 1.92/2.1<br>2.44/2.53<br>2.05/2.27<br>2.71/2.84 | 2.96/2.96<br>3.7/3.64<br>3.32/3.67<br>4.39/4.51 | 4.47/4.38<br>5.54/5.31<br>5.27/5.85<br>7.00/7.15 | ns | 1 | | Output pad propagation<br>delay (high drive),<br>50%-50% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.35/2.49<br>3.31/3.43<br>2.58/2.69<br>3.62/3.60 | 3.58/3.61<br>4.9/4.786<br>4.17/4.27<br>5.86/5.61 | 5.35/5.24<br>7.19/6.8<br>6.64/6.74<br>9.34/8.76 | | | | Output pad propagation<br>delay (standard drive),<br>50%-50% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 3.39/3.51<br>5.28/5.35<br>3.71/3.68<br>5.52/5.32 | 5.03/4.89<br>7.6/7.14<br>6.03/5.75<br>8.80/7.96 | 7.39/6.95<br>10.97/9.45<br>9.64/8.97<br>13.9/11.3 | | | | Output pad propagation<br>delay (max. drive),<br>40%–60% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 1.942/2.04<br>2.378/2.48<br>2.03/2.28<br>2.59/2.73 | 2.923/2.95<br>3.541/3.53<br>3.19/3.59<br>4.10/4.33 | 4.33/4.3<br>5.29/5.09<br>4.97/5.64<br>6.43/6.77 | ns | 1 | | Output pad propagation<br>delay (high drive),<br>40%–60% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.29/2.44<br>3.05/3.20<br>2.45/2.62<br>3.36/3.39 | 3.42/3.49<br>4.46/4.45<br>3.86/4.07<br>5.34/5.22 | 5.05/5.02<br>6.53/6.3<br>6.02/6.35<br>8.40/8.08 | | | | Output pad propagation<br>delay (standard drive),<br>40%-60% | tpo | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 3.12/3.26<br>4.60/4.73<br>3.43/3.46<br>4.89/4.79 | 4.58/4.53<br>6.61/6.32<br>5.48/5.34<br>7.75/7.16 | 6.69/6.42<br>9.5/8.32<br>8.65/8.26<br>12.2/9.97 | | | Table 17. Slow I/O AC Parameters (continued) | Parameter | Symbol | Test Voltage | Test<br>Capacitance | Min.<br>Rise/Fall | Typ.<br>Rise/Fall | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------------|--------|------------------------------------------------------|----------------------------------|------------------------------------------------------|----------------------------------------------------|------------------------------------------------------|-------|-------| | Output enable to output valid delay (max. drive), 50%–50% | tpv | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.13/2.01<br>2.65/2.46<br>2.31/2.45<br>2.95/3.01 | 3.3/3.045<br>4.038/3.639<br>3.76/4.00<br>4.81/4.82 | 5.072/4.609<br>6.142/5.423<br>6.11/6.47<br>7.81/7.73 | ns | 1 | | Output enable to output valid delay (high drive), 50%–50% | tpv | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.56/2.43<br>3.55/3.21<br>2.85/2.90<br>3.87/3.78 | 3.91/3.604<br>5.21/4.598<br>4.65/4.64<br>6.31/5.95 | 5.937/5.36<br>7.776/6.694<br>7.58/7.44<br>10.3/9.43 | | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 3.0-3.6 V<br>3.0-3.6 V<br>1.65-1.95 V<br>1.65-1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 3.60/3.28<br>5.50/4.81<br>4.04/3.94<br>5.85/5.56 | 5.35/4.70<br>7.93/6.603<br>6.65/6.21<br>9.47/8.49 | 7.97/6.836<br>11.58/9.338<br>10.9/9.22<br>15.5/13.3 | | | | Output enable to output valid delay (max. drive), 40%–60% | tpv | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.152/1.7<br>2.6/2.07<br>2.28/2.46<br>2.83/2.93 | 3.25/2.68<br>3.88/3.17<br>3.62/3.92<br>4.50/4.62 | 4.93/4.162<br>5.842/4.846<br>5.77/6.24<br>7.20/7.32 | ns | 1 | | Output enable to output valid delay (high drive), 40%–60% | tpv | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 2.497/2.036<br>3.254/2.647<br>2.71/2.81<br>3.59/3.56 | 3.75/3.135<br>4.8/3.9<br>4.31/4.23<br>5.75/5.54 | 5.633/4.782<br>7.117/5.84<br>6.89/7.01<br>9.23/8.71 | | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 3.0-3.6 V<br>3.0-3.6 V<br>1.65-1.95 V<br>1.65-1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 3.326/2.7<br>4.81/3.85<br>3.73/3.69<br>5.16/4.99 | 4.9/3.9<br>6.9/5.4<br>6.04/5.77<br>8.28/7.61 | 7.269/5.95<br>10.12/7.86<br>9.81/9.11<br>13.4/11.8 | | | | Output pad slew rate (max. drive) | tps | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 0.79/1.12<br>0.49/0.73<br>0.30/0.42<br>0.20/0.29 | 1.30/1.77<br>0.84/1.23<br>0.54/0.73<br>0.35/0.50 | 2.02/2.58<br>1.19/1.58<br>0.91/1.20<br>0.60/0.80 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 0.48/0.72<br>0.27/0.42<br>0.19/0.28<br>0.12/0.18 | 0.76/1.10<br>0.41/0.62<br>0.34/0.49<br>0.34/0.49 | 1.17/1.56<br>0.63/0.86<br>0.58/0/79<br>0.36/0.49 | | | | Output pad slew rate<br>(standard drive) | tps | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 0.25/0.40<br>0.14/0.21<br>0.12/0.18<br>0.07/0.11 | 0.40/0.59<br>0.21/0.32<br>0.20/0.30<br>0.11/0.17 | 0.60/0.83<br>0.32/0.44<br>0.34/0.47<br>0.20/0.27 | | | Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. Table 17. Slow I/O AC Parameters (continued) | Parameter | Symbol | Test Voltage | Test<br>Capacitance | Min.<br>Rise/Fall | Typ.<br>Rise/Fall | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------|--------|------------------------------------------------------|----------------------------------|------------------------|-----------------------|------------------------|-----------|-------| | Output pad dl/dt (max. drive) | tdit | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 15<br>16<br>7<br>7 | 36<br>38<br>21<br>22 | 76<br>80<br>56<br>58 | mA<br>/ns | 3 | | Output pad dl/dt (high drive) | tdit | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 8<br>9<br>5<br>5 | 20<br>21<br>14<br>15 | 45<br>47<br>38<br>40 | | | | Output pad dl/dt (standard drive) | tdit | 3.0–3.6 V<br>3.0–3.6 V<br>1.65–1.95 V<br>1.65–1.95 V | 25 pF<br>50 pF<br>25 pF<br>50 pF | 4<br>4<br>2<br>2 | 10<br>10<br>7<br>7 | 22<br>23<br>18<br>19 | | | | Input pad propagation delay without hysteresis, 50%–50% | tpi | _ | 1.6 pF | 0.82/0.47<br>0.74/1 | 1.1/0.76<br>1.1/1.5 | 1.6/1.04<br>1.75/2.16 | ns | 4 | | Input pad propagation delay with hysteresis, 50%-50% | tpi | _ | 1.6 pF | 1.1/1.3<br>1.75/1.63 | 1.43/1.6<br>2.67/2.22 | 2/2<br>2.92/3 | | | | Input pad propagation delay without hysteresis, 40%–60% | tpi | _ | 1.6 pF | 1.62/1.28<br>1.82/1.55 | 1.9/1.56<br>2.28/1.87 | 2.38/1.82<br>2.95/2.54 | - | | | Input pad propagation delay with hysteresis, 40%–60% | tpi | _ | 1.6 pF | 1.88/2.1<br>2.4/2.6 | 2.2/2.4<br>3/3.07 | 2.7/2.75<br>3.77/3.71 | | | | Input pad transition times without hysteresis | trfi | _ | 1.6 pF | 0.16/0.12 | 0.23/0.18 | 0.33/0.29 | - | | | Input pad transition times with hysteresis | trfi | | 1.6 pF | 0.16/0.13 | 0.22/0.18 | 0.33/0.29 | | | | Maximum input transition times | trm | _ | _ | _ | _ | 25 | ns | 5 | - 1. Maximum condition for tpr, tpo, and tpv: wcs model, 1.1 V, I/O 3.0 V (3.0–3.6 V range) or 1.65 V (1.65–1.95 V range), and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 3.6 V (3.0–3.6 V range) or 1.95 V (1.65–1.95 V range), and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 3.0 V (3.0–3.6 V range) or 1.65 V (1.65–1.95 V range), and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 3.6 V (3.0-3.6 V range) or 1.95 V (1.65-1.95 V range), and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 3.0 V (3.0–3.6 V range) or 1.65 V (1.65–1.95 V range), and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 3.6 V or 1.95 V (1.65–1.95 V range), and –40 °C. Input transition time from pad is 5 ns (20%–80%). - 5. Hysteresis mode is recommended for input with transition time greater than 25 ns. ### 3.5.2 Fast I/O AC Parameters Table 18 shows the fast I/O AC parameters for OVDD = 1.65-1.95 V. Table 18. Fast I/O AC Parameters for OVDD = 1.65-1.95 V | Parameter | Symbol | Test<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | _ | 60 | % | _ | | Output pad transition times (max. drive) | tpr | 25 pF<br>50 pF | 0.88/0.77<br>1.45/1.24 | 1.36/1.10<br>2.20/1.80 | 2.10/1.70<br>3.50/2.70 | ns | 1 | | Output pad transition times (high drive) | tpr | 25 pF<br>50 pF | 1.10/0.92<br>1.84/1.54 | 1.65/1.33<br>2.80/2.20 | 2.64/2.10<br>4.40/3.30 | ns | | | Output pad transition times (standard drive) | tpr | 25 pF<br>50 pF | 1.60/1.35<br>2.74/2.26 | 2.47/1.95<br>4.20/3.20 | 3.99/3.10<br>6.56/4.86 | ns | | | Output pad propagation delay (max. drive), 50%–50% | tpo | 25 pF<br>50 pF | 1.64/1.53<br>2.15/2.01 | 2.68/2.41<br>3.47/3.08 | 4.25/3.74<br>5.50/4.77 | ns | 1 | | Output pad propagation delay (high drive), 50%–50% | tpo | 25 pF<br>50 pF | 1.82/1.71<br>2.46/2.29 | 2.98/2.66<br>3.96/3.49 | 4.74/4.13<br>6.27/5.37 | ns | | | Output pad propagation delay (standard drive), 50%–50% | tpo | 25 pF<br>50 pF | 2.24/2.06<br>3.17/2.92 | 3.63/3.15<br>5.09/4.41 | 5.73/4.84<br>8.06/6.75 | ns | | | Output pad propagation delay (max. drive), 40%–60% | tpo | 25 pF<br>50 pF | 1.67/1.58<br>2.09/1.98 | 2.63/2.38<br>3.30/2.97 | 4.06/3.63<br>5.14/4.51 | ns | 1 | | Output pad propagation delay (high drive), 40%–60% | tpo | 25 pF<br>50 pF | 1.94/1.73<br>2.34/2.22 | 2.89/2.61<br>3.69/3.30 | 4.49/3.97<br>5.76/5.01 | ns | | | Output pad propagation delay (standard drive), 40%–60% | tpo | 25 pF<br>50 pF | 2.15/1.99<br>2.94/2.74 | 3.39/2.99<br>4.65/4.07 | 5.28/4.53<br>7.28/6.13 | ns | | | Output enable to output valid delay (max. drive), 50%–50% | tpv | 25 pF<br>50 pF | 1.87/1.70<br>2.36/2.16 | 3.06/2.71<br>3.83/3.37 | 4.97/4.30<br>6.18/5.30 | ns | 1 | | Output enable to output valid delay (high drive), 50%-50% | tpv | 25 pF<br>50 pF | 2.05/1.88<br>2.68/2.45 | 3.67/2.98<br>4.32/3.78 | 5.46/4.72<br>6.98/5.92 | ns | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 25 pF<br>50 pF | 2.49/2.25<br>3.40/3.08 | 4.06/3.50<br>5.50/4.73 | 6.57/5.49<br>8.88/7.37 | ns | | | Output enable to output valid delay (max. drive), 40%–60% | tpv | 25 pF<br>50 pF | 1.90/1.74<br>2.30/2.13 | 3.00/2.69<br>3.65/3.24 | 4.76/4.18<br>5.79/5.02 | ns | 1 | | Output enable to output valid delay (high drive), 40%-60% | tpv | 25 pF<br>50 pF | 2.06/1.90<br>2.56/2.37 | 3.28/2.33<br>4.04/3.59 | 5.21/4.54<br>6.43/5.54 | ns | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 25 pF<br>50 pF | 2.39/2.18<br>3.16/2.89 | 3.80/3.18<br>5.03/4.37 | 6.05/5.14<br>8.02/6.72 | ns | | | Output pad slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.40/0.57<br>0.25/0.36 | 0.72/0.97<br>0.43/0.61 | 1.2/1.5<br>0.72/0.95 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 25 pF<br>50 pF | 0.38/0.48<br>0.20/0.30 | 0.59/0.81<br>0.34/0.50 | 0.98/1.27<br>0.56/0.72 | V/ns | | | Output pad slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.23/0.32<br>0.13/0.20 | 0.40/0.55<br>0.23/0.34 | 0.66/0.87<br>0.38/0.52 | V/ns | | Table 18. Fast I/O AC Parameters for OVDD = 1.65–1.95 V (continued) | Parameter | Symbol | Test<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------|--------|-------------------|-------------------|-----------|-------------------|-------|-------| | Output pad dl/dt (max. drive) | tdit | 25 pF<br>50 pF | 7<br>7 | 43<br>46 | 112<br>118 | mA/ns | 3 | | Output pad dl/dt (high drive) | tdit | 25 pF<br>50 pF | 11<br>12 | 31<br>33 | 81<br>85 | mA/ns | | | Output pad dl/dt (standard drive) | tdit | 25 pF<br>50 pF | 9<br>10 | 27<br>28 | 71<br>74 | mA/ns | | | Input pad propagation delay without hysteresis, 50%–50% | tpi | 1.6 pF | 0.74/1 | 1.1/1.5 | 1.75/2.16 | ns | 4 | | Input pad propagation delay with hysteresis, 50%–50% | tpi | 1.6 pF | 1.75/1.63 | 2.67/2.22 | 2.92/3 | ns | | | Input pad propagation delay without hysteresis, 40%–60% | tpi | 1.6 pF | 1.82/1.55 | 2.28/1.87 | 2.95/2.54 | ns | | | Input pad propagation delay with hysteresis, 40%–60% | tpi | 1.6 pF | 2.4/2.6 | 3/3.07 | 3.77/3.71 | ns | | | Input pad transition times without hysteresis | trfi | 1.6 pF | 0.16/0.12 | 0.30/0.18 | 0.33/0.29 | ns | | | Input pad transition times with hysteresis | trfi | 1.6 pF | 0.16/0.13 | 0.30/0.18 | 0.33/0.29 | ns | | | Maximum input transition times | trm | _ | _ | _ | 25 | ns | 5 | - 1. Maximum condition for tpr, tpo, and tpv: wcs model, 1.1 V, I/O 1.65 V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 1.95 V, and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 1.65 V and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 1.95 V and $-40~^{\circ}$ C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 1.65 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 1.95 V and -40 °C. Input transition time from pad is 5 ns (20%-80%). - 5. Hysteresis mode is recommended for input with transition time greater than 25 ns. Table 19 shows the fast I/O AC parameters for OVDD = 3.0-3.6 V. Table 19. Fast I/O AC Parameters for OVDD = 3.0-3.6 V | Parameter | Symbol | Test<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |------------------------------------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Duty Cycle | Fduty | | 40 | | 60 | % | | | Output Pad Transition Times (Max Drive) | tpr | 25 pF<br>50 pF | 0.80/0.70<br>1.40/1.60 | 1.12/2.51<br>1.60/2.39 | 1.64/1.32<br>2.84/2.10 | ns | | | Output Pad Transition Times (High Drive) | tpr | 25 pF<br>50 pF | 1.00/0.90<br>1.95/1.66 | 1.43/1.16<br>2.66/2.09 | 2.05/1.60<br>3.70/2.80 | ns | 1 | | Output Pad Transition Times (Standard Drive) | tpr | 25 pF<br>50 pF | 1.50/1.30<br>2.90/2.50 | 2.09/1.67<br>3.40/3.09 | 3.00/2.30<br>5.56/4.12 | ns | | | Output Pad Propagation Delay (Max Drive), 50%–50% | tpo | 25 pF<br>50 pF | 1.20/1.28<br>1.67/1.75 | 1.74/1.73<br>2.39/2.32 | 2.67/2.52<br>3.58/3.33 | ns | | | Output Pad Propagation Delay (High Drive), 50%–50% | tpo | 25 pF<br>50 pF | 1.35/1.42<br>1.98/2.04 | 1.95/1.91<br>2.81/2.68 | 2.96/2.76<br>4.16/3.78 | ns | 1 | | Output Pad Propagation Delay (Standard Drive), 50%–50% | tpo | 25 pF<br>50 pF | 1.77/1.85<br>2.70/2.78 | 2.54/2.48<br>3.82/3.62 | 3.80/3.60<br>5.62/5.10 | ns | | | Output Pad Propagation Delay (Max Drive), 40%-60% | tpo | 25 pF<br>50 pF | 1.37/1.50<br>1.74/1.88 | 1.94/2.05<br>2.46/2.55 | 2.95/3.07<br>3.71/3.75 | ns | | | Output Pad Propagation Delay (High Drive), 40%–60% | tpo | 25 pF<br>50 pF | 1.48/1.61<br>1.98/2.10 | 2.11/2.19<br>2.78/2.81 | 3.19/3.26<br>4.14/4.09 | ns | 1 | | Output Pad Propagation Delay (Standard Drive), 40%–60% | tpo | 25 pF<br>50 pF | 1.84/1.97<br>2.58/2.71 | 2.61/2.67<br>3.62/3.58 | 3.95/3.95<br>5.36/5.15 | ns | | | Output Enable to Output Valid Delay (Max<br>Drive), 50%–50% | tpv | 25 pF<br>50 pF | 1.34/1.32<br>1.81/1.79 | 1.91/1.81<br>2.56/2.40 | 2.92/2.67<br>3.83/3.47 | ns | | | Output Enable to Output Valid Delay (High Drive), 50%–50% | tpv | 25 pF<br>50 pF | 1.48/1.47<br>2.12/2.1 | 2.12/2.00<br>2.98/2.76 | 3.21/2.92<br>4.41/3.94 | ns | 1 | | Output Enable to Output Valid Delay<br>(Standard Drive), 50%–50% | tpv | 25 pF<br>50 pF | 1.90/1.90<br>2.85/2.83 | 2.70/2.60<br>4.00/3.70 | 4.07/3.74<br>5.86/5.24 | ns | | | Output Enable to Output Valid Delay (Max Drive), 40%–60% | tpv | 25 pF<br>50 pF | 1.55/1.42<br>1.93/1.81 | 2.25/2.08<br>2.77/2.58 | 3.50/3.31<br>4.24/3.99 | ns | | | Output Enable to Output Valid Delay (High Drive), 40%–60% | tpv | 25 pF<br>50 pF | 1.67/1.54<br>2.16/2.03 | 2.41/2.23<br>3.08/2.86 | 3.74/3.51<br>4.66/4.34 | ns | 1 | | Output Enable to Output Valid Delay (Standard Drive), 40%–60% | tpv | 25 pF<br>50 pF | 2.02/1.90<br>2.76/2.63 | 2.91/2.71<br>3.91/3.62 | 4.48/4.21<br>5.85/5.39 | ns | | | Output Pad Slew Rate (Max Drive) | tps | 25 pF<br>50 pF | 0.96/1.40<br>0.54/0.83 | 1.54/2.10<br>0.85/1.24 | 2.30/3.00<br>1.26/1.70 | V/ns | | | Output Pad Slew Rate (High Drive) | tps | 25 pF<br>50 pF | 0.76/1.10<br>0.41/0.64 | 1.19/1.71<br>0.63/0.95 | 1.78/2.39<br>0.95/1.30 | V/ns | 2 | | Output Pad Slew Rate (Standard Drive) | tps | 25 pF<br>50 pF | 0.52/0.78<br>0.28/0.44 | 0.80/1.19<br>0.43/0.64 | 1.20/1.60<br>0.63/0.87 | V/ns | | Table 19. Fast I/O AC Parameters for OVDD = 3.0-3.6 V (continued) | Output Pad di/dt (Max Drive) | didt | 25 pF<br>50 pF | 46<br>49 | 108<br>113 | 250<br>262 | mA/ns | | |---------------------------------------------------------|------|----------------|-------------|-------------|-------------|-------|---| | Output Pad di/dt (High Drive) | didt | 25 pF<br>50 pF | 35<br>37 | 82<br>86 | 197<br>207 | mA/ns | 3 | | Output Pad di/dt (Standard Drive) | didt | 25 pF<br>50 pF | 22<br>23 | 52<br>55 | 116<br>121 | mA/ns | | | Input Pad Propagation Delay without Hysteresis, 50%–50% | tpi | 1.6pF | 0.729/0.458 | 0.97/0.0649 | 1.404/0.97 | ns | | | Input Pad Propagation Delay with Hysteresis, 50%–50% | tpi | 1.6pF | 1.203/0.938 | 1.172/1.187 | 1.713/1.535 | ns | | | Input Pad Propagation Delay without Hysteresis, 40%–60% | tpi | 1.6pF | 0.879/0.977 | 1.434/1.12 | 1.854/1.427 | ns | 4 | | Input Pad Propagation Delay with Hysteresis, 40%–60% | tpi | 1.6pF | 1.353/1.457 | 1.637/1.659 | 2.163/1.991 | ns | | | Input Pad Transition Times without Hysteresis | trfi | 1.6pF | 0.16/0.12 | 0.23/0.18 | 0.33/0.29 | ns | | | Input Pad Transition Times with Hysteresis | trfi | 1.6pF | 0.16/0.13 | 0.22/0.18 | 0.33/0.29 | ns | | | Maximum Input Transition Times | trm | _ | _ | _ | _ | ns | 5 | - 1.Maximum condition for tpr, tpo, and tpv: wcs model, 1.1 V, IO 3.0 V and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, IO 3.6 V and -40 °C. Input transition time from core is 1ns (20%-80%). - 2. Minimum condition for tps: wcs model, 1.1 V, IO 3.0 V and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, IO 3.6 V and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, IO 3.0 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, IO 3.6 V and -40 °C. Input transition time from pad is 5ns (20%–80%). - 5. Hysteresis mode is recommended for input with transition time greater than 25 ns. ### 3.5.3 DDR I/O AC Parameters The DDR pad type is configured by the IOMUXC\_SW\_PAD\_CTL\_GRP\_DDRTYPE register (see Chapter 4, "External Signals and Pin Multiplexing," in the *i.MX25 Multimedia Applications Processor Reference Manual*). ### 3.5.3.1 DDR\_TYPE = 00 Standard Setting I/O AC Parameters and Requirements Table 20 shows AC parameters for mobile DDR I/O. These settings are suitable for mDDR and DDR2 $1.8V~(\pm~5\%)$ applications. Table 20. AC Parameters for Mobile DDR I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------------|--------|-------------------|------------------------|------------------------|-------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 133 | MHz | 1 | | Output pad transition times (max. drive) | tpr | 25 pF<br>50 pF | 0.52/0.51<br>0.98/0.96 | 0.79/0.72<br>1.49/1.34 | 1.25/1.09<br>2.31/1.98 | ns | 1 | | Output pad transition times (high drive) | tpr | 25 pF<br>50 pF | 1.13/1.10<br>2.15/2.10 | 1.74/1.55<br>3.28/2.92 | 2.71/2.30<br>5.11/4.31 | ns | | | Output pad transition times (standard drive) | tpr | 25 pF<br>50 pF | 2.26/2.19<br>4.30/4.18 | 3.46/3.07<br>6.59/5.79 | 5.39/4.56<br>10.13/8.55 | ns | | | Output pad propagation delay (max. drive), 50%–50% | tpo | 15 pF<br>35 pF | 0.80/1.03<br>1.06/1.32 | 1.36/1.50<br>1.76/1.90 | 2.21/2.40<br>2.83/2.82 | ns | 1 | | Output pad propagation delay (high drive), 50%–50% | tpo | 15 pF<br>35 pF | 1.04/1.27<br>1.63/1.90 | 1.74/1.83<br>2.63/2.69 | 2.79/2.70<br>4.18/3.86 | ns | | | Output pad propagation delay (standard drive), 50%–50% | tpo | 15 pF<br>35 pF | 1.55/1.80<br>2.72/3.06 | 2.53/2.57<br>4.31/4.29 | 4.03/3.76<br>6.80/6.19 | ns | | | Output pad propagation delay (max. drive), 40%–60% | tpo | 15 pF<br>35 pF | 0.80/0.91<br>1.06/1.12 | 1.44/1.59<br>1.76/1.91 | 2.24/2.29<br>2.74/2.75 | ns | 1 | | Output pad propagation delay (high drive), 40%–60% | tpo | 15 pF<br>35 pF | 1.04/1.09<br>1.63/1.56 | 1.73/1.83<br>2.43/2.52 | 2.69/2.62<br>3.79/3.62 | ns | | | Output pad propagation delay (standard drive), 40%–60% | tpo | 15 pF<br>35 pF | 1.50/1.74<br>2.73/2.42 | 2.36/2.41<br>3.77/3.78 | 3.67/3.46<br>5.86/5.37 | ns | | | Output enable to output valid delay (max. drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.17/1.01<br>1.43/1.30 | 1.93/1.61<br>2.33/2.00 | 3.06/2.55<br>3.69/3.13 | ns | 1 | | Output enable to output valid delay (high drive), 50%-50% | tpv | 15 pF<br>35 pF | 1.38/1.28<br>1.97/1.92 | 2.25/1.99<br>3.16/2.86 | 3.58/3.10<br>5.01/4.39 | ns | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.92/1.57<br>3.12/3.16 | 3.11/2.79<br>4.97/4.59 | 4.98/4.13<br>7.97/6.98 | ns | | | Output enable to output valid delay (max. drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.28/1.12<br>1.49/1.36 | 2.01/1.70<br>2.33/2.01 | 3.09/2.60<br>3.60/3.06 | ns | 1 | | Output enable to output valid delay (high drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.43/1.33<br>1.90/1.84 | 2.24/1.99<br>2.96/2.68 | 3.47/3.02<br>4.59/4.03 | ns | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 15 pF<br>35 pF | 1.85/1.78<br>2.80/2.81 | 2.91/2.62<br>4.37/4.53 | 4.54/3.96<br>6.88/6.05 | ns | | Table 20. AC Parameters for Mobile DDR I/O (continued) | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Output pad slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.80/0.92<br>0.43/0.50 | 1.35/1.50<br>0.72/0.81 | 2.23/2.27<br>1.66/1.68 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 25 pF<br>50 pF | 0.37/0.43<br>0.19/0.23 | 0.62/0.70<br>0.33/0.37 | 1.03/1.05<br>0.75/0.77 | V/ns | | | Output pad slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.18/0.22<br>0.10/0.12 | 0.31/0.35<br>0.16/0.18 | 0.51/0.53<br>0.38/0.39 | V/ns | | | Output pad dl/dt (max. drive) | tdit | 25 pF<br>50 pF | 64<br>69 | 171<br>183 | 407<br>432 | mA/ns | 3 | | Output pad dl/dt (high drive) | tdit | 25 pF<br>50 pF | 37<br>39 | 100<br>106 | 232<br>246 | mA/ns | | | Output pad di/dt (standard drive) | tdit | 25 pF<br>50 pF | 18<br>20 | 50<br>52 | 116<br>123 | mA/ns | | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.11/0.13 | 0.16/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.77/1.00 | 1.22/1.45 | 1.89/2.21 | ns | | | Input pad propagation delay, 40%-60% | tpi | 1.0 pF | 1.59/1.82 | 2.04/2.27 | 2.69/3.01 | ns | | - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 1.65 V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 1.95 V and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 1.65 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 1.95 V, and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 1.65 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 1.95 V and -40 °C. Input transition time from pad is 5 ns (20%–80%). Table 21 shows the AC parameters for mobile DDR pbijtov18\_33\_ddr\_clk I/O. Table 21. AC Parameters for Mobile DDR pbijtov18\_33\_ddr\_clk I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |----------------------------------------------|--------|-------------------|------------------------|------------------------|-------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 133 | MHz | 1 | | Output pad transition times (max. drive) | tpr | 25 pF<br>50 pF | 0.52/0.51<br>0.98/0.96 | 0.79/0.72<br>1.49/1.34 | 1.25/1.09<br>2.31/1.98 | ns | 1 | | Output pad transition times (high drive) | tpr | 25 pF<br>50 pF | 1.13/1.10<br>2.15/2.10 | 1.74/1.55<br>3.28/2.92 | 2.71/2.30<br>5.11/4.31 | ns | | | Output pad transition times (standard drive) | tpr | 25 pF<br>50 pF | 2.26/2.19<br>4.30/4.18 | 3.46/3.07<br>6.59/5.79 | 5.39/4.56<br>10.13/8.55 | ns | | Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. 33 Table 21. AC Parameters for Mobile DDR pbijtov18\_33\_ddr\_clk I/O (continued) | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |-----------------------------------------------------------------------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Output pad propagation delay (max. drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.28/1.19<br>1.56/1.47 | 1.97/1.83<br>2.37/2.23 | 2.98/2.78<br>3.57/3.37 | ns | 1 | | Output pad propagation delay (high drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.54/1.43<br>2.14/2.04 | 2.34/2.20<br>3.22/3.08 | 3.54/3.33<br>4.85/4.65 | ns | | | Output pad propagation delay (standard drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 2.05/1.94<br>3.27/3.16 | 3.11/2.96<br>4.86/4.72 | 4.70/4.50<br>7.33/7.12 | ns | | | Output pad propagation delay (max. drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.45/1.36<br>1.73/1.64 | 2.13/2.00<br>2.53/2.40 | 3.14/2.94<br>3.74/3.54 | ns | 1 | | Output pad propagation delay (high drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.70/1.60<br>2.31/2.21 | 2.51/2.37<br>3.38/3.24 | 3.70/3.50<br>5.02/4.82 | ns | | | Output pad propagation delay (standard drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 2.22/2.11<br>3.43/3.32 | 3.27/3.13<br>5.02/4.88 | 4.87/4.66<br>7.49/7.29 | ns | | | Output enable to output valid delay (max. drive), 50%-50% | tpv | 15 pF<br>35 pF | 1.16/1.12<br>1.42/1.41 | 1.91/1.81<br>2.31/2.20 | 3.10/2.89<br>3.72/3.47 | ns | 1 | | Output enable to output valid delay (high drive), 50%-50% | tpv | 15 pF<br>35 pF | 1.39/1.39<br>1.98/2.02 | 2.28/2.18<br>3.18/3.04 | 3.69/3.43<br>5.08/4.69 | ns | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.90/1.94<br>3.07/3.20 | 3.09/2.94<br>4.88/4.66 | 4.95/4.55<br>7.73/7.05 | ns | | | Output enable to output valid delay (max. drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.28/1.24<br>1.49/1.47 | 2.00/1.90<br>2.32/2.21 | 3.14/2.93<br>3.64/3.41 | ns | 1 | | Output enable to output valid delay (high drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.45/1.44<br>1.92/1.95 | 2.28/2.19<br>2.99/2.87 | 3.60/3.36<br>4.69/4.36 | ns | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 15 pF<br>35 pF | 1.85/1.88<br>2.78/2.88 | 2.92/2.79<br>4.34/4.16 | 4.5894.25<br>6.79/6.24 | ns | | | Output pad slew rate (max. drive) | tps | 25 pF<br>50 pF | 0.37/0.45<br>0.30/0.36 | 0.64/0.79<br>0.52/0.61 | 1.14/1.36<br>0.90/1.02 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 25 pF<br>50 pF | 0.30/0.37<br>0.21/0.25 | 0.51/0.63<br>0.36/0.42 | 091/1.06<br>0.63/0.67 | V/ns | | | Output pad slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.22/0.26<br>0.13/0.16 | 0.37/0.44<br>0.23/0.26 | 0.65/0.72<br>0.39/0.40 | V/ns | | | Table 21. AC Parameters for Mobile DDF | l pbijtov18_33 | 3_ddr_clk I/O | (continued) | |----------------------------------------|----------------|---------------|-------------| |----------------------------------------|----------------|---------------|-------------| | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |--------------------------------------|--------|-------------------|-------------------|------------|-------------------|-------|-------| | Output pad dl/dt (max. drive) | tdit | 25 pF<br>50 pF | 65<br>70 | 171<br>183 | 426<br>450 | mA/ns | 3 | | Output pad dl/dt (high drive) | tdit | 25 pF<br>50 pF | 31<br>33 | 82<br>87 | 233<br>245 | mA/ns | | | Output pad dl/dt (standard drive) | tdit | 25 pF<br>50 pF | 16<br>17 | 43<br>46 | 115<br>120 | mA/ns | | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.11/0.13 | 0.16/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.84/0.84 | 1.40/1.34 | 2.25/2.16 | ns | | | Input pad propagation delay, 40%-60% | tpi | 1.0 pF | 1.66/1.66 | 2.22/2.16 | 3.06/2.97 | ns | | - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 1.65 V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 1.95 V and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 1.65 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 1.95 V, and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 1.65 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 1.95 V and -40 °C. Input transition time from pad is 5 ns (20%-80%). Table 22 shows the AC requirements for mobile DDR I/O. Table 22. AC Requirements for Mobile DDR I/O | Parameter | Symbol | Min. | Max. | Units | |-----------------------------------------------|---------|------------|------------|-------| | AC input logic high | VIH(ac) | 0.8 × OVDD | OVDD+0.3 | V | | AC input logic low | VIL(ac) | -0.3 | 0.2 × OVDD | V | | AC differential input voltage | Vid(ac) | 0.6 × OVDD | OVDD+0.6 | V | | AC differential cross point voltage for input | Vix(ac) | 0.4 × OVDD | OVDD+0.6 | V | ## 3.5.3.2 DDR\_TYPE = 01 SDRAM I/O AC Parameters and Requirements Table 23 shows AC parameters for SDRAM I/O. Table 23. AC Parameters for SDRAM I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |-----------------|--------|-------------------|-------------------|------|-------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 125 | MHz | 1 | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. 35 Table 23. AC Parameters for SDRAM I/O (continued) | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |---------------------------------------------------------------|--------|-------------------|------------------------|------------------------|-----------------------------|-------|-------| | Output pad transition times (max. drive) | tpr | 25 pF<br>50 pF | 0.82/0.87<br>1.56/1.67 | 1.14/1.13<br>2.13/2.09 | 1.62/1.50<br>3.015/2.7<br>7 | ns | 1 | | Output pad transition times (high drive) | tpr | 25 pF<br>50 pF | 1.23/1.31<br>2.31/2.47 | 1.71/1.68<br>3.22/3.12 | 2.39/2.22<br>4.53/4.16 | ns | | | Output pad transition times (standard drive) | tpr | 25 pF<br>50 pF | 2.44/2.60<br>4.65/4.99 | 3.38/3.27<br>6.38/6.23 | 4.73/4.38<br>9.05/8.23 | ns | | | Output pad propagation delay (max. drive), 50%–50% | tpo | 15 pF<br>35 pF | 0.97/1.19<br>2.85/3.21 | 1.69/0.75<br>2.02/2.30 | 2.17/2.46<br>2.93/3.27 | ns | 1 | | Output pad propagation delay (high drive), 50%-50% | tpo | 15 pF<br>35 pF | 1.15/1.39<br>3.57/3.91 | 1.72/1.93<br>2.54/2.85 | 2.51/2.77<br>3.66/3.97 | ns | | | Output pad propagation delay (standard drive), 50%-50% | tpo | 15 pF<br>35 pF | 2.01/1.57<br>5.73/6.05 | 2.45/2.69<br>4.10/4.51 | 3.54/3.77<br>5.84/6.13 | ns | | | Output pad propagation delay (max. drive), 40%–60% | tpo | 15 pF<br>35 pF | 1.06/1.26<br>1.38/1.38 | 1.53/1.73<br>1.96/2.23 | 2.18/2.47<br>2.78/3.12 | ns | 1 | | Output pad propagation delay (high drive), 40%-60% | tpo | 15 pF<br>35 pF | 1.15/1.20<br>1.75/1.67 | 1.72/1.93<br>2.37/2.66 | 2.45/2.71<br>3.35/3.67 | ns | | | Output pad propagation delay (standard drive), 40%-60% | tpo | 15 pF<br>35 pF | 1.91/2.01<br>2.88/2.56 | 2.30/2.52<br>3.59/3.97 | 3.26/3.50<br>5.06/5.36 | ns | | | Output enable to output valid delay (max. drive), 50%-50% | tpv | 15 pF<br>35 pF | 0.90/1.27<br>1.07/1.77 | 1.44/1.89<br>1.66/2.51 | 2.19/2.87<br>2.51/3.69 | ns | 1 | | Output enable to output valid delay (high drive), 50%-50% | tpv | 15 pF<br>35 pF | 1.01/1.48<br>1.37/2.33 | 1.58/2.16<br>2.06/3.09 | 2.38/3.23<br>3.06/4.46 | ns | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.32/2.14<br>2.04/3.67 | 2.02/3.00<br>3.00/4.91 | 3.01/4.36<br>4.40/6.90 | ns | | | Output enable to output valid delay (max. drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.03/1.34<br>1.16/1.74 | 1.54/1.94<br>1.74/2.44 | 2.26/2.88<br>2.55/3.54 | ns | _ | | Output enable to output valid delay (high drive), 40%-60% | tpv | 15 pF<br>35 pF | 1.11/1.51<br>1.39/2.10 | 1.65/2.15<br>2.03/2.89 | 2.43/3.16<br>2.95/4.13 | ns | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 15 pF<br>35 pF | 1.35/2.03<br>1.91/3.23 | 1.99/2.83<br>2.76/4.30 | 2.89/4.03<br>3.98/6.01 | ns | | | Output pad slew rate (max. drive) | tps | 25 pF<br>50 pF | 1.11/1.20<br>0.97/0.65 | 1.74/1.75<br>0.92/0.94 | 2.42/2.46<br>1.39/1.30 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 25 pF<br>50 pF | 0.76/0.80<br>0.40/0.43 | 1.16/1.19<br>0.61/0.63 | 1.76/1.66<br>0.93/0.87 | V/ns | | | Output pad slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.38/0.41<br>0.20/0.22 | 0.59/0.60<br>0.31/0.32 | 0.89/0.82<br>0.47/0.43 | V/ns | | Table 23. AC Parameters for SDRAM I/O (continued) | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |--------------------------------------|--------|-------------------|-------------------|------------|-------------------|-------|-------| | Output pad dl/dt (max. drive) | tdit | 25 pF<br>50 pF | 89<br>94 | 198<br>209 | 398<br>421 | mA/ns | 3 | | Output pad dl/dt (high drive) | tdit | 25 pF<br>50 pF | 59<br>62 | 132<br>139 | 265<br>279 | mA/ns | | | Output pad dl/dt (standard drive) | tdit | 25 pF<br>50 pF | 29<br>31 | 65<br>69 | 132<br>139 | mA/ns | | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.11/0.12 | 0.16/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.35/1.17 | 0.63/1.53 | 1.16/2.04 | ns | | | Input pad propagation delay, 40%-60% | tpi | _ | 1.18/1.99 | 1.45/2.35 | 1.97/2.85 | _ | | - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 3.0 V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 3.6 V and -40 °C. Input transition time from core is 1 ns (20%-80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 3.0 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 3.6 V, and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 3.0 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 3.6 V and -40 °C. Input transition time from pad is 5 ns (20%-80%). Table 24 shows AC parameters for SDRAM pbijtov18\_33\_ddr\_clk I/O. Table 24. AC Parameters for SDRAM pbijtov18\_33\_ddr\_clk I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |-----------------------------------------------------------------------------------------------------|--------|-------------------|------------------------|------------------------|-----------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 125 | MHz | 1 | | Output pad transition times (max. drive) | tpr | 25 pF<br>50 pF | 0.82/0.87<br>1.56/1.67 | 1.14/1.13<br>2.13/2.09 | 1.62/1.50<br>3.015/2.7<br>7 | ns | 1 | | Output pad transition times (high drive) | tpr | 25 pF<br>50 pF | 1.23/1.31<br>2.31/2.47 | 1.71/1.68<br>3.22/3.12 | 2.39/2.22<br>4.53/4.16 | ns | | | Output pad transition times (standard drive) | tpr | 25 pF<br>50 pF | 2.44/2.60<br>4.65/4.99 | 3.38/3.27<br>6.38/6.23 | 4.73/4.38<br>9.05/8.23 | ns | | | Output pad propagation delay (max. drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.50/1.40<br>1.95/1.85 | 2.23/2.07<br>2.81/2.66 | 3.28/3.04<br>4.06/3.82 | ns | 1 | | Output pad propagation delay (high drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.69/1.59<br>2.35/2.25 | 2.48/2.32<br>3.35/3.19 | 3.63/3.38<br>4.80/4.56 | ns | | | Output pad propagation delay (standard drive), 50%–50% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 2.26/2.15<br>3.59/3.49 | 3.24/3.08<br>4.98/4.82 | 4.66/4.42<br>7.00/6.75 | ns | | Table 24. AC Parameters for SDRAM pbijtov18\_33\_ddr\_clk I/O (continued) | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |-----------------------------------------------------------------------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Output pad propagation delay (max. drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.67/1.57<br>2.11/2.02 | 2.39/2.24<br>2.97/2.82 | 3.45/3.21<br>4.23/3.99 | ns | 1 | | Output pad propagation delay (high drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 1.85/1.75<br>2.52/2.42 | 2.65/2.49<br>3.51/3.36 | 3.79/3.55<br>4.97/4.72 | ns | | | Output pad propagation delay (standard drive), 40%–60% input signals and crossing of output signals | tpo | 15 pF<br>35 pF | 2.42/2.32<br>3.76/3.66 | 3.40/3.25<br>5.15/4.99 | 4.83/4.59<br>7.17/6.92 | ns | | | Output enable to output valid delay (max. drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.37/1.34<br>1.77/1.83 | 2.22/2.02<br>2.77/2.63 | 3.53/3.12<br>4.30/3.92 | ns | 1 | | Output enable to output valid delay (high drive), 50%–50% | tpv | 15 pF<br>35 pF | 1.55/1.56<br>2.15/2.29 | 2.46/2.30<br>3.28/3.21 | 3.87/3.47<br>5.02/4.67 | ns | | | Output enable to output valid delay (standard drive), 50%–50% | tpv | 15 pF<br>35 pF | 2.07/2.18<br>3.28/3.65 | 3.20/3.08<br>4.84/4.90 | 4.92/4.50<br>7.21/6.89 | ns | | | Output enable to output valid delay (max. drive), 40%–60% | tpv | 15 pF<br>35 pF | 1.46/1.42<br>1.77/1.81 | 2.28/2.07<br>2.71/2.56 | 3.54/3.13<br>4.15/3.78 | ns | _ | | Output enable to output valid delay (high drive), 40%–60% | tpv | 15 pF<br>35 pF | 1.60/1.59<br>2.07/2.18 | 2.47/2.30<br>3.12/3.02 | 3.82/3.41<br>4.72/4.37 | ns | | | Output enable to output valid delay (standard drive), 40%–60% | tpv | 15 pF<br>35 pF | 2.01/2.09<br>2.96/3.26 | 3.05/2.91<br>4.34/4.37 | 4.64/4.23<br>6.45/6.13 | ns | | | Output pad slew rate (max. drive) | tps | 25 pF<br>50 pF | 1.11/1.20<br>0.60/0.65 | 1.74/1.75<br>0.93/0.95 | 2.63/2.48<br>1.39/1.29 | V/ns | 2 | | Output pad slew rate (high drive) | tps | 25 pF<br>50 pF | 0.75/0.81<br>0.40/0.43 | 1.16/1.18<br>0.62/0.64 | 1.76/1.65<br>094/0.87 | V/ns | | | Output pad slew rate (standard drive) | tps | 25 pF<br>50 pF | 0.38/0.41<br>0.20/0.22 | 0.59/0.61<br>0.31/0.32 | 0.89/0.83<br>0.47/0.43 | V/ns | | | Output pad dl/dt (max. drive) | tdit | 25 pF<br>50 pF | 89<br>95 | 202<br>213 | 435<br>456 | mA/ns | 3 | | Output pad dl/dt (high drive) | tdit | 25 pF<br>50 pF | 60<br>63 | 135<br>142 | 288<br>302 | mA/ns | | | Output pad dl/dt (standard drive) | tdit | 25 pF<br>50 pF | 29<br>31 | 67<br>70 | 144<br>150 | mA/ns | | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.11/0.12 | 0.16/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.56/0.69 | 0.87/1.08 | 1.37/1.62 | ns | | | Input pad propagation delay, 40%-60% | tpi | | 1.38/1.51 | 1.68/1.89 | 2.18/2.42 | | | #### Note: - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 3.0 V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 3.6 V and -40 °C. Input transition time from core is 1 ns (20%-80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 3.0 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 3.6 V, and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 3.0 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 3.6 V and -40 °C. Input transition time from pad is 5 ns (20%–80%). ## 3.5.3.3 DDR\_TYPE = 10 Max Setting I/O AC Parameters and Requirements Table 25 shows AC parameters for DDR2 I/O. Table 25. AC Parameters for DDR2 I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |----------------------------------------------|--------|-------------------|------------------------|------------------------|------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 133 | MHz | _ | | Output pad transition times | tpr | 25 pF<br>50 pF | 0.53/0.52<br>1.01/0.98 | 0.80/0.72<br>1.49/1.34 | 1.19/1.04<br>2.21/1.90 | ns | 1 | | Output pad propagation delay, 50%-50% | tpo | 25 pF<br>50 pF | 0.93/1.25<br>1.26/1.54 | 1.56/1.70<br>2.07/2.19 | 2.52/2.53<br>3.29/3.24 | ns | 1 | | Output pad propagation delay, 40%-60% | tpo | 25 pF<br>50 pF | 1.01/1.17<br>1.27/1.53 | 1.60/1.75<br>2.00/2.14 | 2.49/2.52<br>3.11/3.10 | ns | 1 | | Output enable to output valid delay, 50%-50% | tpv | 25 pF<br>50 pF | 1.30/1.19<br>1.62/1.54 | 2.17/1.81<br>2.56/2.29 | 3.35/2.84<br>3.35/2.54 | ns | 1 | | Output enable to output valid delay, 40%–60% | tpv | 25 pF<br>50 pF | 1.39/1.27<br>1.64/1.55 | 2.13/1.86<br>2.62/2.23 | 3.38/2.83<br>4.14/2.38 | ns | 1 | | Output pad slew rate | tps | 25 pF<br>50 pF | 0.86/0.98<br>0.46/054 | 1.35/1.5<br>0.72/0.81 | 2.15/2.19<br>1.12/1.16 | V/ns | 2 | | Output pad dl/dt | tdit | 25 pF<br>50 pF | 65<br>70 | 157<br>167 | 373<br>396 | mA/ns | 3 | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.10/0.12 | 0.17/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.83/0.99 | 1.23/1.49 | 1.79/2.04 | ns | | | Input pad propagation delay, 40%–60% | tpi | 1.0 pF | 1.65/1.81 | 2.05/2.31 | 2.60/2.84 | ns | | #### Note: - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 1. V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 1.9 V and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 1.7 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 1.9 V, and $-40~^{\circ}$ C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 1.7 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 1.9 V and -40 °C. Input transition time from pad is 5 ns (20%-80%). Table 26. AC Parameters for DDR2 pbijtov18\_33\_ddr\_clk I/O | Parameter | Symbol | Load<br>Condition | Min.<br>Rise/Fall | Тур. | Max.<br>Rise/Fall | Units | Notes | |------------------------------------------------------------------------------------|--------|-------------------|------------------------|------------------------|-------------------------|-------|-------| | Duty cycle | Fduty | _ | 40 | 50 | 60 | % | _ | | Clock frequency | f | _ | _ | _ | 133 | MHz | _ | | Output pad transition times | tpr | 25 pF<br>50 pF | 0.53/0.52<br>1.01/0.98 | 0.80/0.72<br>1.49/1.34 | 1.19/1.04<br>2.21/1.90 | ns | 1 | | Output pad propagation delay, 50%–50% input signals and crossing of output signals | tpo | 25 pF<br>50 pF | 1.3/1.21<br>1.59/1.5 | 1.97/1.84<br>2.37/2.24 | 2.91/2.71<br>3.48/3.28 | ns | 1 | | Output pad propagation delay, 40%–60% input signals and crossing of output signals | tpo | 25 pF<br>50 pF | 1.47/1.38<br>1.75/1.67 | 2.13/2.00<br>2.54/2.40 | 3.072/2.87<br>3.65/3.45 | ns | 1 | | Output enable to output valid delay, 50%–50% | tpv | 25 pF<br>50 pF | 1.32/1.28<br>1.66/1.65 | 2.11/2.00<br>2.61/2.50 | 3.31/3.12<br>4.06/3.81 | ns | 1 | | Output enable to output valid delay, 40%–60% | tpv | 25 pF<br>50 pF | 1.40/1.37<br>1.67/1.66 | 2.16/2.06<br>2.56/2.45 | 3.30/3.13<br>3.89/3.67 | ns | 1 | | Output pad slew rate | tps | 25 pF<br>50 pF | 0.86/0.98<br>0.46/054 | 1.35/1.5<br>0.72/0.81 | 2.15/2.19<br>1.12/1.16 | V/ns | 2 | | Output pad dl/dt | tdit | 25 pF<br>50 pF | 72<br>77 | 172<br>183 | 400<br>422 | mA/ns | 3 | | Input pad transition times | trfi | 1.0 pF | 0.07/0.08 | 0.10/0.12 | 0.17/0.20 | ns | 4 | | Input pad propagation delay, 50%-50% | tpi | 1.0 pF | 0.89/0.87 | 1.41/1.37 | 2.16/2.07 | ns | | | Input pad propagation delay, 40%–60% | tpi | 1.0 pF | 1.71/1.69 | 2.22/2.18 | 2.98/2.88 | ns | | ### Note: - 1. Maximum condition for tpr, tpo, tpi, and tpv: wcs model, 1.1 V, I/O 1. V, and 105 °C. Minimum condition for tpr, tpo, and tpv: bcs model, 1.3 V, I/O 1.9 V and -40 °C. Input transition time from core is 1 ns (20%–80%). - 2. Minimum condition for tps: wcs model, 1.1 V, I/O 1.7 V, and 105 °C. tps is measured between VIL to VIH for rising edge and between VIH to VIL for falling edge. - 3. Maximum condition for tdit: bcs model, 1.3 V, I/O 1.9 V, and -40 °C. - 4. Maximum condition for tpi and trfi: wcs model, 1.1 V, I/O 1.7 V and 105 °C. Minimum condition for tpi and trfi: bcs model, 1.3 V, I/O 1.9 V and -40 °C. Input transition time from pad is 5 ns (20%–80%). Table 27 shows the AC requirements for DDR2 I/O. Table 27. AC Requirements for DDR2 I/O | Parameter <sup>1</sup> | Symbol | Min. | Max. | Units | |-------------------------------------------------------------|---------|---------------|----------------|-------| | AC input logic high | VIH(ac) | OVDD/2 + 0.25 | OVDD + 0.3 | V | | AC input logic low | VIL(ac) | -0.3 | OVDD/2 - 0.25 | V | | AC differential input voltage <sup>2</sup> | Vid(ac) | 0.5 | OVDD + 0.6 | V | | AC differential cross point voltage for input <sup>3</sup> | Vix(ac) | OVDD/2-0.175 | OVDD/2 + 0.175 | V | | AC differential cross point voltage for output <sup>4</sup> | Vox(ac) | OVDD/2-0.125 | OVDD/2 + 0.125 | V | Note that the Jedec SSTL\_18 specification (JESD8-15a) for an SSTL interface for class II operation supersedes any specification in this document. ### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 - Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The minimum value is equal to Vih(ac)-Vil(ac) - The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. - <sup>4</sup> The typical value of Vox(ac) is expected to be about 0.5 × OVDD and Vox(ac) is expected to track variation in OVDD. Vox(ac) indicates the voltage at which differential output signal must cross. Cload = 25 pF. # 3.6 Module Timing and Electrical Parameters This section contains the timing and electrical parameters for i.MX25 modules. # 3.6.1 1-Wire Timing Parameters Figure 7 shows the reset and presence pulses (RPP) timing for 1-Wire, and Table 28 lists the RPP timing parameters. Figure 7. 1-Wire RPP Timing Diagram **Table 28. RPP Sequence Delay Comparisons Timing Parameters** | ID | Parameters | Symbol | Min. | Тур. | Max. | Units | |-----|----------------------|-------------------|------|------|------|-------| | OW1 | Reset Time Low | t <sub>RSTL</sub> | 480 | 511 | _ | us | | OW2 | Presence Detect High | t <sub>PDH</sub> | 15 | _ | 60 | us | | OW3 | Presence Detect Low | t <sub>PDL</sub> | 60 | _ | 240 | us | | OW4 | Reset Time High | t <sub>RSTH</sub> | 480 | 512 | _ | us | Figure 8 shows write 0 sequence timing, and Table 29 describes the timing parameters (OW5–OW6) that are shown in the figure. Figure 8. Write 0 Sequence Timing Diagram i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 29. WR0 Sequence Timing Parameters** | II | D | Parameter | Symbol | Min. | Тур. | Max. | Units | |----|------------|------------------------|----------------------|------|------|------|-------| | OV | <b>N</b> 5 | Write 0 Low Time | t <sub>WR0_low</sub> | 60 | 100 | 120 | μs | | OV | W6 | Transmission Time Slot | t <sub>SLOT</sub> | OW5 | 117 | 120 | μs | Figure 9 and Figure 10 show write 1 and read sequence timing, respectively. Table 30 describes the timing parameters (OW7–OW8) that are shown in the figure. Figure 9. Write 1 Sequence Timing Diagram Figure 10. Read Sequence Timing Diagram Table 30. WR1 /RD Timing Parameters | ID | Parameter | Symbol | Min. | Тур. | Max. | Units | |-----|-------------------------|----------------------|------|------|------|-------| | OW7 | Write 1 / read low time | t <sub>LOW1</sub> | 1 | 5 | 15 | μs | | OW8 | Transmission time slot | t <sub>SLOT</sub> | 60 | 117 | 120 | μs | | OW9 | Release time | t <sub>RELEASE</sub> | 15 | _ | 45 | μs | # 3.6.2 ATA Timing Parameters Table 31 shows parameters used to specify the ATA timing. These parameters depend on the implementation of the ATA interface on silicon, the bus buffer used, the cable delay and cable skew. Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4, and MCIMX258CVM4. **Table 31. Timing Parameters** | Name | Description | Value/Contributing Factor | |----------|---------------------------------------------------------------------------------|----------------------------| | Т | Bus clock period | Peripheral clock frequency | | ti_ds | Set-up time ata_data to ata_iordy edge (UDMA-in only) | | | | UDMAO | | | | UDMA1 | 15 ns | | | UDMA2,UDMA3 | 10 ns | | | UDMA4 | 7 ns | | | UDMA5 | 5 ns | | | ODMAS | 4 ns | | ti_dh | Hold time ata_iordy edge to ata_data (UDMA-in only) | | | | UDMA0,UDMA1,UDMA2,UDMA3,UDMA4 | 5.0 ns | | | UDMA5 | 4.6 ns | | tco | Propagation delay bus clock L-to-H to | 12.0 ns | | | ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, | | | | ata_data, ata_buffer_en | | | tsu | Set-up time ata_data to bus clock L-to-H | 8.5 ns | | tsui | Set-up time ata_iordy to bus clock H-to-L | 8.5 ns | | thi | Hold time <b>ata_iordy</b> to bus clock H-to-L | 2.5 ns | | tskew1 | Maximum difference in propagation delay bus clock L-to-H to any of the | 7 ns | | | following signals | | | | ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, | | | | ata_dmack, ata_data (write), ata_buffer_en | | | tskew2 | Maximum difference in buffer propagation delay for any of the following signals | Transceiver | | 10.10112 | ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, | | | | ata_dmack, ata_data (write), ata_buffer_en | | | tskew3 | Maximum difference in buffer propagation delay for any of the following signals | Transceiver | | | ata_iordy, ata_data (read) | | | tbuf | Maximum buffer propagation delay | Transceiver | | tcable1 | cable propagation delay for ata_data | Cable | | tcable2 | cable propagation delay for control signals ata_dior, ata_diow, ata_iordy, | Cable | | | ata_dmack | | | tskew4 | Maximum difference in cable propagation delay between ata_iordy and | Cable | | | ata_data (read) | | | tskew5 | Maximum difference in cable propagation delay between (ata_dior, ata_diow, | Cable | | | ata_dmack) and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, | | | | ata_data(write) | | | tskew6 | Maximum difference in cable propagation delay without accounting for ground | Cable | | | bounce | | ## 3.6.2.1 PIO Mode Timing Parameters Figure 11 shows a timing diagram for PIO read mode. Figure 11. PIO Read Mode Timing To meet PIO read mode timing requirements, a number of timing parameters must be controlled. Table 32 shows timing parameters and their determining relations, and indicates parameters that can be adjusted to meet required conditions. **Table 32. Timing Parameters for PIO Read Mode** | ATA<br>Parameter | PIO Read<br>Mode Timing<br>Parameter <sup>1</sup> | Relation | Adjustable Parameter | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | t1 | t1 | $t1(min.) = time_1 \times T - (tskew1 + tskew2 + tskew5)$ | time_1 | | t2 | t2r | t2(min.) = time_2r × T - (tskew1 + tskew2 + tskew5) | time_2r | | t9 | t9 | $t9(min.) = time_9 \times T - (tskew1 + tskew2 + tskew6)$ | time_9 | | t5 | t5 | t5(min.) = tco + tsu + tbuf + tbuf + tcable1 + tcable2 | If not met, increase time_2 | | t6 | t6 | 0 | _ | | tA | tA | $tA(min.) = (1.5 + time_ax) \times T - (tco + tsui + tcable2 + tcable2 + 2 \times tbuf)$ | time_ax | | trd | trd1 | $\begin{split} &\text{trd1(max.)} = (-\text{trd}) + (\text{tskew3} + \text{tskew4}) \\ &\text{trd1(min.)} = (\text{time\_pio\_rdx} - 0.5) \times T - (\text{tsu} + \text{thi}) \\ &(\text{time\_pio\_rdx} - 0.5) \times T > \text{tsu} + \text{thi} + \text{tskew3} + \text{tskew4} \end{split}$ | time_pio_rdx | | tO | _ | $t0(min.) = (time_1 + time_2 + time_9) \times T$ | time_1, time_2r, time_9 | <sup>&</sup>lt;sup>1</sup> See Figure 11. Figure 12 gives timing waveforms for PIO write mode. Figure 12. PIO Write Mode Timing To meet PIO write mode timing requirements, a number of timing parameters must be controlled. Table 33 shows timing parameters and their determining relations, and indicates parameters that can be adjusted to meet required conditions. **Table 33. Timing Parameters for PIO Write Mode** | ATA<br>Parameter | PIO Write<br>Mode Timing<br>Parameter <sup>1</sup> | Relation | Adjustable Parameter(s) | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------|------------------------------| | t1 | t1 | $t1(min.) = time_1 \times T - (tskew1 + tskew2 + tskew5)$ | time_1 | | t2 | t2w | $t2(min.) = time_2w \times T - (tskew1 + tskew2 + tskew5)$ | time_2w | | t9 | t9 | $t9(min.) = time_9 \times T - (tskew1 + tskew2 + tskew6)$ | time_9 | | t3 | _ | $t3(min.) = (time_2w - time_on) \times T - (tskew1 + tskew2 + tskew5)$ | if not met, increase time_2w | | t4 | t4 | $t4(min.) = time_4 \times T - tskew1$ | time_4 | | tA | tA | $tA = (1.5 + time_ax) \times T - (tco + tsui + tcable2 + tcable2 + 2 \times tbuf)$ | time_ax | | tO | _ | $t0(min.) = (time_1 + time_2 + time_9) \times T$ | time_1, time_2r, time_9 | | _ | _ | Avoid bus contention when switching buffer on by making ton long enough | _ | | _ | 1 | Avoid bus contention when switching buffer off by making toff long enough | _ | <sup>1</sup> See Figure 12. ### 3.6.2.2 Multiword DMA (MDMA) Mode Timing Figure 13 and Figure 14 show the timing for MDMA read and write modes, respectively. Figure 13. MDMA Read Mode Timing Figure 14. MDMA Write Mode Timing To meet timing requirements, a number of timing parameters must be controlled. See Table 34 for details on timing parameters for MDMA read and write modes. Table 34. Timing Parameters for MDMA Read and Write Modes | ATA<br>Parameter | MDMA Read <sup>1</sup><br>and Write <sup>2</sup><br>Timing<br>Parameters | Relation | Adjustable<br>Parameter(s) | |------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------| | tm, ti | tm | $tm(min.) = ti(min.) = time_m \times T - (tskew1 + tskew2 + tskew5)$ | time_m | | td | td, td1 | $td1(min.) = td(min.) = time_d \times T - (tskew1 + tskew2 + tskew6)$ | time_d | | tk | tk | $tk(min.) = time_k \times T - (tskew1 + tskew2 + tskew6)$ | time_k | | tO | _ | $t0(min.) = (time_d + time_k) \times T$ | time_d, time_k | | tg(read) | tgr | tgr(minread) = tco + tsu + tbuf + tbuf + tcable1 + tcable2<br>tgr(mindrive) = td - te(drive) | time_d | | tf(read) | tfr | tfr(mindrive) =0 k | _ | | tg(write) | _ | tg(minwrite) = time_d × T -(tskew1 + tskew2 + tskew5) | time_d | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 | ATA<br>Parameter | MDMA Read <sup>1</sup><br>and Write <sup>2</sup><br>Timing<br>Parameters | Relation | Adjustable<br>Parameter(s) | |------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------| | tf(write) | _ | $tf(minwrite) = time_k \times T - (tskew1 + tskew2 + tskew6)$ | time_k | | tL | _ | $tL(max.) = (time_d + time_k-2) \times T - (tsu + tco + 2 \times tbuf + 2 \times tcable2)$ | time_d, time_k <sup>3</sup> | | tn, tj | tkjn | $tn=tj=tkjn=(max.(time_k,.time_jn) \times T - (tskew1 + tskew2 + tskew6)$ | time_jn | | _ | ton | ton = time_on × T - tskew1 | _ | Table 34. Timing Parameters for MDMA Read and Write Modes (continued) toff ## 3.6.2.3 Ultra DMA (UDMA) Mode Timing $toff = time\_off \times T - tskew1$ UDMA mode timing is more complicated than PIO mode or MDMA mode. In this section, timing diagrams for UDMA in- and out-transfers are provided. ### 3.6.2.3.1 UDMA In-Transfer Timing Figure 15 shows the timing for UDMA in-transfer start. Figure 15. Timing for UDMA In-Transfer Start <sup>&</sup>lt;sup>1</sup> See Figure 13. <sup>&</sup>lt;sup>2</sup> See Figure 14. <sup>&</sup>lt;sup>3</sup> tk1 in the UDMA figures equals (tk $-2 \times T$ ). Figure 16 shows the timing for host-terminated UDMA in-transfer. Figure 16. Timing for Host-Terminated UDMA In-Transfer Figure 17 shows timing for device-terminated UDMA in-transfer. Figure 17. Timing for Device-Terminated UDMA Transfer Timing parameters for UDMA in-burst are listed in Table 35. Table 35. Timing Parameters for UDMA In-Burst | ATA<br>Parameter | Spec.<br>Parameter | Value | Required Conditions | |------------------|--------------------|-----------------------------------------------------------------------------------------------------------------|----------------------| | tack | tack | $tack(min.) = (time_ack \times T) - (tskew1 + tskew2)$ | time_ack | | tenv | tenv | $tenv(min.) = (time\_env \times T) - (tskew1 + tskew2)$ $tenv(max.) = (time\_env \times T) + (tskew1 + tskew2)$ | time_env | | tds | tds1 | tds - (tskew3) - ti_ds > 0 | tskew3, ti_ds, ti_dh | | tdh | tdh1 | tdh - (tskew3) -ti_dh > 0 | should be low enough | | tcyc | tc1 | (tcyc – tskew) > T | T big enough | | trp | trp | $trp(min.) = time_rp \times T - (tskew1 + tskew2 + tskew6)$ | time_rp | | _ | tx1 <sup>1</sup> | $(time\_rp \times T) - (tco + tsu + 3T + 2 \times tbuf + 2 \times tcable2) > trfs (drive)$ | time_rp | | tmli | tmli1 | $tmli1(min.) = (time_mlix + 0.4) \times T$ | time_mlix | | tzah | tzah | tzah(min.) = (time_zah + 0.4) × T | time_zah | | tdzfs | tdzfs | $tdzfs = (time\_dzfs \times T) - (tskew1 + tskew2)$ | time_dzfs | | tcvh | tcvh | $tcvh = (time\_cvh \times T) - (tskew1 + tskew2)$ | time_cvh | | _ | ton<br>toff | $ \begin{aligned} &ton = time\_on \times T - tskew1 \\ &toff = time\_off \times T - tskew1 \end{aligned} $ | _ | <sup>&</sup>lt;sup>1</sup> There is a special timing requirement in the ATA host that requires the internal DIOW to go only high three clocks after the last active edge on the DSTROBE signal. The equation given on this line tries to capture this constraint. Make $t_{\text{on}}$ and $t_{\text{off}}$ big enough to avoid bus contention. ## 3.6.2.4 UDMA Out-Transfer Timing Figure 18 shows the timing for start of UDMA out-transfer. Figure 18. Timing for UDMA Out-Transfer Start i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Figure 19 shows timing for host-terminated UDMA out-transfer. Figure 19. Timing for Host-Terminated UDMA Out-Transfer Timing parameters for UDMA out-bursts are listed in Table 36. **Table 36. Timing Parameters UDMA Out-Bursts** | ATA<br>Parameter | Spec<br>Parameter | Value | How to Meet? | |------------------|-------------------|-----------------------------------------------------------------------------------------------------------------|--------------| | tack | tack | $tack(min.) = (time\_ack \times T) - (tskew1 + tskew2)$ | time_ack | | tenv | tenv | $tenv(min.) = (time\_env \times T) - (tskew1 + tskew2)$ $tenv(max.) = (time\_env \times T) + (tskew1 + tskew2)$ | time_env | | tdvs | tdvs | $tdvs = (time_dvs \times T) - (tskew1 + tskew2)$ | time_dvs | | tdvh | tdvh | $tdvs = (time_dvh \times T) - (tskew1 + tskew2)$ | time_dvh | | tcyc | tcyc | $tcyc = time\_cyc \times T - (tskew1 + tskew2)$ | time_cyc | | t2cyc | _ | $t2cyc = time\_cyc \times 2 \times T$ | time_cyc | | trfs1 | trfs | $trfs = 1.6 \times T + tsui + tco + tbuf + tbuf$ | _ | | _ | tdzfs | $tdzfs = time\_dzfs \times T - (tskew1)$ | time_dzfs | | tss | tss | tss = time_ss × T - (tskew1 + tskew2) | time_ss | | tmli | tdzfs_mli | tdzfs_mli =max.(time_dzfs, time_mli) × T - (tskew1 + tskew2) | _ | | tli | tli1 | tli1 > 0 | _ | | tli | tli2 | tli2 > 0 | _ | | tli | tli3 | tli3 > 0 | _ | | tcvh | tcvh | $tcvh = (time\_cvh \times T) - (tskew1 + tskew2)$ | time_cvh | | _ | ton<br>toff | $ ton = time\_on \times T - tskew1 $ | _ | ## 3.6.3 Digital Audio Mux (AUDMUX) Timing The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between internal serial interfaces (SSI and SAP) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is governed by the SSI modules. For more information, see Section 3.6.17, "Synchronous Serial Interface (SSI) Timing." ## 3.6.4 CMOS Sensor Interface (CSI) Timing The CSI enables the chip to connect directly to external CMOS image sensors, which are classified as dumb or smart as follows: - Dumb sensors only support traditional sensor timing (vertical sync (VSYNC) and horizontal sync (HSYNC)) and output-only Bayer and statistics data. - Smart sensors support CCIR656 video decoder formats and perform additional processing of the image (for example, image compression, image pre-filtering, and various data output formats). The following subsections describe the CSI timing in gated and ungated clock modes. ## 3.6.4.1 Gated Clock Mode Timing Figure 20 and Figure 21 shows the gated clock mode timings for CSI, and Table 37 describes the timing parameters (P1–P7) shown in the figures. A frame starts with a rising/falling edge on VSYNC, then HSYNC is asserted and holds for the entire line. The pixel clock is valid as long as HSYNC is asserted. Figure 20. CSI Gated Clock Mode—Sensor Data at Falling Edge, Latch Data at Rising Edge Figure 21. CSI Gated Clock Mode—Sensor Data at Rising Edge, Latch Data at Falling Edge **Table 37. CSI Gated Clock Mode Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |----|---------------------------|--------|------|----------|-------| | P1 | CSI VSYNC to HSYNC time | tV2H | 67.5 | _ | ns | | P2 | CSI HSYNC setup time | tHsu | 1 | _ | ns | | P3 | CSI DATA setup time | tDsu | 1 | _ | ns | | P4 | CSI DATA hold time | tDh | 1.2 | _ | ns | | P5 | CSI pixel clock high time | tCLKh | 10 | _ | ns | | P6 | CSI pixel clock low time | tCLKI | 10 | _ | ns | | P7 | CSI pixel clock frequency | fCLK | _ | 48 ± 10% | MHz | ### 3.6.4.2 Ungated Clock Mode Timing Figure 22 shows the ungated clock mode timings of CSI, and Table 38 describes the timing parameters (P1–P6) that are shown in the figure. In ungated mode the VSYNC and PIXCLK signals are used, and the HSYNC signal is ignored. Figure 22. CSI Ungated Clock Mode—Sensor Data at Falling Edge, Latch Data at Rising Edge | ID | Parameter | Symbol | Min. | Max. | Units | |----|-------------------------------|--------|------|----------|-------| | P1 | CSI VSYNC to pixel clock time | tVSYNC | 67.5 | _ | ns | | P2 | CSI DATA setup time | tDsu | 1 | _ | ns | | P3 | CSI DATA hold time | tDh | 1.2 | _ | ns | | P4 | CSI pixel clock high time | tCLKh | 10 | _ | ns | | P5 | CSI pixel clock low time | tCLKI | 10 | _ | ns | | P6 | CSI pixel clock frequency | fCLK | _ | 48 + 10% | MHz | **Table 38. CSI Ungated Clock Mode Timing Parameters** # 3.6.5 Configurable Serial Peripheral Interface (CSPI) Timing Figure 23 and Figure 24 provide CSPI master and slave mode timing diagrams, respectively. Table 39 describes the timing parameters (t1–t14) that are shown in the figures. The values shown in timing diagrams were tested using a worst-case core voltage of 1.1 V, slow pad voltage of 2.68 V, and fast pad voltage of 1.65 V. Figure 23. CSPI Master Mode Timing Diagram Figure 24. CSPI Slave Mode Timing Diagram **Table 39. CSPI Interface Timing Parameters** | ID | Parameter Description | Symbol | Minimum | Maximum | Units | |-----|-----------------------------|--------------------|---------|---------|-------| | t1 | CSPI master SCLK cycle time | t <sub>clko</sub> | 60.2 | _ | ns | | t2 | CSPI master SCLK high time | t <sub>clkoH</sub> | 22.65 | _ | ns | | t3 | CSPI master SCLK low time | t <sub>clkoL</sub> | 22.47 | _ | ns | | t1' | CSPI slave SCLK cycle time | t <sub>clki</sub> | 60.2 | _ | ns | | t2' | CSPI slave SCLK high time | t <sub>clkiH</sub> | 30.1 | _ | ns | | t3' | CSPI slave SCLK low time | t <sub>clkiL</sub> | 30.1 | _ | ns | #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 | Table 39. CSPI Interface | Timing Parameters (cont | inuea) | |--------------------------|-------------------------|--------| | | | | | ID | Parameter Description | Symbol | Minimum | Maximum | Units | |-----|-------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------| | t4 | CSPI SCLK transition time | t <sub>pr</sub> 1 | 2.6 | 8.5 | ns | | t5 | SSn output pulse width | t <sub>Wsso</sub> | 2T <sub>sclk</sub> <sup>2</sup> +T <sub>wait</sub> <sup>3</sup> | _ | _ | | t5' | SSn input pulse width | t <sub>Wssi</sub> | T <sub>per</sub> <sup>4</sup> | _ | _ | | t6 | SSn output asserted to first SCLK edge (SS output setup time) | t <sub>Ssso</sub> | 3T <sub>sclk</sub> | _ | _ | | t6' | SSn input asserted to first SCLK edge (SS input setup time) | t <sub>Sssi</sub> | T <sub>per</sub> | _ | _ | | t7 | CSPI master: Last SCLK edge to SSn negated (SS output hold time) | t <sub>Hsso</sub> | 2T <sub>sclk</sub> | _ | _ | | t7' | CSPI slave: Last SCLK edge to SSn negated (SS input hold time) | t <sub>Hssi</sub> | 30 | _ | ns | | t8 | CSPI master: CSPI1_RDY low to SSn asserted (CSPI1_RDY setup time) | t <sub>Srdy</sub> | 2T <sub>per</sub> | 5T <sub>per</sub> | | | t9 | CSPI master: SSn negated to CSPI1_RDY low | t <sub>Hrdy</sub> | 0 | _ | ns | | t10 | Output data setup time | t <sub>Sdatao</sub> | $ \begin{array}{c} (t_{\text{clkoL}} \text{ or } t_{\text{clkoH}} \text{ or} \\ t_{\text{clkiL}} \text{ or } t_{\text{clkiH}}) - \\ T_{\text{ipg}}^5 \end{array} $ | _ | _ | | t11 | Output data hold time | t <sub>Hdatao</sub> | t <sub>clkoL</sub> or t <sub>clkoH</sub> or t <sub>clkiL</sub> or t <sub>clkiH</sub> | _ | _ | | t12 | Input data setup time | t <sub>Sdatai</sub> | T <sub>ipg</sub> + 0.5 | _ | ns | | t13 | Input data hold time | t <sub>Hdatai</sub> | 0 | _ | ns | | t14 | Pause between data word | t <sub>pause</sub> | 0 | | ns | <sup>&</sup>lt;sup>1</sup> The output SCLK transition time is tested with 25 pF drive. ## 3.6.6 External Memory Interface (EMI) Timing The EMI module includes the enhanced SDRAM/LPDDR memory controller (ESDCTL), NAND Flash controller (NFC), and wireless external interface module (WEIM). The following subsections give timing information for these submodules. # 3.6.6.1 ESDCTL Electrical Specifications ### 3.6.6.1.1 SDRAM Memory Controller The following diagrams and tables specify the timings related to the SDRAMC module which interfaces SDRAM. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> T<sub>sclk</sub> = CSPI clock period $<sup>^{3}</sup>$ $T_{wait}$ = Wait time, as specified in the sample period control register $<sup>^4</sup>$ T<sub>per</sub> = CSPI reference baud rate clock period (PERCLK2) <sup>&</sup>lt;sup>5</sup> T<sub>ipa</sub> = CSPI main clock IPG\_CLOCK period Figure 25. SDRAM Read Cycle Timing Diagram Table 40. DDR/SDR SDRAM Read Cycle Timing Parameters | ID | Parameter | Symbol | Min. | Max. | Unit | |-----|-------------------------------------------|--------|------|------|------| | SD1 | SDRAM clock high-level width <sup>1</sup> | tCH | 3.4 | 4.1 | ns | | SD2 | SDRAM clock low-level width <sup>1</sup> | tCL | 3.4 | 4.1 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.5 | _ | ns | | SD4 | CS, RAS, CAS, WE, DQM, CKE setup time | tCMS | 2.0 | _ | ns | | SD5 | CS, RAS, CAS, WE, DQM, CKE hold time | tCMH | 1.8 | _ | ns | | SD6 | Address setup time | tAS | 2.0 | _ | ns | | SD7 | Address hold time | tAH | 1.8 | _ | ns | | SD8 | SDRAM access time | tAC | _ | 6.47 | ns | Table 40. DDR/SDR SDRAM Read Cycle Timing Parameters (continued) | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-------------------------------------|--------|------|------|-------| | SD9 | Data out hold time <sup>2</sup> | tOH | 1.2 | _ | ns | | SD10 | Active to read/write command period | tRC | 10 | _ | clock | <sup>&</sup>lt;sup>1</sup> SD1 + SD2 does not exceed 7.5 ns for 133 MHz. Timing parameters are relevant only to SDR SDRAM. For the specific DDR SDRAM data related timing parameters, see Table 44 and Table 45. Figure 26. SDR SDRAM Write Cycle Timing Diagram | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-------------------------------------------------|--------|------|------|-------| | SD1 | SDRAM clock high-level width | tCH | 3.4 | 4.1 | ns | | SD2 | SDRAM clock low-level width | tCL | 3.4 | 4.1 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.5 | _ | ns | | SD4 | CS, RAS, CAS, WE, DQM, CKE setup time | tCMS | 2.0 | _ | ns | | SD5 | CS, RAS, CAS, WE, DQM, CKE hold time | tCMH | 1.8 | _ | ns | | SD6 | Address setup time | tAS | 2.0 | _ | ns | | SD7 | Address hold time | tAH | 1.8 | _ | ns | | SD11 | Precharge cycle period <sup>1</sup> | tRP | 1 | 4 | clock | | SD12 | Active to read/write command delay <sup>1</sup> | tRCD | 1 | 8 | clock | | SD13 | Data setup time | tDS | 2.0 | _ | ns | | SD14 | Data hold time | tDH | 1.3 | _ | ns | <sup>&</sup>lt;sup>1</sup> SD11 and SD12 are determined by SDRAM controller register settings. Figure 27. SDRAM Refresh Timing Diagram **Table 42. SDRAM Refresh Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |------|--------------------------------------------|--------|------|------|-------| | SD1 | SDRAM clock high-level width | tCH | 3.4 | 4.1 | ns | | SD2 | SDRAM clock low-level width | tCL | 3.4 | 4.1 | ns | | SD3 | SDRAM clock cycle time | tCK | 7.5 | _ | ns | | SD6 | Address setup time | tAS | 1.8 | _ | ns | | SD7 | Address hold time | tAH | 1.8 | _ | ns | | SD10 | Precharge cycle period <sup>1</sup> | tRP | 1 | 4 | clock | | SD11 | Auto precharge command period <sup>1</sup> | tRC | 2 | 20 | clock | SD10 and SD11 are determined by SDRAM controller register settings. Figure 28. SDRAM Self-Refresh Cycle Timing Diagram ### **NOTE** The clock continues to run unless CKE is low. Then the clock is stopped in low state. **Table 43. SDRAM Self-Refresh Cycle Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-----------------------|--------|------|------|------| | SD16 | CKE output delay time | tCKS | 1.8 | _ | ns | ## 3.6.6.1.2 Mobile DDR SDRAM-Specific Parameters The following diagrams and tables specify the timings related to the SDRAMC module which interfaces with the mobile DDR SDRAM. Figure 29. Mobile DDR SDRAM Write Cycle Timing Diagram Table 44. Mobile DDR SDRAM Write Cycle Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Min. | Max. | Unit | |------|---------------------------------------------------------|--------|------|------|------| | SD17 | DQ and DQM setup time to DQS | tDS | 0.95 | _ | ns | | SD18 | DQ and DQM hold time to DQS | tDH | 0.95 | _ | ns | | SD19 | Write cycle DQS falling edge to SDCLK output delay time | tDSS | 1.8 | _ | ns | | SD20 | Write cycle DQS falling edge to SDCLK output hold time | tDSH | 1.8 | _ | ns | <sup>&</sup>lt;sup>1</sup> Test condition: Measured using delay line 5 programmed as follows: ESDCDLY5[15:0] = 0x0703. Figure 30. Mobile DDR SDRAM DQ versus DQS and SDCLK Read Cycle Timing Diagram Table 45. Mobile DDR SDRAM Read Cycle Timing Parameters | ID | Parameter | Symbol | Min. | Max. | Unit | |------|-----------------------------------------------------------------------------|--------|------|------|------| | SD21 | DQS – DQ Skew (defines the data valid window in read cycles related to DQS) | tDQSQ | _ | 0.85 | ns | | SD22 | DQS DQ HOLD time from DQS | tQH | 2.3 | _ | ns | | SD23 | DQS output access time from SDCLK posedge | tDQSCK | _ | 6.7 | ns | ## 3.6.6.1.3 DDR2 SDRAM-Specific Parameters The following diagrams and tables specify timing related to the SDRAMC module, which interfaces with DDR2 SDRAM. Figure 31. DDR2 SDRAM Basic Timing Parameters Table 46 provides values for a command/address slew rate of 1 V/ns and an SDCLK, SDCLK\_B differential slew rate of 2 V/ns. For additional values, use Table 47, "tlS, tlH Derating Values for DDR2-400, DDR2-533." **Table 46. DDR2 SDRAM Timing Parameter Table** | ID | Parameter | Symbol | DDR2-4 | Unit | | |------|----------------------------------|--------|--------|------|-------| | ID | raiametei | Symbol | Min. | Max. | Oiiit | | DDR1 | SDRAM clock high-level width | tсн | 0.45 | 0.55 | tcĸ | | DDR2 | SDRAM clock low-level width | tcL | 0.45 | 0.55 | tcĸ | | DDR3 | SDRAM clock cycle time | tcĸ | 7.5 | 8 | ns | | DDR4 | CS, RAS, CAS, CKE, WE setup time | tıs | 0.35 | _ | ns | | DDR5 | CS, RAS, CAS, CKE, WE hold time | tıн | 0.475 | _ | ns | | DDR6 | Address output setup time | tis | 0.35 | _ | ns | | DDR7 | Address output hold time | tıн | 0.475 | _ | ns | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4, and MCIMX258CVM4. Table 46 shows values for a command/address slew rate of 1 V/ns and an SDCLK, SDCLK\_B differential slew rate of 2 V/ns. Table 47 shows additional values for DDR2-400 and DDR2-533. Table 47. tlS, tlH Derating Values for DDR2-400, DDR2-533 | | | CI | K, CK Differe | ntial Slew Ra | ate | | | | |---------------------|-------|-------|---------------|---------------|-------|-------|-------|--| | Command/<br>Address | 2.0 | V/ns | 1.5 | V/ns | 1.0 | V/ns | Units | | | Slew Rate (V/Ns) | ΔtIS | ΔtIH | ΔtIS | ΔtIH | ∆tIS | ΔtlH | | | | 4.0 | +187 | +94 | +217 | +124 | +247 | +154 | ps | | | 3.5 | +179 | +89 | +209 | +119 | +239 | +149 | ps | | | 3.0 | +167 | +83 | +197 | +113 | +227 | +143 | ps | | | 2.5 | +150 | +75 | +180 | +105 | +210 | +135 | ps | | | 2.0 | +125 | +45 | +155 | +75 | +185 | +105 | ps | | | 1.5 | +83 | +21 | +113 | +51 | +143 | +81 | ps | | | 1.0 | 0 | 0 | +30 | +30 | +60 | +60 | ps | | | 0.9 | -11 | -14 | +19 | +16 | +49 | +46 | ps | | | 0.8 | -25 | -31 | +5 | -1 | +35 | +29 | ps | | | 0.7 | -43 | -54 | -13 | -24 | +17 | +6 | ps | | | 0.6 | -67 | -83 | -37 | -53 | -7 | -23 | ps | | | 0.5 | -110 | -125 | -80 | -95 | -50 | -65 | ps | | | 0.4 | -175 | -188 | -145 | -158 | -115 | -128 | ps | | | 0.3 | -285 | -292 | -255 | -262 | -225 | -232 | ps | | | 0.25 | -350 | -375 | -320 | -345 | -290 | -315 | ps | | | 0.2 | -525 | -500 | -495 | -470 | -465 | -440 | ps | | | 0.15 | -800 | -708 | -770 | -678 | -740 | -648 | ps | | | 0.1 | -1450 | -1125 | -1420 | -1095 | -1390 | -1065 | ps | | Figure 32. DDR2 SDRAM Write Cycle Timing Diagram Table 48. DDR2 SDRAM Write Cycle Parameter Table | ID | Parameter | Symbol | DDR2- | 400 | Unit | |-------|---------------------------------------------------------------|------------|-------|------|-------| | | Parameter | Symbol | Min. | Max. | Oilit | | DDR17 | DQ & DQM setup time to DQS (single-ended strobe) <sup>1</sup> | tDS1(base) | 0.025 | _ | ns | | DDR18 | DQ & DQM hold time to DQS (single-ended strobe) <sup>1</sup> | tDH1(base) | 0.025 | _ | ns | | DDR19 | Write cycle DQS falling edge to SDCLK output setup time | toss | 0.2 | _ | tCK | | DDR20 | Write cycle DQS falling edge to SDCLK output hold time | tDSH | 0.2 | _ | tCK | | DDR21 | DQS latching rising transitions to associated clock edges | tDQSS | -0.25 | 0.25 | tCK | | DDR22 | DQS high-level width | tDQSH | 0.35 | _ | tCK | | DDR23 | DQS low-level width | tDQSL | 0.35 | _ | tCK | These values are for a DQ/DM slew rate of 1 V/ns and a DQS slew rate of 1 V/ns. For additional values use Table 49, "DtDS1, DtDH1 Derating Values for DDR2-400, DDR2-533." Table 49. $\Delta tDS1$ , $\Delta tDH1$ Derating Values for DDR2-400, DDR2-533<sup>1,2,3</sup> | | | DQS Single-Ended Slew Rate | | | | | | | | | | | | | | | | | |--|-----------|----------------------------|---------------------|-----------|-----------|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | | 2.0 V/ns | | 1.5 V/ns 1.0 V/ns ( | | 0.9 | 0.9 V/ns 0.8 V | | V/ns | 0.7 V/ns | | 0.6 | V/ns | 0.5 | Vns | 0.4 | V/ns | | | | | ∆tD<br>S1 | ∆tD<br>H1 Table 49. ∆tDS1, ∆tDH1 Derating Values for DDR2-400, DDR2-533<sup>1,2,3</sup> (continued) | | | | | | | | | DQ | S Sin | gle-E | nded | Slew I | Rate | | | | | | | |----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------|------|--------|------|------|------|------|------|------|------| | | 2.0 | 188 | 188 | 167 | 146 | 125 | 63 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 1.5 | 146 | 167 | 125 | 125 | 83 | 42 | 81 | 43 | _ | _ | _ | | _ | | - | _ | _ | _ | | | 1.0 | 63 | 125 | 42 | 83 | 0 | 0 | -2 | 1 | -7 | -13 | _ | _ | _ | _ | _ | _ | _ | _ | | | 0.9 | _ | _ | 31 | 69 | -11 | -14 | -13 | -13 | -18 | -27 | -29 | -45 | _ | _ | _ | _ | _ | _ | | DQ Slew Rate<br>V/ns | 0.8 | _ | _ | _ | _ | -25 | -31 | -27 | -30 | -32 | -44 | -43 | -62 | -60 | -86 | _ | _ | _ | _ | | | 0.7 | _ | _ | _ | _ | _ | _ | -45 | -53 | -50 | -67 | -61 | -85 | -78 | -109 | -108 | -152 | _ | _ | | | 0.6 | _ | | _ | | _ | _ | _ | _ | -74 | -96 | -85 | -114 | -102 | -138 | -132 | -181 | -183 | -246 | | | 0.5 | _ | | _ | | _ | _ | _ | _ | _ | _ | -128 | -156 | -145 | -180 | -175 | -223 | -226 | -288 | | | 0.4 | _ | | _ | | _ | _ | _ | _ | _ | _ | _ | - | -210 | -243 | -240 | -286 | -291 | -351 | All units in 'ps'. SDRAM CLK and DQS related parameters are measured from the 50% point. That is, high is defined as 50% of the signal value, and low is defined as 50% of the signal value. DDR SDRAM CLK parameters are measured at the crossing point of SDCLK and SDCLK (inverted clock). Figure 33. DDR2 SDRAM DQ vs. DQS and SDCLK READ Cycle Timing Diagram Table 50. DDR2 SDRAM Read Cycle Parameter Table 1,2 | ID | Parameter | Symbol | DDR2 | Unit | | |-------|-----------------------------------------------------------------------------|--------|-------|------|-------| | | i diametei | Symbol | Min. | Max. | Oille | | DDR24 | DQS - DQ Skew (defines the Data valid window in read cycles related to DQS) | tDQSQ | | 0.35 | ns | | DDR25 | DQS DQ in HOLD time from DQS <sup>3</sup> | tQH | 2.925 | _ | ns | | DDR26 | DQS output access time from SDCLK posedge | tDQSCK | -0.5 | 0.5 | ns | <sup>1</sup> Test conditions are at capacitance=15 pF for DDR PADS. Recommended drive strengths are medium for SDCLK and high for address and controls. #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> Test conditions are at capacitance=15pF for DDR PADS. Recommended drive strengths are medium for SDCLK and high for address and controls. - SDRAM CLK and DQS-related parameters are measured from the 50% point. That is, high is defined as 50% of the signal value, and low is defined as 50% of the signal value. DDR SDRAM CLK parameters are measured at the crossing point of SDCLK and SDCLK (inverted clock). - <sup>3</sup> The value was calculated for an SDCLK frequency of 133 MHz, by the formula tQH = tHP tQHS = min. (tCL,tCH) tQHS = 0.45\*tCK tQHS = 0.45 \* 7.5 0.45 = 2.925 ns ## 3.6.6.2 NAND Flash Controller (NFC) Timing The i.MX25 NFC supports normal timing mode, using two Flash clock cycles for one access of $\overline{RE}$ and $\overline{WE}$ . AC timings are provided as multiplications of the clock cycle and fixed delay. Figure 34 through Figure 37 depicts the relative timing between NFC signals at the module level for different operations under normal mode. Table 51 describes the timing parameters (NF1–NF17) that are shown in the figures. Figure 34. Command Latch Cycle Timing Diagram Figure 35. Address Latch Cycle Timing Diagram Figure 36. Write Data Latch Cycle Timing Diagram Figure 37. Read Data Latch Cycle Timing Diagram Table 51. NFC Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Tim<br>T = NFC C | | NFC Clock | Example Timing for<br>IFC Clock ≈ 33 MHz<br>T = 30 ns | | | |-----|------------------|--------|------------------|------|-----------|-------------------------------------------------------|----|--| | | | | Min. | Max. | Min. | Max. | | | | NF1 | NFCLE setup time | tCLS | T-1.0 ns | _ | 29 | _ | ns | | | NF2 | NFCLE hold time | tCLH | T–2.0 ns | _ | 28 | _ | ns | | | NF3 | NFCE setup time | tCS | 2T-5.0 ns | _ | 55 | _ | ns | | | NF4 | NFCE hold time | tCH | 7T-5.0 ns | _ | 205 | | ns | | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 | Table 51. NFC Timing Parameters <sup>1</sup> | (continued) | |----------------------------------------------|-------------| |----------------------------------------------|-------------| | ID | Parameter | Symbol | Tim<br>T = NFC C | | Example 1<br>NFC Clock<br>T = 3 | ≈ 33 MHz | Unit | |------|---------------------|--------|------------------|--------|---------------------------------|----------|------| | | | | Min. | Max. | Min. | Max. | | | NF5 | NF_WP pulse width | tWP | T–1. | 5 ns | 28 | .5 | ns | | NF6 | NFALE setup time | tALS | Т | _ | 30 | _ | ns | | NF7 | NFALE hold time | tALH | T-3.0 ns | _ | 27 | | ns | | NF8 | Data setup time | tDS | 2T ns | _ | 60 | _ | ns | | NF9 | Data hold time | tDH | T-5.0 ns | _ | 25 | _ | ns | | NF10 | Write cycle time | tWC | 2 | Т | 6 | 0 | ns | | NF11 | NFWE hold time | tWH | T–2. | 5 ns | 27 | .5 | ns | | NF12 | Ready to NFRE low | tRR | 21T-10 ns | _ | 620 | _ | ns | | NF13 | NFRE pulse width | tRP | 1.5T | _ | 45 | _ | ns | | NF14 | READ cycle time | tRC | 2T | _ | 60 | _ | ns | | NF15 | NFRE high hold time | tREH | 0.5T-2 | 2.5 ns | 12.5 — | | ns | | NF16 | Data setup on read | tDSR | N/ | N/A | | _ | ns | | NF17 | Data hold on read | tDHR | N/ | 'A | 0 | | ns | <sup>&</sup>lt;sup>1</sup> The Flash clock maximum frequency is 50 MHz. #### NOTE For timing purposes, transition to signal high is defined as 80% of signal value; while signal low is defined as 20% of signal value. Timing for HCLK is 133 MHz. The internal NFC clock (Flash clock) is approximately 33 MHz (30 ns). All timings are listed according to this NFC clock frequency (multiples of NFC clock phases), except NF16 and NF17, which are not related to the NFC clock. # 3.6.6.3 Wireless External Interface Module (WEIM) Timing Figure 38 depicts the timing of the WEIM module, and Table 52 describes the timing parameters (WE1–WE27) shown in the figure. All WEIM output control signals may be asserted and negated by internal clock relative to BCLK rising edge or falling edge according to corresponding assertion/negation control fields. Address always begins relative to BCLK falling edge, but may be ended on rising or falling edge in muxed mode according to the control register configuration. Output data begins relative to BCLK rising edge except in muxed mode, where rising or falling edge may be used according to the control register configuration. Input data, $\overline{\text{ECB}}$ and $\overline{\text{DTACK}}$ are all captured relative to BCLK rising edge. #### **WEIM Input Timing** Figure 38. WEIM Bus Timing Diagram ### Table 52. WEIM Bus Timing Parameters<sup>1</sup> | ID | Parameter | Min. | Max. | Unit | |-----|------------------------------------|------|------|------| | WE1 | BCLK cycle time <sup>2</sup> | 14.5 | | ns | | WE2 | BCLK low-level width <sup>2</sup> | 7 | _ | ns | | WE3 | BCLK high-level width <sup>2</sup> | 7 | _ | ns | | WE4 | Clock fall to address valid | 15 | 21 | ns | | WE5 | Clock rise/fall to address invalid | 22 | 25 | ns | | WE6 | Clock rise/fall to CSx_B valid | 15 | 19 | ns | | WE7 | Clock rise/fall to CSx_B invalid | 3.3 | 5 | ns | #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 52. WEIM Bus Timing Parameters<sup>1</sup> (continued) | ID | Parameter | Min. | Max. | Unit | |------|-----------------------------------------|------|------|------| | WE8 | Clock rise/fall to RW_B valid | 8 | 12 | ns | | WE9 | Clock rise/fall to RW_B invalid | 3 | 8 | ns | | WE10 | Clock rise/fall to OE_B valid | 7 | 12 | ns | | WE11 | Clock rise/fall to OE_B invalid | 3.6 | 5.5 | ns | | WE12 | Clock rise/fall to EBy_B valid | 6 | 11.5 | ns | | WE13 | Clock rise/fall to EBy_B invalid | 6 | 10 | ns | | WE14 | Clock rise/fall to LBA_B valid | 17.5 | 20 | ns | | WE15 | Clock rise/fall to LBA_B invalid | 0 | 1 | ns | | WE16 | Clock rise/fall to output data valid | 5 | 10 | ns | | WE17 | Clock rise to output data invalid | 0 | 2.5 | ns | | WE18 | Input data valid to clock rise, FCE=1 | 1 | _ | ns | | WE19 | Input data valid to clock rise, FCE=0 | 6.9 | _ | ns | | WE20 | Clock rise to input data invalid, FCE=1 | 1 | _ | ns | | WE21 | Clock rise to input data invalid, FCE=0 | 2.4 | _ | ns | | WE22 | ECB_B setup time, FCE=1 | 5 | _ | ns | | WE23 | ECB_B setup time, FCE=0 | 7.2 | _ | ns | | WE24 | ECB_B hold time, FCE=1 | 5 | _ | ns | | WE25 | ECB_B hold time, FCE=0 | 0 | _ | ns | | WE26 | DTACK_B setup time | 5.4 | _ | ns | | WE27 | DTACK_B hold time | -3.2 | _ | ns | <sup>&</sup>lt;sup>1</sup> High is defined as 80% of signal value; low is defined as 20% of signal value. ### **NOTE** The test condition load capacitance was 25 pF. Recommended drive strength for all controls, address, and BCLK is maximum drive. Recommended drive strength for all controls, address and BCLK is maximum drive. <sup>&</sup>lt;sup>2</sup> BCLK parameters are being measured from the 50% point. For example, high is defined as 50% of signal value and low is defined as 50% as signal value. Figure 39 through Figure 44 give examples of basic WEIM accesses to external memory devices with the timing parameters described in Table 52 for specific control parameter settings. Figure 39. Synchronous Memory Timing Diagram for Read Access—WSC=1 Figure 40. Synchronous Memory Timing Diagram for Write Access— WSC=1, EBWA=1, EBWN=1, LBN=1 Figure 41. Synchronous Memory Timing Diagram for Two Non-Sequential Read Accesses—WSC=2, SYNC=1, DOL=0 Figure 42. Synchronous Memory Timing Diagram for Burst Write Access—BCS=1, WSC=4, SYNC=1, DOL=0, PSR=1 i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Figure 43. Muxed A/D Mode Timing Diagram for Synchronous Write Access—WSC=7, LBA=1, LBN=1, LAH=1 Figure 44. Muxed A/D Mode Timing Diagram for Synchronous Read Access—WSC=7, LBA=1, LBN=1, LAH=1, OEA=7 Figure 45 through Figure 49, and Table 53 help to determine timing parameters relative chip select (CS) state for asynchronous and DTACK WEIM accesses with corresponding WEIM bit fields and the timing parameters mentioned above. Figure 45. Asynchronous Memory Read Access Figure 46. Asynchronous A/D Muxed Read Access (RWSC = 5) Figure 47. Asynchronous Memory Write Access Figure 48. Asynchronous A/D Mux Write Access Figure 49. DTACK Read Access Table 53. WEIM Asynchronous Timing Parameters Relative Chip Select Table | Ref No. | Parameter | Determination By<br>Synchronous Measured<br>Parameters <sup>1</sup> | Min | Max<br>(If 133 MHz is<br>supported by SoC) | Unit | |-------------------------|----------------------------------------------|---------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------|------| | WE31 | CS[x] valid to Address Valid | WE4 – WE6 – CSA <sup>2</sup> | _ | 3 – CSA | ns | | WE32 | Address Invalid to CS[x] invalid | WE7 – WE5 – CSN <sup>3</sup> | _ | 3 – CSN | ns | | WE32A(<br>muxed<br>A/D | CS[x] valid to Address Invalid | NE4 – WE7 + (LBN + LBA + 1 | | _ | ns | | WE33 | CS[x] Valid to WE Valid | WE8 - WE6 + (WEA - CSA) | _ | 3 + (WEA – CSA) | ns | | WE34 | WE Invalid to CS[x] Invalid | WE7 - WE9 + (WEN - CSN) | _ | 3 - (WEN_CSN) | ns | | WE35 | CS[x] Valid to OE Valid | WE10 - WE6 + (OEA - CSA) | _ | 3 + (OEA – CSA) | ns | | WE35A<br>(muxed<br>A/D) | CS[x] Valid to OE Valid | WE10 - WE6 + (OEA + RLBN<br>+ RLBA + ADH + 1 - CSA) | -3 + (OEA +<br>RLBN + RLBA +<br>ADH + 1 - CSA) | 3 + (OEA + RLBN +<br>RLBA + ADH + 1 –<br>CSA) | ns | | WE36 | OE Invalid to CS[x] Invalid | WE7 - WE11 + (OEN - CSN) | _ | 3 - (OEN - CSN) | ns | | WE37 | CS[x] Valid to BE[y] Valid (Read access) | WE12 – WE6 + (RBEA – CSA) | _ | 3 + (RBEA <sup>4</sup> – CSA) | ns | | WE38 | BE[y] Invalid to CS[x] Invalid (Read access) | WE7 - WE13 + (RBEN - CSN) | _ | 3 - (RBEN <sup>5</sup> - CSN) | ns | | WE39 | CS[x] Valid to LBA Valid | WE14 - WE6 + (LBA - CSA) | _ | 3 + (LBA – CSA) | ns | | WE40 | LBA Invalid to CS[x] Invalid | WE7 - WE15 - CSN | _ | 3 – CSN | ns | | | | | | | | #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 53. WEIM Asynchronous Timing Parameters Relative Chip Select Table (continued) | Ref No. | Parameter | Determination By<br>Synchronous Measured<br>Parameters <sup>1</sup> | Min | Max<br>(If 133 MHz is<br>supported by SoC) | Unit | |-------------------------|-----------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------|------| | WE40A<br>(muxed<br>A/D) | CS[x] Valid to LBA Invalid | WE14 – WE6 + (LBN + LBA + 1 -3 + (LBN + LBA + 3 1 - CSA) | | 3 + (LBN + LBA + 1 -<br>CSA) | ns | | WE41 | CS[x] Valid to Output Data Valid | WE16 - WE6 - WCSA | _ | 3 – WCSA | ns | | WE41A<br>(muxed<br>A/D) | CS[x] Valid to Output Data Valid | WE16 - WE6 + (WLBN +<br>WLBA + ADH + 1 - WCSA) | _ | 3 + (WLBN + WLBA +<br>ADH + 1 – WCSA) | ns | | WE42 | Output Data Invalid to CS[x] Invalid | WE17 - WE7 - CSN | _ | 3 – CSN | ns | | WE43 | Input Data Valid to CS[x]<br>Invalid | MAXCO - MAXCSO + MAXDI | MAXCO <sup>6 -</sup> MAXCSO <sup>7</sup> + MAXDI <sup>8</sup> | _ | ns | | WE44 | CS[x] Invalid to Input Data invalid | 0 | 0 | _ | ns | | WE45 | CS[x] Valid to BE[y] Valid (Write access) | WE12 – WE6 + (WBEA – CSA) | _ | 3 + (WBEA – CSA) | ns | | WE46 | BE[y] Invalid to CS[x] Invalid (Write access) | WE7 – WE13 + (WBEN – CSN) | _ | -3 + (WBEN - CSN) | ns | | WE47 | DTACK Valid to CS[x] Invalid | MAXCO - MAXCSO + MAXDTI | MAXCO <sup>6</sup> –<br>MAXCSO <sup>7Note:Not</sup><br>e: + MAXDTI <sup>9</sup> | _ | ns | | WE48 | CS[x] Invalid to DTACK invalid | 0 | 0 | _ | ns | <sup>&</sup>lt;sup>1</sup> For the value of parameters WE4–WE21, see column BCD = 0 in Table 52. Note: All configuration parameters (CSA,CSN,WBEA,WBEN,LBA,LBN,OEN,OEA,RBEA & RBEN) are in cycle units. $<sup>^2</sup>$ $\overline{\text{CS}}$ Assertion. This bit field determines when the $\overline{\text{CS}}$ signal is asserted during read/write cycles. $<sup>^3</sup>$ $\overline{\text{CS}}$ Negation. This bit field determines when the $\overline{\text{CS}}$ signal is negated during read/write cycles. $<sup>^4</sup>$ $\overline{\text{BE}}$ Assertion. This bit field determines when the $\overline{\text{BE}}$ signal is asserted during read cycles. <sup>&</sup>lt;sup>5</sup> BE Negation. This bit field determines when the BE signal is negated during read cycles. <sup>&</sup>lt;sup>6</sup> Output maximum delay from internal driving ADDR/control FFs to chip outputs. Output maximum delay from $\overline{CS}[x]$ internal driving FFs to $\overline{CS}[x]$ out. <sup>&</sup>lt;sup>8</sup> DATA maximum delay from chip input data to its internal FF. <sup>&</sup>lt;sup>9</sup> DTACK maximum delay from chip dtack input to its internal FF. ## 3.6.7 Enhanced Serial Audio Interface (ESAI) Timing This section describes general timing requirements for ESAI, as well as the ESAI transmit and receive timing. Figure 50 shows the ESAI transmit timing diagram. **Note:** In network mode, output flag transitions can occur at the start of each time slot within the frame. In normal mode, the output flag state is asserted for the entire frame period. Figure 50. ESAI Transmit Timing Figure 51 shows the ESAI receive timing diagram. Figure 51. ESAI Receive Timing Diagram Figure 52 shows the ESAI HCKT timing diagram. Figure 52. ESAI HCKT Timing Figure 53 shows the ESAI HCKR timing diagram. Figure 53. ESAI HCKR Timing Table 56 describes the general timing requirements for the ESAI module. Table 54 and Table 55 describe respectively the conditions and signals cited in Table 56. **Table 54. ESAI Timing Conditions** | Symbol | Significance | Comments | |--------|-----------------------------------|----------------------------------------------------------------------------------------| | i ck | Internal clock | In the i.MX25, the internal clock frequency is equal to the IP bus frequency (133 MHz) | | x ck | External clock | The external clock may be derived from the CRM module or other external clock sources | | i ck a | Internal clock, asynchronous mode | In asynchronous mode, SCKT and SCKR are different clocks | | i ck s | Internal clock, synchronous mode | In synchronous mode, SCKT and SCKR are the same clock | #### Table 55. ESAI Signals | Signal Name | Significance | |-------------|-------------------------------| | SCKT | Transmit clock | | SCKR | Receive clock | | FST | Transmit frame sync | | HCKT | Transmit high-frequency clock | | HCKR | Receive high-frequency clock | #### **Table 56. ESAI General Timing Requirements** | No. | Characteristics <sup>1 2</sup> | Symbol | Expression <sup>3</sup> | Min. | Max. | Condition | Unit | |-----|-----------------------------------------|--------|---------------------------------------------------------------|--------------|------|--------------|------| | 62 | Clock cycle <sup>4</sup> | tssicc | $\begin{array}{c} 4\times T_{C} \\ 4\times T_{C} \end{array}$ | 30.0<br>30.0 | _ | i ck<br>i ck | ns | | 63 | Clock high period<br>For internal clock | _ | | <del>-</del> | _ | _ | ns | | | For external clock | _ | $2 \times T_{c}$ | 15 | _ | _ | | | 64 | Clock low period<br>For internal clock | _ | 2×T <sub>C</sub> -9.0 | 6 | _ | _ | ns | | | For external clock | _ | $2 \times T_{c}$ | 15 | _ | _ | | #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4, and MCIMX258CVM4. Table 56. ESAI General Timing Requirements (continued) | No. | Characteristics <sup>1 2</sup> | Symbol | Expression <sup>3</sup> | Min. | Max. | Condition | Unit | |-----|-----------------------------------------------------------------------|--------|-------------------------|--------------|--------------|----------------|------| | 65 | SCKR rising edge to FSR out (bl) high | _ | _ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 66 | SCKR rising edge to FSR out (bl) low | _ | _ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 67 | SCKR rising edge to FSR out (wr) high <sup>5</sup> | _ | _ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 68 | SCKR rising edge to FSR out (wr) low <sup>5</sup> | _ | _ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 69 | SCKR rising edge to FSR out (wl) high | _ | _ | _ | 16.0<br>6.0 | x ck<br>i ck a | ns | | 70 | SCKR rising edge to FSR out (wl) low | _ | _ | _ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 71 | Data in setup time before SCKR (SCK in synchronous mode) falling edge | _ | _ | 12.0<br>19.0 | _ | x ck<br>i ck | ns | | 72 | Data in hold time after SCKR falling edge | _ | _ | 3.5<br>9.0 | _ | x ck<br>i ck | ns | | 73 | FSR input (bl, wr) high before SCKR falling edge <sup>5</sup> | _ | _ | 2.0<br>12.0 | _ | x ck<br>i ck a | ns | | 74 | FSR input (wl) high before SCKR falling edge | _ | _ | 2.0<br>12.0 | _<br>_ | x ck<br>i ck a | ns | | 75 | FSR input hold time after SCKR falling edge | _ | _ | 2.5<br>8.5 | _ | x ck<br>i ck a | ns | | 76 | Flags input setup before SCKR falling edge | _ | _ | 0.0<br>19.0 | _ | x ck<br>i ck s | ns | | 77 | Flags input hold time after SCKR falling edge | _ | _ | 6.0<br>0.0 | _ | x ck<br>i ck s | ns | | 78 | SCKT rising edge to FST out (bl) high | _ | _ | _ | 18.0<br>8.0 | x ck<br>i ck | ns | | 79 | SCKT rising edge to FST out (bl) low | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 80 | SCKT rising edge to FST out (wr) high <sup>5</sup> | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 81 | SCKT rising edge to FST out (wr) low <sup>5</sup> | _ | _ | _ | 22.0<br>12.0 | x ck<br>i ck | ns | | 82 | SCKT rising edge to FST out (wl) high | _ | _ | _ | 19.0<br>9.0 | x ck<br>i ck | ns | | 83 | SCKT rising edge to FST out (wl) low | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 84 | SCKT rising edge to data out enable from high impedance | _ | _ | _ | 22.0<br>17.0 | x ck<br>i ck | ns | | 85 | SCKT rising edge to transmitter #0 drive enable assertion | _ | _ | _ | 17.0<br>11.0 | x ck<br>i ck | ns | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 81 | No. | Characteristics <sup>1 2</sup> | Symbol | Expression <sup>3</sup> | Min. | Max. | Condition | Unit | |-----|-----------------------------------------------------------------------|--------|-------------------------|-------------|--------------|--------------|------| | 86 | SCKT rising edge to data out valid | _ | _ | _ | 18.0<br>13.0 | x ck<br>i ck | ns | | 87 | SCKT rising edge to data out high impedance <sup>6</sup> | _ | _ | _ | 21.0<br>16.0 | x ck<br>i ck | ns | | 88 | SCKT rising edge to transmitter #0 drive enable negation <sup>6</sup> | _ | _ | | 14.0<br>9.0 | x ck<br>i ck | ns | | 89 | FST input (bl, wr) setup time before SCKT falling edge <sup>5</sup> | _ | _ | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 90 | FST input (wl) setup time before SCKT falling edge | _ | _ | 2.0<br>18.0 | | x ck<br>i ck | ns | | 91 | FST input hold time after SCKT falling edge | _ | _ | 4.0<br>5.0 | _ | x ck<br>i ck | ns | | 92 | FST input (wl) to data out enable from high impedance | _ | | _ | 21.0 | - | ns | | 93 | FST input (wl) to transmitter #0 drive enable assertion | _ | _ | _ | 14.0 | _ | ns | | 94 | Flag output valid after SCKT rising edge | _ | _ | _ | 14.0<br>9.0 | x ck<br>i ck | ns | | 95 | HCKR/HCKT clock cycle | _ | 2 x T <sub>C</sub> | 15 | _ | _ | ns | | 96 | HCKT input rising edge to SCKT output | _ | _ | _ | 18.0 | _ | ns | | 97 | HCKR input rising edge to SCKR output | _ | | _ | 18.0 | _ | ns | $<sup>^{1}</sup>$ V<sub>COBE VDD</sub> = 1.00 ± 0.10 V; T<sub>J</sub> = -40 °C to 125 °C, C<sub>I</sub> = 50 pF # 3.6.8 Enhanced Secured Digital Host Controller (eSDHCv2) Timing Figure 54 shows eSDHCv2 timing, and Table 57 describes the timing parameters (SD1–SD8) used in the figure. The following definitions apply to values and signals described in Table 57: - LS: low-speed mode. Low-speed card can tolerate clocks up to 400 kHz - FS: full-speed mode. Full-speed MMC card's clock can reach 20 MHz; full speed SD/SDIO card clock can reach 25 MHz - HS: high-speed mode. High-speed MMC card's clock can reach 52 MHz; SD/SDIO card clock can reach 50 MHz In the "Characteristics" column, bl = bit length, wl = word length, wr = word length relative <sup>&</sup>lt;sup>3</sup> In the "Expression" column, $T_C = 7.5$ ns. <sup>&</sup>lt;sup>4</sup> For the internal clock, the external clock cycle is defined by lcyc and the ESAI control register. The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but spreads starting from one serial clock before the first bit clock (same as the bit length frame sync signal), until the second-to-last bit-clock of the first word in the frame. <sup>&</sup>lt;sup>6</sup> Periodically sampled and not 100% tested. Figure 54. eSDHCv2 Timing Table 57. eSDHCv2 Interface Timing Specification | ID | Parameter | Symbols | Min. | Max. | Unit | |-----------|-------------------------------------------------|------------------------------|------|-------|------| | Card Inpu | t Clock | | 1 | | | | SD1 | Clock frequency (low speed) | f <sub>PP</sub> <sup>1</sup> | 0 | 400 | kHz | | | Clock frequency (SD/SDIO full speed/high speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25/50 | MHz | | | Clock frequency (MMC full speed/high speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20/52 | MHz | | | Clock frequency (identification mode) | f <sub>OD</sub> | 100 | 400 | kHz | | SD2 | Clock low time | t <sub>WL</sub> | 6.5 | _ | ns | | SD3 | Clock high time | t <sub>WH</sub> | 6.5 | _ | ns | | SD4 | Clock rise time | t <sub>TLH</sub> | _ | 3 | ns | | SD5 | Clock fall time | t <sub>THL</sub> | _ | 3 | ns | | eSDHC O | utput / Card Inputs CMD, DAT (Reference to CLK) | | | - | | | SD6 | eSDHC output delay | t <sub>OD</sub> | -3 | 3 | ns | | eSDHC In | out / Card Outputs CMD, DAT (Reference to CLK) | • | • | • | | | SD7 | eSDHC input setup time | t <sub>ISU</sub> | 2.5 | _ | ns | | SD8 | eSDHC input hold time | t <sub>IH</sub> <sup>4</sup> | 2.5 | _ | ns | | | • | | | • | | <sup>&</sup>lt;sup>1</sup> In low-speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. <sup>&</sup>lt;sup>2</sup> In normal-speed mode for SD/SDIO card, clock frequency can be any value between 0 ~ 25 MHz. In high speed mode, clock frequency can be any value between 0 ~ 50 MHz. In normal-speed mode for MMC card, clock frequency can be any value between 0 ~ 20 MHz. In high speed mode, clock frequency can be any value between 0 ~ 52 MHz. <sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. ## 3.6.9 Fast Ethernet Controller (FEC) Timing The FEC is designed to support both 10- and 100-Mbps Ethernet networks compliant with the IEEE 802.3 standard. An external transceiver interface and transceiver function are required to complete the interface to the media. The FEC supports 10/100 Mbps MII (18 pins altogether), 10/100 Mbps RMII (ten pins, including serial management interface) and the 10-Mbps-only 7-Wire interface (which uses seven of the MII pins), for connection to an external Ethernet transceiver. All signals are compatible with transceivers operating at a voltage of 3.3 V. The following subsections describe the timing for MII and RMII modes. ### 3.6.9.1 FEC MII Mode Timing The following subsections describe MII receive, transmit, asynchronous inputs, and serial management signal timings. # 3.6.9.1.1 MII Receive Signal Timing (FEC\_RXD[3:0], FEC\_RX\_DV, FEC\_RX\_ER, and FEC\_RX\_CLK) The receiver functions correctly up to an FEC\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the FEC\_RX\_CLK frequency. Figure 55 shows MII receive signal timings. Table 58 describes the timing parameters (M1–M4) shown in the figure. Figure 55. MII Receive Signal Timing Diagram **Table 58. MII Receive Signal Timing** | ID | Characteristic <sup>1</sup> | Min. | Max. | Unit | |----|--------------------------------------------------------|------|------|-------------------| | M1 | FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER to FEC_RX_CLK setup | 5 | _ | ns | | M2 | FEC_RX_CLK to FEC_RXD[3:0], FEC_RX_DV, FEC_RX_ER hold | 5 | _ | ns | | МЗ | FEC_RX_CLK pulse width high | 35% | 65% | FEC_RX_CLK period | | M4 | FEC_RX_CLK pulse width low | 35% | 65% | FEC_RX_CLK period | <sup>&</sup>lt;sup>1</sup> FEC\_RX\_DV, FEC\_RX\_CLK, and FEC\_RXD0 have the same timing in 10 Mbps 7-wire interface mode. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 # 3.6.9.1.2 MII Transmit Signal Timing (FEC\_TXD[3:0], FEC\_TX\_EN, FEC\_TX\_ER, and FEC\_TX\_CLK) The transmitter functions correctly up to an FEC\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the FEC\_TX\_CLK frequency. Figure 56 shows MII transmit signal timings. Table 59 describes the timing parameters (M5–M8) shown in the figure. Figure 56. MII Transmit Signal Timing Diagram **Table 59. MII Transmit Signal Timing** | ID | Characteristic <sup>1</sup> | Min. | Max. | Unit | |----|----------------------------------------------------------|------|------|-------------------| | M5 | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER invalid | 5 | _ | ns | | M6 | FEC_TX_CLK to FEC_TXD[3:0], FEC_TX_EN, FEC_TX_ER valid | _ | 20 | ns | | M7 | FEC_TX_CLK pulse width high | 35% | 65% | FEC_TX_CLK period | | M8 | FEC_TX_CLK pulse width low | 35% | 65% | FEC_TX_CLK period | <sup>&</sup>lt;sup>1</sup> FEC\_TX\_EN, FEC\_TX\_CLK, and FEC\_TXD0 have the same timing in 10-Mbps 7-wire interface mode. ## 3.6.9.1.3 MII Asynchronous Inputs Signal Timing (FEC\_CRS and FEC\_COL) Figure 57 shows MII asynchronous input timings. Table 60 describes the timing parameter (M9) shown in the figure. Figure 57. MII Async Inputs Timing Diagram Table 60. MII Asynchronous Inputs Signal Timing | ID | Characteristic | | Max. | Unit | |-----------------|----------------------------------------|-----|------|-------------------| | M9 <sup>1</sup> | FEC_CRS to FEC_COL minimum pulse width | 1.5 | | FEC_TX_CLK period | <sup>&</sup>lt;sup>1</sup> FEC\_COL has the same timing in 10-Mbit 7-wire interface mode. # 3.6.9.2 MII Serial Management Channel Timing (FEC\_MDIO and FEC\_MDC) The MDC frequency is designed to be equal to or less than 2.5 MHz to comply with the IEEE 802.3 standard MII specification. However the FEC can function correctly with a maximum MDC frequency of 15 MHz. Figure 58 shows MII asynchronous input timings. Table 61 describes the timing parameters (M10—M15) shown in the figure. Figure 58. MII Serial Management Channel Timing Diagram **Table 61. MII Serial Management Channel Timing** | ID | Characteristic | Min. | Max. | Unit | |-----|--------------------------------------------------------------------------|------|------|----------------| | M10 | FEC_MDC falling edge to FEC_MDIO output invalid (min. propagation delay) | 0 | _ | ns | | M11 | FEC_MDC falling edge to FEC_MDIO output valid (max. propagation delay) | _ | 5 | ns | | M12 | FEC_MDIO (input) to FEC_MDC rising edge setup | 18 | _ | ns | | M13 | FEC_MDIO (input) to FEC_MDC rising edge hold | 0 | _ | ns | | M14 | FEC_MDC pulse width high | 40% | 60% | FEC_MDC period | | M15 | FEC_MDC pulse width low | 40% | 60% | FEC_MDC period | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 ## 3.6.9.3 RMII Mode Timing In RMII mode, FEC\_TX\_CLK is used as the REF\_CLK, which is a 50 MHz $\pm$ 50 ppm continuous reference clock. FEC\_RX\_DV is used as the CRS\_DV in RMII. Other signals under RMII mode include FEC\_TX\_EN, FEC\_TXD[1:0], FEC\_RXD[1:0] and FEC\_RX\_ER. Figure 59 shows RMII mode timings. Table 62 describes the timing parameters (M16–M21) shown in the figure. Figure 59. RMII Mode Signal Timing Diagram **Table 62. RMII Signal Timing** | ID | Characteristic | Min. | Max. | Unit | |-----|-------------------------------------------------------------|------|------|----------------| | M16 | REF_CLK(FEC_TX_CLK) pulse width high | 35% | 65% | REF_CLK period | | M17 | REF_CLK(FEC_TX_CLK) pulse width low | 35% | 65% | REF_CLK period | | M18 | REF_CLK to FEC_TXD[1:0], FEC_TX_EN invalid | 3 | _ | ns | | M19 | REF_CLK to FEC_TXD[1:0], FEC_TX_EN valid | _ | 12 | ns | | M20 | FEC_RXD[1:0], CRS_DV(FEC_RX_DV), FEC_RX_ER to REF_CLK setup | 2 | _ | ns | | M21 | REF_CLK to FEC_RXD[1:0], FEC_RX_DV, FEC_RX_ER hold | 2 | _ | ns | # 3.6.10 Controller Area Network (FlexCAN) Transceiver Parameters and Timing Table 63 and Table 64 show voltage requirements for the FlexCAN transceiver Tx and Rx pins. **Table 63. Tx Pin Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Units | |---------------------------|--------|------|------|------------------------|-------| | High-level output voltage | Voн | 2 | _ | Vcc <sup>1</sup> + 0.3 | V | | Low-level output voltage | Vol | _ | 0.8 | _ | V | $<sup>^{1}</sup>$ Vcc = +3.3 V ± 5% Table 64. Rx Pin Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Units | |--------------------------|--------|------------------------|------|------------------|-------| | High-level input voltage | VIH | 0.8 × Vcc <sup>1</sup> | _ | Vcc <sup>1</sup> | V | | Low-level input voltage | VIL | _ | 0.4 | _ | V | $Vcc = +3.3 V \pm 5\%$ Figure 60 through Figure 63 show the FlexCAN timing, including timing of the standby and shutdown signals. Figure 60. FlexCAN Timing Diagram Figure 61. Timing Diagram for FlexCAN Standby Signal Figure 62. Timing Diagram for FlexCAN Shutdown Signal Figure 63. Timing Diagram for FlexCAN Shutdown-to-Standby Signal Because integer multiples are not possible, taking into account the range of frequencies at which the SoC has to operate, DPLLs work in FOL mode only. # 3.6.11 Inter IC Communication (I<sup>2</sup>C) Timing The I<sup>2</sup>C communication protocol consists of the following seven elements: - Start - Data source/recipient - Data direction - Slave acknowledge - Data - Data acknowledge - Stop Figure 64 shows the timing of the $I^2C$ module. Table 65 and Table 66 describe the $I^2C$ module timing parameters (IC1–IC6) shown in the figure. Figure 64. I<sup>2</sup>C Module Timing Diagram Table 65. I2C Module Timing Parameters: 3.0 V +/-0.30 V | ID | Parameter | Standar | Standard Mode | | Fast Mode | | |------|-----------------------------------------------------|---------|-------------------|-----------------------------------|-----------|------| | טו | Parameter | Min. | Max. | Min. | Max. | Unit | | IC1 | I2CLK cycle time | 10 | - | 2.5 | | μs | | IC2 | Hold time (repeated) START condition | 4.0 | - | 0.6 | - | μs | | IC3 | Set-up time for STOP condition | 4.0 | - | 0.6 | - | μs | | IC4 | Data hold time | 01 | 3.45 <sup>2</sup> | 01 | $0.9^{2}$ | μs | | IC5 | HIGH Period of I2CLK Clock | 4.0 | - | 0.6 | - | μs | | IC6 | LOW Period of the I2CLK Clock | 4.7 | - | 1.3 | - | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | - | 0.6 | - | μs | | IC8 | Data set-up time | 250 | - | 100 <sup>3</sup> | - | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | μs | | IC10 | Rise time of both I2DAT and I2CLK signals | - | 1000 | 20+0.1C <sub>b</sub> <sup>4</sup> | 300 | ns | | IC11 | Fall time of both I2DAT and I2CLK signals | - | 300 | 20+0.1C <sub>b</sub> <sup>4</sup> | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | | 400 | | 400 | pF | A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 - <sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal - A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the I2CLK signal. - If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max\_rise\_time(ID No IC9) + data\_setup\_time(ID No IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2CLK line is released. - <sup>4</sup> C<sub>b</sub> = total capacitance of one bus line in pF. Table 66. I2C Module Timing Parameters: 1.8 V +/- 0.10 V | ID | Parameter | Standard | Unit | | |------|-----------------------------------------------------|----------------|-------------------|-------| | l ID | Farameter | Min. | Max. | Oilit | | IC1 | I2CLK cycle time | 10 | - | μs | | IC2 | Hold time (repeated) START condition | 4.0 | - | μs | | IC3 | Set-up time for STOP condition | 4.0 | - | μs | | IC4 | Data hold time | 0 <sup>1</sup> | 3.45 <sup>2</sup> | μs | | IC5 | HIGH Period of I2CLK Clock | 4.0 | - | μs | | IC6 | LOW Period of the I2CLK Clock | 4.7 | - | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | - | μs | | IC8 | Data set-up time | 250 | - | ns | | IC9 | Bus free time between a STOP and START condition | 4.7 | - | μs | | IC10 | Rise time of both I2DAT and I2CLK signals | - | 1000 | ns | | IC11 | Fall time of both I2DAT and I2CLK signals | - | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | - | 400 | pF | <sup>&</sup>lt;sup>1</sup> A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK. <sup>&</sup>lt;sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal # 3.6.12 Liquid Crystal Display Controller (LCDC) Timing Figure 65 and Figure 66 show LCDC timing in non-TFT and TFT mode respectively, and Table 67 and Table 68 list the timing parameters used in the associated figures. Figure 65. LCDC Non-TFT Mode Timing Diagram **Table 67. LCDC Non-TFT Mode Timing Parameters** | ID | Description | Min. | Max. | Unit | |----|----------------------------------------------|------|------|----------------| | T1 | Pixel clock period | 22.5 | 1000 | ns | | T2 | HSYNC width | 1 | _ | T <sup>1</sup> | | Т3 | LD setup time | 5 | _ | ns | | T4 | LD hold time | 5 | _ | ns | | T5 | Wait between HSYNC and VSYNC rising edge | 2 | _ | T <sup>1</sup> | | Т6 | Wait between last data and HSYNC rising edge | 1 | _ | T <sup>1</sup> | T is pixel clock period Figure 66. LCDC TFT Mode Timing Diagram **Table 68. LCDC TFT Mode Timing Parameters** | ID | Description | Min. | Ма | Unit | |----|--------------------------------------------------------------|------|------|----------------| | T1 | Pixel clock period | 22.5 | 1000 | ns | | T2 | HSYNC width | 1 | _ | T <sup>1</sup> | | Т3 | LD setup time | 5 | _ | ns | | T4 | LD hold time | 5 | _ | ns | | T5 | Delay from the end of HSYNC to the beginning of the OE pulse | 3 | _ | T <sup>1</sup> | | T6 | Delay from end of OE to the beginning of the HSYNC pulse | 1 | _ | T <sup>1</sup> | T is pixel clock period # 3.6.13 Pulse Width Modulator (PWM) Timing Parameters Figure 67 depicts the timing of the PWM, and Table 69 lists the PWM timing characteristics. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse width modulator output (PWMO) external pin. Figure 67. PWM Timing **Table 69. PWM Output Timing Parameter** | Ref No. | Parameter | Minimum | Maximum | Unit | |---------|-----------------------------------|---------|---------|------| | 1 | System CLK frequency <sup>1</sup> | 0 | ipg_clk | MHz | | 2a | Clock high time | 12.29 | _ | ns | | 2b | Clock low time | 9.91 | _ | ns | | 3a | Clock fall time | _ | 0.5 | ns | | 3b | Clock rise time | _ | 0.5 | ns | | 4a | Output delay time | _ | 9.37 | ns | | 4b | Output setup time | 8.71 | _ | ns | $<sup>^{1}</sup>$ CL of PWMO = 30 pF # 3.6.14 Subscriber Identity Module (SIM) Timing Each SIM module interface consists of a total of 12 pins (two separate ports, each containing six signals). Typically a port uses five signals. The interface is designed to be used with synchronous SIM cards, meaning the SIM module provides the clock used by the SIM card. The clock frequency is typically 372 times the Tx/Rx data rate; however, the SIM module can also work with CLK frequencies of 16 times the Tx/Rx data rate. There is no timing relationship between the clock and the data. The clock that the SIM module provides to the SIM card is used by the SIM card to recover the clock from the data in the same manner as standard UART data exchanges. All six signals (five for bidirectional Tx/Rx) of the SIM module are asynchronous with each other. There are no required timing relationships between signals in normal mode. The SIM card is initiated by the interface device; the SIM card responds with Answer to Reset. Although the SIM interface has no defined requirements, the ISO/IEC 7816 defines reset and power-down sequences (for detailed information see ISO/IEC 7816). Figure 68. SIM Clock Timing Diagram Table 70 defines the general timing requirements for the SIM interface. Table 70. Timing Specifications, High Drive Strength | ID | Parameter | | Min. | Max. | Unit | |-----|-----------------------------------------------------------------|--------------------|------|----------------------------|------| | SI1 | SIM clock frequency (SIMx_CLKy) <sup>1</sup> | S <sub>freq</sub> | 0.01 | 25 | MHz | | SI2 | SIM clock rise time (SIMx_CLKy) <sup>2</sup> | S <sub>rise</sub> | _ | $0.09 \times (1/S_{freq})$ | ns | | SI3 | SIM clock fall time (SIMx_CLKy) <sup>3</sup> | S <sub>fall</sub> | _ | $0.09 \times (1/S_{freq})$ | ns | | SI4 | SIM input transition time (SIMx_DATAy_RX_TX, SIMx_SIMPDy) | S <sub>trans</sub> | 10 | 25 | ns | | SI5 | 5 SIM I/O rise time / fall time (SIMx_DATAy_RX_TX) <sup>4</sup> | | _ | 1 | us | | SI6 | SIM RST rise time / fall time (SIMx_RSTy) <sup>5</sup> | Tr/Tf | | 1 | us | <sup>&</sup>lt;sup>1</sup> 50% duty cycle clock, <sup>&</sup>lt;sup>2</sup> With C = 50 pF $<sup>^3</sup>$ With C = 50 pF <sup>&</sup>lt;sup>4</sup> With Cin = 30 pF, Cout = 30 pF, <sup>&</sup>lt;sup>5</sup> With Cin = 30 pF, ### 3.6.14.1 SIM Reset Sequences SIM cards may have internal reset, or active low reset. The following subset describes the reset sequences in these two cases. #### 3.6.14.1.1 SIM Cards with Internal Reset Figure 69 shows the reset sequence for SIM cards with internal reset. The reset sequence comprises the following steps: - After power-up, the clock signal is enabled on SIMx\_CLKy (time T0) - After 200 clock cycles, SIMx\_DATAy\_RX\_TX must be asserted. - The card must send a response on SIMx\_DATAy\_RX\_TX acknowledging the reset between 400–40000 clock cycles after T0. Figure 69. Internal Reset Card Reset Sequence Table 71 defines the general timing requirements for the SIM interface. Table 71. Timing Specifications, Internal Reset Card Reset Sequence | Ref No. | Min. | Max. | Units | |---------|------|--------|------------| | 1 | _ | 200 | clk cycles | | 2 | 400 | 40,000 | clk cycles | #### 3.6.14.1.2 SIM Cards with Active Low Reset Figure 70 shows the reset sequence for SIM cards with active low reset. The reset sequence comprises the following steps: - After power-up, the clock signal is enabled on SIMx\_CLKy (time T0) - After 200 clock cycles, SIMx\_DATAy\_RX\_TX must be asserted. - SIMx\_RSTy must remain low for at least 40,000 clock cycles after T0 (no response is to be received on RX during those 40,000 clock cycles) - SIMx\_RSTy is asserted (at time T1) - SIMx\_RSTy must remain asserted for at least 40,000 clock cycles after T1, and a response must be received on SIMx\_DATAy\_RX\_TX between 400 and 40,000 clock cycles after T1. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Figure 70. Active-Low-Reset SIM Card Reset Sequence Table 72 defines the general timing requirements for the SIM interface. Table 72. Timing Specifications, Active-Low-Reset SIM Card Reset Sequence | Ref No. | Min. | Max. | Unit | |---------|--------|--------|------------| | 1 | _ | 200 | clk cycles | | 2 | 400 | 40,000 | clk cycles | | 3 | 40,000 | _ | clk cycles | ## 3.6.14.2 SIM Power-Down Sequence Figure 71 shows the SIM interface power-down AC timing diagram. Table 73 shows the timing requirements for parameters (SI7–SI10) shown in the figure. The power-down sequence for the SIM interface is as follows: - SIMx\_SIMPDy port detects the removal of the SIM Card - SIMx RSTy is negated - SIMx\_CLKy is negated - SIMx\_DATAy\_RX\_TX is negated - SIMx\_SVENy is negated Each of the above steps requires one CKIL period (usually 32 kHz). Power-down may be initiated by a SIM card removal detection; or it may be launched by the processor. Figure 71. SmartCard Interface Power Down AC Timing Table 73. Timing Requirements for Power-down Sequence | ID | PARAMETER | SYMBOL | Min. | Max. | Unit | |------|--------------------------------------|----------------------|---------------|---------------|------| | SI7 | SIM reset to SIM clock stop | S <sub>rst2clk</sub> | 0.9 × 1/Fckil | 1.1 × 1/Fckil | ns | | SI8 | SIM reset to SIM Tx data low | S <sub>rst2dat</sub> | 1.8 × 1/Fckil | 2.2 × 1/Fckil | ns | | SI9 | SIM reset to SIM voltage enable low | S <sub>rst2ven</sub> | 2.7 × 1/Fckil | 3.3 × 1/Fckil | ns | | SI10 | SIM presence detect to SIM reset low | S <sub>pd2rst</sub> | 0.9 × 1/Fckil | 1.1 × 1/Fckil | ns | # 3.6.15 System JTAG Controller (SJC) Timing Figure 72 through Figure 75 show respectively the test clock input, boundary scan, test access port, and TRST timings for the SJC. Table 74 describes the SJC timing parameters (SJ1–SJ13) indicated in the figures. Figure 72. Test Clock Input Timing Diagram Figure 73. Boundary Scan (JTAG) Timing Diagram Figure 74. Test Access Port Timing Diagram Figure 75. TRST Timing Diagram **Table 74. SJC Timing Parameters** | ID | Parameter | All Freq | All Frequencies | | | |------|---------------------------------------------------------------|------------------|-----------------|------|--| | 10 | rai ailletei | Min. | Max. | Unit | | | SJ1 | TCK cycle time | 100 <sup>1</sup> | _ | ns | | | SJ2 | TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup> | 40 | _ | ns | | | SJ3 | TCK rise and fall times | _ | 3 | ns | | | SJ4 | Boundary scan input data set-up time | 10 | _ | ns | | | SJ5 | Boundary scan input data hold time | 50 | _ | ns | | | SJ6 | TCK low to output data valid | _ | 50 | ns | | | SJ7 | TCK low to output high impedance | _ | 50 | ns | | | SJ8 | TMS, TDI data set-up time | 10 | <del>-</del> | ns | | | SJ9 | TMS, TDI data hold time | 50 | _ | ns | | | SJ10 | TCK low to TDO data valid | _ | 44 | ns | | | SJ11 | TCK low to TDO high impedance | _ | 44 | ns | | | SJ12 | TRST assert time | 100 | _ | ns | | | SJ13 | TRST set-up time to TCK low | 40 | _ | ns | | In cases where SDMA TAP is put in the chain, the maximum TCK frequency is limited by the maximum ratio of 1:8 of SDMA core frequency to TCK. This implies a maximum frequency of 8.25 MHz (or 121.2 ns) for a 66 MHz IPG clock. <sup>&</sup>lt;sup>2</sup> V<sub>M -</sub> mid point voltage # 3.6.16 Smart Liquid Crystal Display Controller (SLCDC) Figure 76 and Figure 77 show SLCDC timing for serial and parallel transfers respectively. Table 75 and Table 76 describe the timing parameters shown in the respective figures. Figure 76. SLCDC Timing Diagram—Serial Transfers to LCD Device i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 75. SLCDC Serial Interface Timing Parameters** | Symbol | Parameter | Min. | Тур. | Max. | Units | |------------------|----------------------------|----------------------------------------------|------|------|-------| | t <sub>css</sub> | Chip select setup time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>csh</sub> | Chip select hold time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>cyc</sub> | Serial clock cycle time | 39 (±) t <sub>prop</sub> | _ | 2641 | ns | | t <sub>cl</sub> | Serial clock low pulse | 18 (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>ch</sub> | Serial clock high pulse | 18 (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>ds</sub> | Data setup time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>dh</sub> | Data hold time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | ns | | t <sub>rss</sub> | Register select setup time | $(15 \times t_{cyc} / 2) (\pm) t_{prop}$ | _ | _ | ns | | t <sub>rsh</sub> | Register select hold time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | ns | Figure 77. SLCDC Timing Diagram—Parallel Transfers to LCD Device | Table 76. SLCDC Parallel | Interface | Timing | Parameters | |--------------------------|-----------|--------|------------| |--------------------------|-----------|--------|------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | |------------------|----------------------------|----------------------------------------------|------|------|-------| | t <sub>cyc</sub> | Parallel clock cycle time | 78 (±) t <sub>prop</sub> | _ | 4923 | ns | | t <sub>ds</sub> | Data setup time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | _ | | t <sub>dh</sub> | Data hold time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | _ | | t <sub>rss</sub> | Register select setup time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | _ | | t <sub>rsh</sub> | Register select hold time | (t <sub>cyc</sub> / 2) (±) t <sub>prop</sub> | _ | _ | _ | # 3.6.17 Synchronous Serial Interface (SSI) Timing The following subsections describe SSI timing in four cases: - Transmitter with external clock - Receiver with external clock - Transmitter with internal clock - Receiver with internal clock ## 3.6.17.1 SSI Transmitter Timing with Internal Clock Figure 78 shows the timing for SSI transmitter with internal clock, and Table 77 describes the timing parameters (SS1–SS52). Note: SRXD Input in Synchronous mode only Figure 78. SSI Transmitter with Internal Clock Timing Diagram 103 Table 77. SSI Transmitter Timing with Internal Clock | ID | Parameter | Min. | Max. | Unit | |------|------------------------------------------------|----------|----------|------| | | Internal Clock Operation | 1 | | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS3 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS4 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS5 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS6 | (Tx) CK high to FS (bl) high | _ | 15.0 | ns | | SS8 | (Tx) CK high to FS (bl) low | _ | 15.0 | ns | | SS10 | (Tx) CK high to FS (wl) high | _ | 15.0 | ns | | SS12 | (Tx) CK high to FS (wl) low | _ | 15.0 | ns | | SS14 | (Tx/Rx) internal FS rise time | _ | 6.0 | ns | | SS15 | (Tx/Rx) internal FS fall time | _ | 6.0 | ns | | SS16 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | SS17 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | | SS18 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | | SS19 | STXD rise/fall time | _ | 6.0 | ns | | | Synchronous Internal Clock Op | peration | <u>'</u> | | | SS42 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | SS43 | SRXD hold after (Tx) CK falling | 0.0 | _ | ns | | SS52 | Loading | _ | 25.0 | pf | #### Note: - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on pads when SSI is being used for a data transfer. - "Tx" and "Rx" refer, respectively, to the transmit and receive sections of the SSI. - For internal frame sync operation using external clock, the FS timing is the same as that of Tx data (for example, during AC97 mode of operation). # 3.6.17.2 SSI Receiver Timing with Internal Clock Figure 79 shows the timing for the SSI receiver with internal clock. Table 78 describes the timing parameters (SS1–SS51) shown in the figure. Figure 79. SSI Receiver Internal Clock Timing Diagram **Table 78. SSI Receiver Timing with Internal Clock** | ID | Parameter | Min. | Max. | Unit | | |------|------------------------------------|-------|------|------|--| | | Internal Clock Operation | | | • | | | SS1 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | | SS2 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | | SS3 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | | SS4 | (Tx/Rx) CK clock low period | 36.0 | | ns | | | SS5 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | | SS7 | (Rx) CK high to FS (bl) high | _ | 15.0 | ns | | | SS9 | (Rx) CK high to FS (bl) low | _ | 15.0 | ns | | | SS11 | (Rx) CK high to FS (wl) high | _ | 15.0 | ns | | | SS13 | (Rx) CK high to FS (wl) low | _ | 15.0 | ns | | | SS20 | SRXD setup time before (Rx) CK low | 10.0 | _ | ns | | | SS21 | SRXD hold time after (Rx) CK low | 0.0 | _ | ns | | | | Oversampling Clock Operation | | | | | | SS47 | Oversampling clock period | 15.04 | _ | ns | | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 | Table 78. SSI Receiver | Timing w | ith Internal | Clock ( | (continued) | |------------------------|----------|--------------|---------|-------------| | | | | | | | ID | Parameter | Min. | Max. | Unit | |------|--------------------------------|------|------|------| | SS48 | Oversampling clock high period | 6.0 | _ | ns | | SS49 | Oversampling clock rise time | _ | 3.0 | ns | | SS50 | Oversampling clock low period | 6.0 | _ | ns | | SS51 | Oversampling clock fall time | _ | 3.0 | ns | #### Note: - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on pads when SSI is being used for a data transfer. - "Tx" and "Rx" refer to the transmit and receive sections of the SSI. - For internal frame sync operation using external clock, the FS timing is the same as that of Tx Data (for example, during AC97 mode of operation). ### 3.6.17.3 SSI Transmitter Timing with External Clock Figure 80 shows the timing for the SSI transmitter with external clock. Table 79 describes the timing parameters (SS22-SS46) shown in the figure. Figure 80. SSI Transmitter with External Clock Timing Diagram Table 79. SSI Transmitter Timing with External Clock | ID | Parameter | Min. | Max. | Unit | |------|------------------------------------------------|-------|------|------| | | External Clock Operation | | I | • | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS23 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS25 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS27 | FS (bl) low/ high setup before (Tx) CK falling | -10.0 | 15.0 | ns | | SS29 | FS (bl) low/ high setup before (Tx) CK falling | 10.0 | _ | ns | | SS31 | FS (wl) low/ high setup before (Tx) CK falling | -10.0 | 15.0 | ns | | SS33 | FS (wl) low/ high setup before (Tx) CK falling | 10.0 | _ | ns | | SS37 | (Tx) CK high to STXD valid from high impedance | _ | 15.0 | ns | | SS38 | (Tx) CK high to STXD high/low | _ | 15.0 | ns | | SS39 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | | | Synchronous External Clock Operation | on | | | | SS44 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | SS45 | SRXD hold after (Tx) CK falling | 2.0 | _ | ns | | SS46 | SRXD rise/fall time | _ | 6.0 | ns | #### Note: - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables figures. - All timings are on pads when SSI is being used for data transfer. - "Tx" and "Rx" refer, respectively, to the transmit and receive sections of the SSI. - For internal frame sync operation using external clock, the FS timing is the same as that of Tx data (for example, during AC97 mode of operation). ## 3.6.17.4 SSI Receiver Timing with External Clock Figure 81 shows the timing for SSI receiver with external clock. Table 80 describes the timing parameters (SS22–SS41) used in the figure. Figure 81. SSI Receiver with External Clock Timing Diagram | ID | Parameter | Min. | Max. | Unit | |------|-----------------------------------------------|-------|------|------| | | External Clock Operation | n | | 1 | | SS22 | (Tx/Rx) CK clock period | 81.4 | _ | ns | | SS23 | (Tx/Rx) CK clock high period | 36.0 | _ | ns | | SS24 | (Tx/Rx) CK clock rise time | _ | 6.0 | ns | | SS25 | (Tx/Rx) CK clock low period | 36.0 | _ | ns | | SS26 | (Tx/Rx) CK clock fall time | _ | 6.0 | ns | | SS28 | FS (bl) low/high setup before (Tx) CK falling | -10.0 | 15.0 | ns | | SS30 | FS (bl) low/high setup before (Tx) CK falling | 10.0 | _ | ns | | SS32 | FS (wl) low/high setup before (Tx) CK falling | -10.0 | 15.0 | ns | | SS34 | FS (wl) low/high setup before (Tx) CK falling | 10.0 | _ | ns | | SS35 | (Tx/Rx) External FS rise time | _ | 6.0 | ns | | SS36 | (Tx/Rx) External FS fall time | _ | 6.0 | ns | | SS40 | SRXD setup time before (Rx) CK low | 10.0 | _ | ns | | SS41 | SRXD hold time after (Rx) CK low | 2.0 | _ | ns | #### Note: - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on pads when SSI is being used for data transfer. - "Tx" and "Rx" refer, respectively, to the transmit and receive sections of the SSI. - For internal frame sync operation using external clock, the FS timing is the same as that of Tx data (for example, during AC97 mode of operation). # 3.6.18 Touchscreen ADC Electrical Specifications and Timing This section describes the electrical specifications, operation modes, and timing of the touchscreen ADC. ## 3.6.18.1 ADC Electrical Specifications Table 81 shows the electrical specifications for the touchscreen ADC. **Table 81. Touchscreen ADC Electrical Specifications** | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------------|---------------------------------|------|------|------|------| | | ADC | - 1 | | 1 | ı | | Input sampling capacitance $(C_S)$ | No pin/pad capacitance included | _ | 2 | _ | pF | | Resolution | _ | | 12 | | bits | | | Analog Bias | | | | , | | Resistance value between ref and agndref | _ | _ | 1.6 | _ | kΩ | | | Timing Characteristics | | | | | | Sampling rate (fs) | _ | _ | _ | 125 | kHz | | Internal ADC/TSC clock frequency | _ | _ | _ | 1.75 | MHz | | Multiplexed inputs | _ | | 8 | | | | Data latency | _ | | 12.5 | | | | Power-up time <sup>1</sup> | _ | | 14 | | | | clk falling edge to sampling delay (tsd) | _ | 2 | 5 | 8 | ns | | soc input setup time<br>before clk rising edge<br>(tsocst) | _ | 0.5 | 1 | 3 | ns | | soc input hold time after clk rising edge (tsochld) | _ | 2 | 3 | 6 | ns | | eoc delay after clk rise<br>edge (teoc) | With a 250fF load | 2 | 7 | 10 | ns | | Valid data out delay after eoc rise edge (tdata) | With a 250fF load | 5 | 8 | 13 | ns | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 81. Touchscreen ADC Electrical Specifications (continued) | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | |------------------------------------------------------------------|-----------------------|------|---------|------------|----------|--|--|--| | Power Supply Requirements | | | | | | | | | | Current consumption <sup>2</sup><br>NVCC_ADC<br>QV <sub>DD</sub> | _ | _ | _ | 2.1<br>0.5 | mA<br>mA | | | | | Power-down current<br>NVCC_ADC | _ | _ | _ | 1<br>10 | uA<br>uA | | | | | QV <sub>DD</sub> | | | | | | | | | | | Touchscreen Interface | | | | | | | | | Expected plate resistance | _ | 100 | _ | 1500 | Ω | | | | | Switch drivers on resistance | GND and VDD switches | _ | _ | 10 | Ω | | | | | Conversion Characteristics <sup>3</sup> | | | | | | | | | | DNL <sup>4</sup> | fin = 1 kHz | _ | +/-0.75 | _ | LSB | | | | | INL <sup>4</sup> | fin = 1 kHz | _ | +/-2.0 | _ | LSB | | | | | Gain + Offset Error | _ | _ | _ | +/-2 | %FS | | | | <sup>&</sup>lt;sup>1</sup> This comprises only the required initial dummy conversion cycle. Additional power-up time depends on the *enadc*, *reset* and *soc* signals applied to the touchscreen controller. ## 3.6.18.2 ADC Timing Diagrams Figure 82 represents the synchronization between the signals *clk*, *soc*, *eoc*, and the output bits in the usage of the internal ADC. After a conversion cycle *eoc* is asserted, a new conversion begins only when the assertion of *soc* is detected. Thus, if the *soc* signal is continuously asserted, the ADC undergoes successive conversion cycles and achieves the maximum sampling rate. If *soc* is negated, no conversion is initiated. <sup>&</sup>lt;sup>2</sup> This value only includes the ADC and the driver switches, but it does not take into account the current consumption in the touchscreen plate. For example, if the plate resistance is 100 W, the total current consumption is about 33 mA. <sup>&</sup>lt;sup>3</sup> At avdd = 3.3 V, dvdd = 1.2 V, Tjunction = 50 °C, fclk = 1.75 MHz, any process corner, unless otherwise noted. <sup>&</sup>lt;sup>4</sup> Value measured with a –0.5 dBFS sinusoidal input signal and computed with the code density test. Figure 82. Start-up Sequence The output data can be read from *adcout11...adcout0*, and is available *tdata* nanoseconds after the rising edge of *eoc*. The *reset* signal and the digital signals controlling the analog switches (*ypsw*, *xpsw*, *ynsw*, *xnsw*) are totally asynchronous. The following conditions are necessary to guarantee the correct operation of the ADC: - The input multiplexer selection (*selin11...selin0*) is stable during both the last clock cycle (14<sup>th</sup>) and the first clock cycle (1<sup>st</sup>). The best way to guarantee this is to make the input multiplexer selection during clock cycles 2 to 13. - The references are stable during clock cycle 1 to 13. The best way to guarantee this is to make the reference multiplexer selection (*selrefp* and *selrefn*) before issuing an *soc* pulse and changing it only after an *eoc* pulse has been acquired, during the last clock cycle (14). Figure 83 shows the timing for ADC normal operation. Figure 83. Timing for ADC Normal Operation When the ADC is used so that the idle clock cycles occur between conversions (due to the negation of *soc*), the *selin* inputs must be stable at least 1 clock cycle before the clock's rising edge where the *soc* signal is latched. Also, *selrefp* and *selrefn* must be stable by the time the *soc* signal is latched. These conditions are met if *enadc=1* and *reset=0* throughout ADC operation, including the idle cycles. If the conditions are not met, or if power is lost during ADC operation, then a new start-up sequence is required for ADC to become operational again. Figure 84 represents the usage of the ADC with idle cycles between conversions. This diagram is valid for any value of *N* equal or greater than 1. Figure 84. ADC Usage with Idle Cycles Between Conversions ## 3.6.19 UART Timing This section describes the timing of the UART module in serial and parallel mode. ## 3.6.19.1 UART RS-232 Serial Mode Timing ## 3.6.19.1.1 UART Transmit Timing in RS-232 Serial Mode Figure 85 shows the UART transmit timing in RS-232 serial mode, showing only 8 data bits and 1 stop bit. Table 82 describes the timing parameter (UA1) shown in the figure. Figure 85. UART RS-232 Serial Mode Transmit Timing Diagram i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 **Table 82. UART RS-232 Serial Mode Transmit Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |-----|-------------------|-------------------|-----------------------------------------------------|-------------------------------------------------|-------| | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> 1 - T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | <sup>&</sup>lt;sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ### 3.6.19.1.2 UART Receive Timing in RS-232 Serial Mode Figure 86 shows the UART receive timing in RS-232 serial mode, showing only 8 data bits and 1 stop bit. Table 83 describes the timing parameter (UA2) shown in the figure. Figure 86. UART RS-232 Serial Mode Receive Timing Diagram Table 83. UART RS-232 Serial Mode Receive Timing Parameters | ID | Parameter | Symbol | Min. | Max. | Units | |-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|-------| | UA2 | Receive bit time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> - 1/(16<br>× F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> + 1/(16<br>× F <sub>baud_rate</sub> ) | | Note: The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . ## 3.6.19.2 UART Infrared (IrDA) Mode Timing The following subsections describe the UART transmit and receive timing in IrDA mode. ## 3.6.19.2.3 UART IrDA Mode Transmit Timing Figure 87 depicts the UART transmit timing in IrDA mode, showing only 8 data bits and 1 stop bit. Table 84 describes the timing parameters (UA3–UA4) shown in the figure. Figure 87. UART IrDA Mode Transmit Timing Diagram i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 <sup>&</sup>lt;sup>2</sup> T<sub>ref clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>haud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (ipg\_perclk frequency)/16. | ID | Parameter Symbol | | Min. | Max. | Units | |-----|--------------------------------|-----------------------|-----------------------------------------------------|---------------------------------------------------|-------| | UA3 | Transmit bit time in IrDA mode | t <sub>TIRbit</sub> | 1/F <sub>baud_rate</sub> 1 - T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | | UA4 | Transmit IR pulse duration | t <sub>TIRpulse</sub> | $(3/16) \times (1/F_{baud\_rate}) - T_{ref\_clk}$ | $(3/16) \times (1/F_{baud\_rate}) + T_{ref\_clk}$ | _ | F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ### 3.6.19.2.4 UART IrDA Mode Receive Timing Figure 88 shows the UART receive timing for IrDA mode, for a format of 8 data bits and 1 stop bit. Table 85 describes the timing parameters (UA5–UA6) shown in the figure. Figure 88. UART IrDA Mode Receive Timing Diagram **Table 85. UART IrDA Mode Receive Timing Parameters** | ID | Parameter | Symbol | Min. | Max. | Units | |-----|--------------------------------------------|-----------------------|-----------------------------------------------------|---------------------------------------------------|-------| | UA5 | Receive bit time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub> | $1/F_{baud\_rate}^2 - 1/(16 \times F_{baud\_rate})$ | $1/F_{baud\_rate} + 1/(16 \times F_{baud\_rate})$ | _ | | UA6 | Receive IR pulse duration | t <sub>RIRpulse</sub> | 1.41 us | $(5/16) \times (1/F_{baud\_rate})$ | _ | Note: The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . ## 3.6.20 USBOTG Timing This section describes timing for the USB OTG port and host ports. Both serial and parallel interfaces are described. ## 3.6.20.1 USB Serial Interface Timing The USB serial transceiver is configurable to four modes supporting four different serial interfaces: - DAT\_SE0 bidirectional, 3-wire mode - DAT\_SE0 unidirectional, 6-wire mode - VP\_VM bidirectional, 4-wire mode - VP\_VM unidirectional, 6-wire mode The following subsections describe the timings for these four modes. <sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock ref\_clk (ipg\_perclk after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. #### 3.6.20.1.1 DAT\_SE0 Bidirectional Mode Timing Table 86 defines the DAT\_SE0 bidirectional mode signals. Table 86. Signal Definitions—DAT\_SE0 Bidirectional Mode | Name | Direction | Signal Description | |------------|-----------|-----------------------------------------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | | Tx data when USB_TXOE_B is low Differential Rx data when USB_TXOE_B is high | | USB_SE0_VM | | SE0 drive when USB_TXOE_B is low SE0 Rx indicator when USB_TXOE_B is high | Figure 89 shows the USB transmit waveform in DAT\_SE0 bidirectional mode diagram. Figure 89. USB Transmit Waveform in DAT\_SE0 Bidirectional Mode Figure 90 shows the USB receive waveform in DAT\_SE0 bidirectional mode diagram. Figure 90. USB Receive Waveform in DAT SE0 Bidirectional Mode Table 87. OTG Port Timing Specification in DAT\_SE0 Bidirectional Mode | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Conditions/<br>Reference Signal | |-----|-------------------|--------------------------|-----------|------|------|------|---------------------------------| | US1 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US2 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US3 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US4 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US5 | Enable Delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 8.0 | ns | USB_TXOE_B | | US6 | Disable Delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 10.0 | ns | USB_TXOE_B | | US7 | Rx rise/fall time | USB_DAT_VP | In | _ | 3.0 | ns | 35 pF | | US8 | Rx rise/fall time | USB_SE0_VM | In | _ | 3.0 | ns | 35 pF | ### 3.6.20.1.2 DAT\_SE0 Unidirectional Mode Timing Table 88 defines the DAT\_SE0 unidirectional mode signals. Table 88. Signal Definitions—DAT\_SE0 Unidirectional Mode | Name | Direction | Signal Description | |------------|-----------|----------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out | Tx data when USB_TXOE_B is low | | USB_SE0_VM | Out | SE0 drive when USB_TXOE_B is low | | USB_VP1 | In | Buffered data on DP when USB_TXOE_B is high | | USB_VM1 | In | Buffered data on DM when USB_TXOE_B is high | | USB_RCV | In | Differential Rx data when USB_TXOE_B is high | Figure 91 shows the USB transmit waveform in DAT\_SE0 unidirectional mode diagram. Figure 91. USB Transmit Waveform in DAT\_SE0 Unidirectional Mode Figure 92 shows the USB receive waveform in DAT\_SE0 unidirectional mode diagram. Figure 92. USB Receive Waveform in DAT\_SE0 Unidirectional Mode Table 89 shows the USB port timing specification in DAT\_SE0 unidirectional mode. Table 89. USB Port Timing Specification in DAT\_SE0 Unidirectional Mode | No. | Parameter | Signal Name | Signal<br>Source | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-------------------|--------------------------|------------------|------|------|------|--------------------------------| | US9 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US10 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US11 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US12 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US13 | Enable Delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 8.0 | ns | USB_TXOE_B | | US14 | Disable Delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 10.0 | ns | USB_TXOE_B | | US15 | Rx rise/fall time | USB_VP1 | In | _ | 3.0 | ns | 35 pF | | US16 | Rx rise/fall time | USB_VM1 | In | _ | 3.0 | ns | 35 pF | | US17 | Rx rise/fall time | USB_RCV | In | _ | 3.0 | ns | 35 pF | ### 3.6.20.1.3 VP\_VM Bidirectional Mode Timing Table 90 defines the VP\_VM bidirectional mode signals. Table 90. Signal Definitions—VP\_VM Bidirectional Mode | Name | Direction | Signal Description | |------------|---------------------|--------------------------------------------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out (Tx)<br>In (Rx) | Tx VP data when USB_TXOE_B is low Rx VP data when USB_TXOE_B is high | | USB_SE0_VM | Out (Tx)<br>In (Rx) | Tx VM data when USB_TXOE_B low Rx VM data when USB_TXOE_B high | | USB_RCV | In | Differential Rx data | Figure 93 shows the USB transmit waveform in VP\_VM bidirectional mode diagram. Figure 93. USB Transmit Waveform in VP VM Bidirectional Mode Figure 94 shows the USB receive waveform in VP\_VM bidirectional mode diagram. Figure 94. USB Receive Waveform in VP\_VM Bidirectional Mode Table 91 shows the USB port timing specification in VP\_VM bidirectional mode. Table 91. USB Port Timing Specifications in VP\_VM Bidirectional Mode | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-------------------|--------------------------|-----------|------|------|------|--------------------------------| | US18 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US19 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US20 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US21 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US22 | Tx high overlap | USB_SE0_VM | Out | 0.0 | _ | ns | USB_DAT_VP | | US23 | Tx low overlap | USB_SE0_VM | Out | _ | 0.0 | ns | USB_DAT_VP | | US24 | Enable delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 8.0 | ns | USB_TXOE_B | | US25 | Disable delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 10.0 | ns | USB_TXOE_B | Table 91. USB Port Timing Specifications in VP\_VM Bidirectional Mode (continued) | No. | Parameter | Signal Name | Direction | Min. | Max. | Unit | Condition/<br>Reference Signal | |------|-------------------|-------------|-----------|------|------|------|--------------------------------| | US26 | Rx rise/fall time | USB_DAT_VP | In | _ | 3.0 | ns | 35 pF | | US27 | Rx rise/fall time | USB_SE0_VM | In | _ | 3.0 | ns | 35 pF | | US28 | Rx skew | USB_DAT_VP | Out | -4.0 | +4.0 | ns | USB_SE0_VM | | US29 | Rx skew | USB_RCV | Out | -6.0 | +2.0 | ns | USB_DAT_VP | ## 3.6.20.1.4 VP\_VM Unidirectional Mode Timing Table 92 defines the signals for USB in VP\_VM unidirectional mode. Table 92. Signal Definitions for USB VP\_VM Unidirectional Mode | Name | Direction | Signal Description | |------------|-----------|------------------------------------| | USB_TXOE_B | Out | Transmit enable, active low | | USB_DAT_VP | Out | Tx VP data when USB_TXOE_B is low | | USB_SE0_VM | Out | Tx VM data when USB_TXOE_B is low | | USB_VP1 | In | Rx VP data when USB_TXOE_B is high | | USB_VM1 | In | Rx VM data when USB_TXOE_B is high | | USB_RCV | In | Differential Rx data | Figure 95 shows the USB transmit waveform in VP\_VM unidirectional mode diagram. Figure 95. USB Transmit Waveform in VP\_VM Unidirectional Mode Figure 96 shows the USB receive waveform in VP\_VM unidirectional mode diagram. ### Receive Figure 96. USB Receive Waveform in VP\_VM Unidirectional Mode Table 93 shows the timing specifications for USB in VP\_VM unidirectional mode. Table 93. USB Timing Specifications in VP\_VM Unidirectional Mode | | | • . | | | | | | |------|-------------------|--------------------------|-----------|------|------|------|---------------------------------| | No. | Parameter | Signal | Direction | Min. | Max. | Unit | Conditions/<br>Reference Signal | | US30 | Tx rise/fall time | USB_DAT_VP | Out | _ | 5.0 | ns | 50 pF | | US31 | Tx rise/fall time | USB_SE0_VM | Out | _ | 5.0 | ns | 50 pF | | US32 | Tx rise/fall time | USB_TXOE_B | Out | _ | 5.0 | ns | 50 pF | | US33 | Tx duty cycle | USB_DAT_VP | Out | 49.0 | 51.0 | % | _ | | US34 | Tx high overlap | USB_SE0_VM | Out | 0.0 | _ | ns | USB_DAT_VP | | US35 | Tx low overlap | USB_SE0_VM | Out | _ | 0.0 | ns | USB_DAT_VP | | US36 | Enable delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 8.0 | ns | USB_TXOE_B | | US37 | Disable delay | USB_DAT_VP<br>USB_SE0_VM | In | _ | 10.0 | ns | USB_TXOE_B | | US38 | Rx rise/fall time | USB_VP1 | In | _ | 3.0 | ns | 35 pF | | US39 | Rx rise/fall time | USB_VM1 | In | _ | 3.0 | ns | 35 pF | | US40 | Rx skew | USB_VP1 | Out | -4.0 | +4.0 | ns | USB_SE0_VM | | US41 | Rx skew | USB_RCV | Out | -6.0 | +2.0 | ns | USB_DAT_VP | | | | | | | | | | #### i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 ### 3.6.20.2 USB Parallel Interface Timing Table 94 defines the USB parallel interface signals. **Table 94. Signal Definitions for USB Parallel Interface** | Name | Direction | Signal Description | |---------------|-----------|---------------------------------------------------------------------------------------------------------| | USB_Clk | ln | Interface clock—All interface signals are synchronous to USB_Clk | | USB_Data[7:0] | I/O | Bidirectional data bus, driven low by the link during idle—Bus ownership is determined by the direction | | USB_Dir | ln | Direction—Control the direction of the data bus | | USB_Stp | Out | Stop—The link asserts this signal for one clock cycle to stop the data stream currently on the bus | | USB_Nxt | In | Next—The PHY asserts this signal to throttle the data | Figure 97 shows the USB parallel mode transmit/receive waveform. Table 95 describes the timing parameters (USB15–USB17) shown in the figure. Figure 97. USB Parallel Mode Transmit/Receive Waveform **Table 95. USB Timing Specification in Parallel Mode** | ID | Parameter | Min. | Max. | Unit | Conditions/<br>Reference Signal | |------|--------------------------------------|------|------|------|---------------------------------| | US15 | Setup time (Dir&Nxt in, Data in) | _ | 6.0 | ns | 10 pF | | US16 | Hold time (Dir&Nxt in, Data in) | _ | 0.0 | ns | 10 pF | | US17 | Output delay time (Stp out, Data out | _ | 9.0 | ns | 10 pF | ## 4 Package Information and Contact Assignment ## 4.1 400 MAPBGA—Case 17x17 mm, 0.8 mm Pitch Figure 98 shows the i.MX25 production package. The following notes apply to Figure 98: - All dimensions in millimeters. - Dimensioning and tolerancing per ASME Y14.5M-1994. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 - Maximum solder bump diameter measured parallel to datum A. - Datum A, the seating plane, is determined by the spherical crowns of the solder bumps. - Parallelism measurement shall exclude any effect of mark on top surface of package. Figure 98. i.MX25 Production Package ## 4.2 Ground, Power, Sense, and Reference Contact Assignments Figure 96 shows ground, power, sense, and reference contact assignments. Table 96. Ground, Power Sense, and Reference Contact Assignments | Contact Name | Contact Assignment | |--------------|--------------------| | BATT_VDD | P10 | | FUSE_VDD | T17 | | MPLL_GND | U17 | | MPLL_VDD | U18 | | NGND_ADC | Y13 | | NVCC_ADC | W13 | | NVCC_CRM | N14 | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 96. Ground, Power Sense, and Reference Contact Assignments (continued) | Contact Name | Contact Assignment | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NVCC_CSI | J13, J14 | | NVCC_DRYICE | W11 | | NVCC_EMI1 | G6, G7, G8, G9, H6, H7, H8, J6, J7 | | NVCC_EMI2 | G12, G13, G14, G15, H12, H13, H14 | | NVCC_JTAG | U10 | | NVCC_LCDC | P6, P7, R6, R7 | | NVCC_MISC | N5, N6, N7 | | NVCC_NFC | L6, L7, L8 | | NVCC_SDIO | R17 | | OSC24M_GND | W15 | | OSC24M_VDD | W16 | | QGND | A1, A11, A20, B11, C11, D11, E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, E16, F5, F6, F7, F8, F9, F10, F11, F12, F13, F14, F15, F16, G5, G10, G16, H5, H9, H10, H11, H15, H16, J5, J9, J10, J11, J15, J16, K1, K2, K3, K4, K5, K8, K9, K10, K11, K13, K14, K15, L5, L9, L10, L11, L12, L13, L14, L15, M8, M9, M10, M11, M12, M13, M14, M15, N9, N12, N13, N15, N16, P5, P13, P14, P15, P16, R5, R8, R9, R10, R11, R12, R13, R14, R15, R16, T5, T6, T7, T8, T9, T10, T11, T12, T13, T14, T15, T16, Y1, Y20 | | QVDD | G11, J8, J12, K6, K7, K12, M5, M6, M7, N8, P8, P9 | | REF | V11 | | UPLL_GND | M16 | | UPLL_VDD | L16 | | USBPHY1_UPLLVDD | M17 | | USBPHY1_UPLLVSS | N17 | | USBPHY1_VDDA | K16 | | USBPHY1_VDDA_BIAS | K19 | | USBPHY1_VSSA | L19 | | USBPHY1_VSSA_BIAS | J17 | | USBPHY2_VDD | W18 | | USBPHY2_VSS | W17 | # 4.3 Signal Contact Assignments—17x17mm, 0.8mm Pitch Table 97 lists the i.MX25 signal contact assignments. Table 97. i.MX25 Signal Contact Assignment | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | |-------------|-----------------------|-------------|-----------------------|-------------|-----------------------| | A0 | A18 | NFWE_B | G4 | SD1_CMD | K20 | | A1 | B17 | NFRE_B | C1 | SD1_CLK | M20 | | A2 | C17 | NFALE | F4 | SD1_DATA0 | L20 | | A3 | B18 | NFCLE | E4 | SD1_DATA1 | N20 | | A4 | C20 | NFWP_B | H4 | SD1_DATA2 | M19 | | A5 | A19 | NFRB | C2 | SD1_DATA3 | J20 | | A6 | C19 | D15 | J2 | KPP_ROW0 | N4 | | A7 | B19 | D14 | J1 | KPP_ROW1 | R1 | | A8 | D18 | D13 | H2 | KPP_ROW2 | P3 | | A9 | C18 | D12 | НЗ | KPP_ROW3 | P2 | | A10 | A2 | D11 | F1 | KPP_COL0 | P1 | | MA10 | D16 | D10 | F2 | KPP_COL1 | N3 | | A11 | D20 | D9 | D1 | KPP_COL2 | N2 | | A12 | D17 | D8 | E2 | KPP_COL3 | N1 | | A13 | D19 | D7 | J3 | FEC_MDC | L1 | | A14 | A3 | D6 | H1 | FEC_MDIO | L2 | | A15 | B4 | D5 | G1 | FEC_TDATA0 | L3 | | A16 | C6 | D4 | G2 | FEC_TDATA1 | J4 | | A17 | B5 | D3 | G3 | FEC_TX_EN | M2 | | A18 | D7 | D2 | E1 | FEC_RDATA0 | M1 | | A19 | A4 | D1 | F3 | FEC_RDATA1 | M4 | | A20 | B6 | D0 | E3 | FEC_RX_DV | M3 | | A21 | C7 | LD0 | Y7 | FEC_TX_CLK | L4 | | A22 | A5 | LD1 | V8 | RTCK | W10 | | A23 | A6 | LD2 | W7 | TCK | V10 | | A24 | B7 | LD3 | U8 | TMS | Y9 | | A25 | A7 | LD4 | Y6 | TDI | W9 | | SD0 | A12 | LD5 | V7 | TDO | Y8 | | SD1 | C13 | LD6 | W6 | TRSTB | V9 | | SD2 | B13 | LD7 | Y5 | DE_B | W8 | | SD3 | D14 | LD8 | V6 | SJC_MOD | U9 | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 97. i.MX25 Signal Contact Assignment (continued) | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | |-------------|-----------------------|-------------|-----------------------|--------------|-----------------------| | SD4 | D13 | LD9 | W5 | USBPHY1_VBUS | K17 | | SD5 | A13 | LD10 | Y4 | USBPHY1_DP | L18 | | SD6 | D12 | LD11 | Y3 | USBPHY1_DM | K18 | | SD7 | A10 | LD12 | V5 | USBPHY1_UID | J18 | | SD8 | B9 | LD13 | W4 | USBPHY1_RREF | L17 | | SD9 | D10 | LD14 | V4 | USBPHY2_DM | Y19 | | SD10 | B10 | LD15 | W3 | USBPHY2_DP | Y18 | | SD11 | C10 | HSYNC | U7 | GPIO_A | N19 | | SD12 | C9 | VSYNC | U6 | GPIO_B | N18 | | SD13 | A9 | LSCLK | U5 | GPIO_C | P17 | | SD14 | D9 | OE_ACD | V3 | GPIO_D | P19 | | SD15 | A8 | CONTRAST | U4 | GPIO_E | P18 | | SDBA1 | A16 | PWM | W2 | GPIO_F | R19 | | SDBA0 | B15 | CSI_D2 | F18 | EXT_ARMCLK | R20 | | DQM0 | C12 | CSI_D3 | E19 | UPLL_BYPCLK | U20 | | DQM1 | C8 | CSI_D4 | F19 | VSTBY_REQ | R18 | | RAS | C14 | CSI_D5 | G18 | VSTBY_ACK | T20 | | CAS | C16 | CSI_D6 | E20 | POWER_FAIL | T19 | | SDWE | A15 | CSI_D7 | E18 | RESET_B | T18 | | SDCKE0 | D15 | CSI_D8 | G19 | POR_B | U19 | | SDCKE1 | C15 | CSI_D9 | F20 | CLKO | V20 | | SDCLK | B14 | CSI_MCLK | H18 | BOOT_MODE0 | V19 | | SDCLK_B | A14 | CSI_VSYNC | G20 | BOOT_MODE1 | W20 | | SDQS0 | B12 | CSI_HSYNC | H19 | CLK_SEL | W19 | | SDQS1 | B8 | CSI_PIXCLK | H20 | TEST_MODE | V18 | | EB0 | B3 | I2C1_CLK | F17 | OSC24M_EXTAL | Y15 | | EB1 | C5 | I2C1_DAT | G17 | OSC24M_XTAL | Y16 | | OE | D6 | CSPI1_MOSI | T4 | OSC32K_EXTAL | Y11 | | CS0 | C3 | CSPI1_MISO | W1 | OSC32K_XTAL | Y10 | | CS1 | D3 | CSPI1_SS0 | R4 | TAMPER_A | N10 | | CS2 | B16 | CSPI1_SS1 | V2 | TAMPER_B | N11 | | CS3 | A17 | CSPI1_SCLK | U3 | MESH_C | P11 | | CS4 | D5 | CSPI1_RDY | V1 | MESH_D | P12 | | CS5 | D4 | UART1_RXD | U2 | OSC_BYP | Y12 | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 Table 97. i.MX25 Signal Contact Assignment (continued) | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | Signal Name | Contact<br>Assignment | |-------------|-----------------------|-------------|-----------------------|-------------|-----------------------| | NF_CE0 | D2 | UART1_TXD | U1 | XP | V14 | | ECB | B2 | UART1_RTS | ТЗ | XN | U13 | | LBA | B1 | UART1_CTS | T2 | YP | V13 | | BCLK | D8 | UART2_RXD | P4 | YN | W12 | | RW | C4 | UART2_TXD | T1 | WIPER | U14 | | | | UART2_RTS | R3 | INAUX0 | U11 | | | | UART2_CTS | R2 | INAUX1 | V12 | | | | | | INAUX2 | U12 | Table 98 lists the i.MX25 no connect contact assignments. Table 98. i.MX25 No Connect Contact Assignments | Signal Name | Contact Assignment | |-------------|--------------------| | NC_BGA_B20 | B20 | | NC_BGA_E17 | E17 | | NC_BGA_H17 | H17 | | NC_BGA_J19 | J19 | | NC_BGA_M18 | M18 | | NC_BGA_P20 | P20 | | NC_BGA_U15 | U15 | | NC_BGA_U16 | U16 | | NC_BGA_V15 | V15 | | NC_BGA_V16 | V16 | | NC_BGA_V17 | V17 | | NC_BGA_W14 | W14 | | NC_BGA_Y2 | Y2 | | NC_BGA_Y14 | Y14 | | NC_BGA_Y17 | Y17 | Table 99. i.MX25 Ball Map Table 99. i.MX25 Ball Map (continued) | | _ | N | ω | 4 | Οī | တ | 7 | σ | 9 | 10 | | 12 | 13 | , 14 | 15 | 16 | 17 | 18 | 19 | 20 | |---|------------|-----------|------------|------------|-----------|-----------|-----------|----------|------|----------|----------|--------|------|----------|------|--------------|-----------------------------------------------------|---------------|-------------------|----------------------| | ~ | QGND | QGND | QGND | QGND | QGND | QVDD | QVDD | QGND | QGND | QGND | QGND | QVDD | QGND | QGND | QGND | USBPHY1_VDDA | 17 USBPHY1_VBUS | 18 USBPHY1_DM | USBPHY1_VDDA_BIAS | 20 SD1_CMD | | L | FEC_MDC | FEC_MDIO | FEC_TDATA0 | FEC_TX_CLK | QGND | NVCC_NFC | NVCC_NFC | NVCC_NFC | DNDD | QGND | QGND | QGND | QGND | DNDD | QGND | UPLL_VDD | USBPHY1_RREF | USBPHY1_DP | USBPHY1_VSSA | SD1_DATA0 | | Δ | FEC_RDATA0 | FEC_TX_EN | FEC_RX_DV | FEC_RDATA1 | QVDD | QVDD | QVDD | QGND UPLL_GND | USBPHY1_UPLLVDD | NC_BGA_M18 | SD1_DATA2 | SD1_CLK | | z | KPP_COL3 | KPP_COL2 | KPP_COL1 | KPP_ROW0 | NVCC_MISC | NVCC_MISC | NVCC_MISC | QVDD | QGND | TAMPER_A | TAMPER_B | QGND | QGND | NVCC_CRM | QGND | QGND | USBPHY1_RREF USBPHY1_UPLLVDD USBPHY1_UPLLVSS GPIO_C | GPIO_B | GPIO_A | SD1_DATA1 | | ס | KPP_COL0 | KPP_ROW3 | KPP_ROW2 | UART2_RXD | QGND | NVCC_LCDC | NVCC_LCDC | QVDD | QVDD | BAT_VDD | MESH_C | MESH_D | QGND | QGND | QGND | QGND | GPIO_C | GPIO_E | GPIO_D | NC_BGA_P20 | | R | KPP_ROW1 | UART2_CTS | UART2_RTS | CSPI1_SS0 | QGND | NVCC_LCDC | NVCC_LCDC | QGND NVCC_SDIO | VSTBY_REQ | GPIO_F | EXT_ARMCLK VSTBY_ACK | | ⊣ | UART2_TXD | UART1_CTS | UART1_RTS | CSPI1_MOSI | QGND FUSE_VDD | RESET_B | POWER_FAIL | VSTBY_ACK | i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 129 | ~ | 8 | < | C | | |--------------|------------------------|------------|---------------------|----| | QGND | CSPI1_MISO | CSPI1_RDY | UART1_TXD | _ | | NC_BGA_Y2 | PWM | CSPI1_SS1 | DXH_LTHAU | N | | LD11 | LD15 | OE_ACD | CSPI1_SCLK | ω | | LD10 | LD13 | LD14 | CONTRAST | 4 | | LD7 | LD9 | LD12 | LSCLK | ΩJ | | LD4 | LD6 | LD8 | ONASA | 6 | | LD0 | LD2 | LD5 | ONASH | 7 | | ODT | DE_B | LD1 | ED3 | œ | | SMT | TDI | TRSTB | SJC_MOD | 9 | | OSC32K_XTAL | RTCK | ТСК | DATL_DOAN | 10 | | OSC32K_EXTAL | NVCC_DRYICE | REF | INAUX0 | | | OSC_BYP | NA | INAUX1 | 2XUANI | 12 | | NGND_ADC | NVCC_ADC | ΥP | 13 XN | 13 | | NC_BGA_Y14 | NC_BGA_W14 | XP | 14 WIPER | 14 | | OSC24M_EXTAL | OSC24M_GND | NC_BGA_V15 | NC_BGA_U15 | 15 | | OSC24M_XTAL | OSC24M_VDD | NC_BGA_V16 | NC_BGA_U16 | 16 | | NC_BGA_Y17 | USBPHY2_VSS | NC_BGA_V17 | MPLL_GND | 17 | | USBPHY2_DP | USBPHY2_VDD USBPHY2_DP | TEST_MODE | MPLL_VDD | 18 | | USBPHY2_DM | CLK_SEL | BOOT_MODE0 | POR_B | 19 | | QGND | BOOT_MODE1 | CLKO | 20 UPLL_BYPCLK CLKO | 20 | ## 5 Revision History Table 100 summarizes revisions to this document. **Table 100. Revision History** | Rev. | Date | Revision | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 10/2009 | <ul> <li>Updated Table 1, "Ordering Information," to include new part numbers.</li> <li>Updated DRYICE description in Table 2, "i.MX25 Digital and Analog Modules."</li> <li>Updated REF signal description in Table 3, "Signal Considerations."</li> <li>Updated ESD damage immunity values in Table 4, "DC Absolute Maximum Ratings."</li> <li>Updated values in Table 10, "i.MX25 Power Mode Current Consumption."</li> <li>Added a note on timing in Section 3.2.1, "Power-Up Sequence."</li> <li>Added Table 11, "iMX25 Reduced Power Mode Current Consumption."</li> <li>Updated Table 51, "NFC Timing Parameters."</li> <li>Updated values in Table 52, "WEIM Bus Timing Parameters.</li> <li>Updated Table 81, "Touchscreen ADC Electrical Specifications."</li> </ul> | | 0 | 6/2009 | Initial release. | ### THIS PAGE INTENTIONALLY LEFT BLANK Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. ### THIS PAGE INTENTIONALLY LEFT BLANK Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MCIMX253DVM4, MCIMX257DVM4, MCIMX253CVM4, MCIMX253CVM4. i.MX25 Applications Processor for Consumer and Industrial Products, Rev. 1 #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com www.freescale.com/support #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Document Number: IMX25CEC Rev. 1 10/2009 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed intended or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM7TDMI-S is the trademark of ARM Limited. IEEE 802.3 is a registered trademark of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. © Freescale Semiconductor, Inc., 2009. All rights reserved.