

## **PSRAM**

# 8-Mbit (512K x 16)

# **Pseudo Static RAM**

#### **Features**

· Advanced low-power architecture

• High speed: 55 ns, 70 ns

Wide voltage range: 2.7V to 3.6V

Typical active current: 2 mA @ f = 1 MHz

Typical active current: 11 mA @ f = f<sub>MAX</sub>

Low standby power

Automatic power-down when deselected

#### **Functional Description**

The M24L816512SA is a high-performance CMOS pseudo static RAM (PSRAM) organized as 512K words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for portable applications such as cellular telephones. The device can be put into standby mode when deselected ( $\overline{\text{CE}}$  HIGH or both  $\overline{\text{BHE}}$  and  $\overline{\text{BLE}}$  are HIGH). The input/output pins (I/O0through I/O<sub>15</sub>) are placed in a high-impedance state when : deselected ( $\overline{\text{CE}}$  HIGH), outputs are disabled ( $\overline{\text{OE}}$  HIGH), both Byte High Enable and

Byte Low Enable are disabled ( $\overline{BHE}$ ,  $\overline{BLE}$  HIGH), or during a write operation ( $\overline{CE}$  LOW and  $\overline{WE}$  LOW).

Writing to the device is accomplished by taking Chip Enable( $\overline{CE}$  LOW) and Write Enable ( $\overline{WE}$ ) input LOW. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins(A<sub>0</sub> through A<sub>18</sub>). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$  LOW) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O<sub>8</sub> toI/O<sub>15</sub>. Refer to the truth table for a complete description of read and write modes.

#### Logic Block Diagram



Publication Date: Jun. 2009 Revision: 1.5 1/14



Pin Configuration[2, 3, 4] 48-ball VFBGA Top View



44-Pin TSOPII(Note\*)
Top View

|              | (Default) |      |       |        | (TypeA) |      |       |
|--------------|-----------|------|-------|--------|---------|------|-------|
| А4 П         | 1         | 44   | A5    | A4 🗆   | 1       | 44   | A5    |
| АЗ 🖥         | 2         | 43   | A6    | A3 🗆   | 2       | 43   | A6    |
| A2 🗖         | 3         | 42   | A7    | A2 🗆   | 3       | 42   | A7    |
| A1 🗖         | 4         | 41   | ŌĒ    | A1 🗆   | 4       | 41   | ŌĒ    |
| A0 🗖         | 5         | 40   | BHE   | A0 🗆   | 5       | 40   | BHE   |
| CE 🗖         | 6         | 39 🗖 | BLE   | CE [   | 6       | 39   | BLE   |
| 1/00 🗖       | 7         | 38   | I/O15 | I/O0 🗖 | 7       | 38   | I/O15 |
| I/O1 🗖       | 8         | 37   | I/O14 | I/O1 🗖 | 8       | 37   | 1/014 |
| 1/02 🗖       | 9         | 36   | I/O13 | I/O2 🗖 | 9       | 36   | I/O13 |
| I/O3 🗖       | 10        | 35   | I/O12 | I/O3 🗖 | 10      | 35   | 1/012 |
| Vcc □        | 11        | 34   | Vss   | Vcc 🗖  | 11      | 34   | Vss   |
| Vss □        | 12        | 33   | Vcc   | Vss 🗖  | 12      | 33   | Vcc   |
| 1/04 🗖       | 13        | 32   | I/O11 | I/O4 🗀 | 13      | 32   | 1/011 |
| 1/05 🗖       | 14        | 31   | I/O10 | I/O5 🗖 | 14      | 31   | I/O10 |
| 1/06 🗖       | 15        | 30   | 1/09  | I/06 🗆 | 15      | 30 þ | 1/09  |
| 1/07 🗖       | 16        | 29   | I/O8  | I/07 🗖 | 16      | 29   | 1/08  |
| WE $\square$ | 17        | 28   | A18   | WE L   | 17      | 28   | A8    |
| A16 🗖        | 18        | 27   | A8    | A18 🛚  | 18      | 27   | Α9    |
| A15 🗆        | 19        | 26   | A9    | A17 🗆  | 19      | 26   | A10   |
| A14 🗖        | 20        | 25   | A10   | A16 🗆  | 20      | 25   | A11   |
| A13 🗖        | 21        | 24   | A11   | A15 🗆  | 21      | 24   | A12   |
| A12 🗖        | 22        | 23 🗖 | A17   | A14 🗆  | 22      | 23   | A13   |

Note\*:

The default pin arrangement of TSOPII package of the device is as "Default" figure. User also can control pin 18~28 to turn into pin arrangement of "Type A" with software.

(The difference in pin arrangement between "Default" and "Type A" is pin  $18\sim28$ )



## Product Portfolio Product

|              |                   |         |                                |          |                                  |               | Po       | wer Diss           | ipation |                     |    |    |    |     |
|--------------|-------------------|---------|--------------------------------|----------|----------------------------------|---------------|----------|--------------------|---------|---------------------|----|----|----|-----|
| Droduot      | Product Speed(ns) |         | Operating I <sub>CC</sub> (mA) |          | - Standby, I <sub>SB2</sub> (μA) |               |          |                    |         |                     |    |    |    |     |
| Product      |                   |         | Speed(ns)                      | f = 1MHz |                                  | $f = f_{MAX}$ |          | Stariuby, ISB2(µA) |         |                     |    |    |    |     |
|              | Min. Typ. Max.    |         | Typ.[5]                        | Max.     | Typ.[5]                          | Max.          | Typ. [5] | Max.               |         |                     |    |    |    |     |
| M24L9465426A | 0.7               | 0.7     | 0.7                            | 0.7      | 2.7                              | 2.0           | 3.6      | 55                 | 2       | E                   | 44 | 22 | 55 | 100 |
| M24L816512SA | 2.1               | 2.7 3.0 |                                | 70       | 2                                | 5             | 11       | 17                 | 55      | 110(for Vcc > 3.3V) |    |    |    |     |

#### Notes:

- 2.DNU pins are to be left floating or tied to VSS.
- 3.Ball G2, H6 are the address expansion pins for the 16-Mbit and 32-Mbit densities respectively.
- 4.NC "no connect"—not connected internally to the die.
- 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC (typ)}$  and  $T_A = 25^{\circ}C$ .

Publication Date: Jun. 2009 Revision: 1.5 3/14



#### Maximum Ratings

(Above which the useful life may be impaired. For user guide-lines, not tested.)

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied .....-55°C to +125°C

Supply Voltage to Ground Potential ...-0.4V to 4.6V

DC Voltage Applied to Outputs
in High-Z State[6, 7, 8] .....-0.4V to 3.7V

DC Input Voltage[6, 7, 8] .....-0.4V to 3.7V

Output Current into Outputs (LOW) ......20 mA

| Static Discharge Voltage       | > 2001V  |
|--------------------------------|----------|
| (per MIL-STD-883, Method 3015) |          |
| Latch-up Current               | > 200 mA |

### **Operating Range**

| Range      | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>CC</sub> |
|------------|------------------------------------------|-----------------|
| Extended   | −25°C to +85°C                           | 2.7V to 3.6V    |
| Industrial | -40°C to +85°C                           | 2.7V to 3.6V    |

DC Electrical Characteristics (Over the Operating Range) [5, 6, 7, 8]

| _                |                                              |                                                                                                                                                                                                                   | _                                    |                          | -55         |                        |                          | -70         |                           |      |
|------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|-------------|------------------------|--------------------------|-------------|---------------------------|------|
| Parameter        | Description                                  | Test Condi                                                                                                                                                                                                        | Test Conditions                      |                          | Typ<br>.[5] | Max.                   | Min.                     | Typ.<br>[5] | Max.                      | Unit |
| V <sub>CC</sub>  | Supply Voltage                               |                                                                                                                                                                                                                   |                                      | 2.7                      | 3.0         | 3.6                    | 2.7                      | 3.0         | 3.6                       | V    |
| $V_{OH}$         | Output HIGH<br>Voltage                       | I <sub>OH</sub> = −0.1                                                                                                                                                                                            | mA                                   | V <sub>CC</sub> -<br>0.4 |             |                        | V <sub>CC</sub> -<br>0.4 |             |                           | ٧    |
| $V_{OL}$         | Output LOW<br>Voltage                        | I <sub>OL</sub> = 0.1 r                                                                                                                                                                                           | mA                                   |                          |             | 0.4                    |                          |             | 0.4                       | ٧    |
| V <sub>IH</sub>  | Input HIGH<br>Voltage                        |                                                                                                                                                                                                                   |                                      |                          |             | V <sub>CC</sub> + 0.4V | 0.8*<br>V <sub>CC</sub>  |             | V <sub>CC</sub> +0<br>.4V | ٧    |
| V <sub>IL</sub>  | Input LOW Voltage                            | f = 0                                                                                                                                                                                                             |                                      | -0.4                     |             | 0.4                    | -0.4                     |             | 0.4                       | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current                     | GND ≤V <sub>IN</sub>                                                                                                                                                                                              | -1                                   |                          | +1          | -1                     |                          | +1          | μA                        |      |
| I <sub>OZ</sub>  | Output Leakage<br>Current                    | $GND \leq V_{OUT} \leq V_{CC},$                                                                                                                                                                                   | Output Disabled                      | -1                       |             | +1                     | -1                       |             | +1                        | μA   |
|                  | V <sub>CC</sub> Operating                    | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                          | $V_{CC} = 3.6V$                      |                          | 11          | 22                     |                          | 11          | 17                        |      |
| I <sub>CC</sub>  | Supply Current                               | f = 1 MHz                                                                                                                                                                                                         | I <sub>OUT</sub> = 0mA<br>CMOS level |                          | 2           | 5                      |                          | 2           | 5                         | mA   |
| I <sub>SB1</sub> | Automatic CE Power-Down Current —CMOS Inputs | $\overline{CE} \ge V_{CC} - 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$ , $f = f_{MAX}$ (Address and Data Only), $f = 0$ ( $\overline{OE}$ , $\overline{WE}$ , $\overline{BHE}$ and $\overline{BLE}$ ) |                                      |                          | 100         | 400                    |                          | 100         | 400                       | μΑ   |
| I <sub>SB2</sub> | Automatic CE Power-Down                      | $\overline{CE} \ge V_{CC}-0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or                                                                                                                                                | V <sub>CC</sub> = 3.3V               |                          | 55          | 100                    |                          | 55          | 100                       | μA   |
|                  | Current —CMOS Inputs                         | $V_{IN} \leq 0.2V,$<br>f = 0                                                                                                                                                                                      | V <sub>CC</sub> = 3.6V               |                          |             | 110                    |                          |             | 110                       |      |

Capacitance[9]

| Parameter        | Description        | Test Conditions                  | Max. | Unit |
|------------------|--------------------|----------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | T <sub>A</sub> = 25°C, f = 1 MHz | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$           | 8    | pF   |

Thermal Resistance[9]

|           | 20.010                                  |                                                                          |     |      |
|-----------|-----------------------------------------|--------------------------------------------------------------------------|-----|------|
| Parameter | Description                             | Test Conditions                                                          | BGA | Unit |
| ΘЈΑ       | Thermal Resistance(Junction to Ambient) | Test conditions follow standard test                                     | 55  | °C/W |
| ΘJC       | Thermal Resistance (Junction to Case)   | methods and procedures for measuring thermal impedance, per EIA/ JESD51. | 17  | °C/W |

#### Notes

 $6.V_{IH(MAX)} = V_{CC} + 0.5V$  for pulse durations less than 20 ns.

 $7.V_{IL(MIN)} = -0.5V$  for pulse durations less than 20 ns.

8. Overshoot and undershoot specifications are characterized and are not 100% tested.

9.Tested initially and after design or process changes that may affect these parameters.

Publication Date: Jun. 2009 Revision: 1.5 4/14



#### AC Test Loads and Waveforms



| Parameters      | 3.0V V <sub>CC</sub> | Unit |
|-----------------|----------------------|------|
| R1              | 22000                | Ω    |
| R2              | 22000                | Ω    |
| R <sub>TH</sub> | 11000                | Ω    |
| $V_{TH}$        | 1.50                 | V    |

## Switching Characteristics Over the Operating Range[10, 11, 12, 13, 14]

| Doromotor            | Description                    | -55    | -55  |      | -70  |      |
|----------------------|--------------------------------|--------|------|------|------|------|
| Parameter            | Description                    | Min.   | Max. | Min. | Max. | Unit |
| Read Cycle           |                                |        |      |      |      |      |
| t <sub>RC</sub>      | Read Cycle Time                | 55[14] |      | 70   |      | ns   |
| t <sub>AA</sub>      | Address to Data Valid          |        | 55   |      | 70   | ns   |
| t <sub>OHA</sub>     | Data Hold from Address Change  | 5      |      | 5    |      | ns   |
| t <sub>ACE</sub>     | CE LOW to Data Valid           |        | 55   |      | 70   | ns   |
| t <sub>DOE</sub>     | OE LOW to Data Valid           |        | 25   |      | 35   | ns   |
| t <sub>LZOE</sub>    | OE LOW to LOW Z[11, 12]        | 5      |      | 5    |      | ns   |
| t <sub>HZOE</sub>    | OE HIGH to High Z[11, 12]      |        | 25   |      | 25   | ns   |
| t <sub>LZCE</sub>    | CE LOW to Low Z[11, 12]        | 5      |      | 5    |      | ns   |
| t <sub>HZCE</sub>    | CE HIGH to High Z[11, 12]      |        | 25   |      | 25   | ns   |
| t <sub>DBE</sub>     | BLE/BHE LOW to Data Valid      |        | 55   |      | 70   | ns   |
| t <sub>LZBE</sub>    | BLE/BHE LOW to Low Z[11, 12]   | 5      |      | 5    |      | ns   |
| t <sub>HZBE</sub>    | BLE/BHE HIGH to High Z[11, 12] |        | 10   |      | 25   | ns   |
| t <sub>SK</sub> [14] | Address Skew                   |        | 0    |      | 10   | ns   |

#### Notes

- 10. Test conditions assume signal transition time of 1V/ns or higher, timing reference levels of  $V_{CC(typ)}/2$ , input pulse levels of 0V to  $V_{CC(typ)}$ , and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance
- 11.  $t_{HZOE}$ ,  $t_{HZEE}$ , and  $t_{HZWE}$ transitions are measured when the outputs enter a high-impedance state.
- 12. High-Z and Low-Z parameters are characterized and are not 100% tested.
- 13. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates write.
- 14. To achieve 55-ns performance, the read access should be  $\overline{CE}$  controlled. In this case  $t_{ACE}$  is the critical parameter and  $t_{SK}$  is satisfied when the addresses are stable prior to chip enable going active. For the 70-ns cycle, the addresses must be stable within 10 ns after the start of the read cycle.

Publication Date: Jun. 2009 Revision: 1.5 5/14



Switching Characteristics (Over the Operating Range) (continued)[10, 11, 12, 13, 14]

| Parameter         | Description                   | -55  | -55  |      | 70   | Unit |
|-------------------|-------------------------------|------|------|------|------|------|
| Parameter         | Description                   | Min. | Max. | Min. | Max. | Onit |
| Write Cycle[13]   |                               |      |      |      |      |      |
| t <sub>WC</sub>   | Write Cycle Time              | 55   |      | 70   |      | ns   |
| t <sub>SCE</sub>  | CE LOW to Write End           | 45   |      | 55   |      | ns   |
| t <sub>AW</sub>   | Address Set-up to Write End   | 45   |      | 55   |      | ns   |
| t <sub>HA</sub>   | Address Hold from Write End   | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>   | Address Set-up to Write Start | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                | 40   |      | 55   |      | ns   |
| t <sub>BW</sub>   | BLE / BHE LOW to Write End    | 50   |      | 55   |      | ns   |
| t <sub>SD</sub>   | Data Set-up to Write End      | 42   |      | 42   |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End      | 0    |      | 0    |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High-Z[11, 12]      |      | 25   |      | 25   | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low-Z[11, 12]      | 5    |      | 5    |      | ns   |

#### **Switching Waveforms**

## Read Cycle 1 (Address Transition Controlled)[14, 15, 16]



## Read Cycle 2 (OE Controlled)[14, 15]



#### Notes:

- 15. WE is HIGH for Read Cycle.
- 16. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$

Publication Date: Jun. 2009 Revision: 1.5 6/14

 ${\it Elite \ Semiconductor \ Memory \ Technology \ Inc.}$ 



## **Switching Waveforms (continued)**

## Write Cycle 1 (WE Controlled) [12, 13, 17, 18, 19]



# Write Cycle 2 (CE Controlled) [12, 13, 17, 18, 19]



#### Notes:

17.Data I/O is high impedance if  $\overline{OE} \ge V_{IH}$ .

18.If Chip Enable goes INACTIVE simultaneously with  $\overline{WE}$  = HIGH, the output remains in a high-impedance state.

19. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.

Publication Date: Jun. 2009 Revision: 1.5 **7/14** 



# Switching Waveforms (continued) Write Cycle 3 (WE Controlled, OE LOW)[18, 19]



# Write Cycle 4 (BHE/BLE Controlled, OE LOW)[18, 19]





## **Avoid Timing**

ESMT Pseudo SRAM has a timing which is not supported at read operation, If your system has multiple invalid address signal shorter than  $t_{RC}$  during over 15 $\mu$ s at read operation shown as in Abnormal Timing, it requires a normal read timing at leat during 15 $\mu$ s shown as in Avoidable timing 1 or toggle  $\overline{CE}$  to high ( $\geq t_{RC}$ ) one time at least shown as in Avoidable Timing 2.

## **Abnormal Timing**



## **Avoidable Timing 1**



## **Avoidable Timing 2**





# Truth Table[20]

| CE | WE | ŌĒ | BHE | BLE | Inputs/Outputs                                                                                      | Mode                              | Power                      |
|----|----|----|-----|-----|-----------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                                                                                              | Deselect/Power-Down               | Standby (I <sub>SB</sub> ) |
| Χ  | Х  | Х  | Η   | Н   | High Z                                                                                              | Deselect/Power-Down               | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> )                                                     | Read (Upper Byte and Lower Byte)  | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>(I/O <sub>8</sub> –I/O <sub>15</sub> ) in High Z | Read (Lower Byte only)            | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | Data Out ( $I/O_8-I/O_{15}$ ); ( $I/O_0-I/O_7$ ) in High Z                                          | Read (Upper Byte only)            | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                                                                                              | Output Disabled                   | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High Z                                                                                              | Output Disabled                   | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High Z                                                                                              | Output Disabled                   | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> )                                                      | Write (Upper Byte and Lower Byte) | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>(I/O <sub>8</sub> –I/O <sub>15</sub> ) in High Z  | Write (Lower Byte Only)           | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н   | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>(I/O <sub>0</sub> –I/O <sub>7</sub> ) in High Z | Write (Upper Byte Only)           | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed (ns) | Ordering Code       | Package Type                                               | Operating Range |
|------------|---------------------|------------------------------------------------------------|-----------------|
| 55         | M24L816512SA-55BEG  | 48-ball Very Fine Pitch BGA (6.0 x 8.0 x 1.2 mm) (Pb-Free) | Extended        |
| 70         | M24L816512SA -70BEG | 48-ball Very Fine Pitch BGA (6.0 x 8.0 x 1.2 mm) (Pb-Free) | Extended        |
| 55         | M24L816512SA-55TEG  | 44-pin TSOPII (Pb-Free)                                    | Extended        |
| 70         | M24L816512SA-70TEG  | 44-pin TSOPII (Pb-Free)                                    | Extended        |
| 55         | M24L816512SA-55BIG  | 48-ball Very Fine Pitch BGA (6.0 x 8.0 x 1.2 mm) (Pb-Free) | Industrial      |
| 70         | M24L816512SA-70BIG  | 48-ball Very Fine Pitch BGA (6.0 x 8.0 x 1.2 mm) (Pb-Free) | Industrial      |
| 55         | M24L816512SA-55TIG  | 44-pin TSOPII (Pb-Free)                                    | Industrial      |
| 70         | M24L816512SA-70TIG  | 44-pin TSOPII (Pb-Free)                                    | Industrial      |

Note:

20.H = Logic HIGH, L = Logic LOW, X = Don't Care.

Publication Date: Jun. 2009 Revision: 1.5 10/14



## Package Diagrams

# 48-Ball (6 mm x 8mm x 1.2 mm) FBGA







PSRAM(400mil) 44-LEAD TSOP(II)



| Symbol | Dimension in mm |       |       | Dimension in inch |       |       |
|--------|-----------------|-------|-------|-------------------|-------|-------|
|        | Min             | Norm  | Max   | Min               | Norm  | Max   |
| Α      |                 |       | 1.20  |                   |       | 0.047 |
| A1     | 0.05            |       | 0.15  | 0.002             |       | 0.006 |
| A2     | 0.95            | 1.00  | 1.05  | 0.037             | 0.039 | 0.042 |
| В      | 0.30            |       | 0.45  | 0.012             |       | 0.018 |
| B1     | 0.30            | 0.35  | 0.40  | 0.012             | 0.014 | 0.016 |
| С      | 0.12            |       | 0.21  | 0.005             |       | 0.008 |
| C1     | 0.10            |       | 0.16  | 0.004             |       | 0.006 |
| D      | 18.28           | 18.41 | 18.54 | 0.720             | 0.725 | 0.730 |
| ZD     | 0.805 REF       |       |       | 0.0317 REF        |       |       |
| Е      | 11.56           | 11.76 | 11.96 | 0.455             | 0.463 | 0.471 |
| E1     | 10.03           | 10.16 | 10.29 | 0.395             | 0.400 | 0.4   |
| L      | 0.40            | 0.59  | 0.69  | 0.016             | 0.023 | 0.027 |
| L1     | 0.80 REF        |       |       | 0.031 REF         |       |       |
| е      | 0.80 BSC        |       |       | 0.0315 BSC        |       |       |
| θ      | 0°              |       | 8°    | 0°                |       | 8°    |



# **Revision History**

| Revision | Date                                                                                                 | Description                                                                          |  |
|----------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|
| 1.0      | 2008.02.27                                                                                           | Original                                                                             |  |
| 1.1      | 2008.03.24                                                                                           | Add I-grade for TSOPII package                                                       |  |
| 1.2      | 2008.06.23  1. Move Revision History to the last 2. Modify voltage range from 2.7V~3.3V to 2.7V~3.6V |                                                                                      |  |
| 1.3      | 2008.07.04                                                                                           | Add Industrial grade for BGA package                                                 |  |
| 1.4      | 2009.02.20                                                                                           | 1.Correct Logic Block Diagram     2.Correct the ball name of H1 in BGA configuration |  |
| 1.5      | 2009.06.22                                                                                           | Correct the ball name of D3 in BGA configuration                                     |  |



## **Important Notice**

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.

Publication Date: Jun. 2009 Revision: 1.5 14/14