

# STGIPS20K60

IGBT intelligent power module (IPM) 17 A, 600 V, DBC isolated SDIP-25L molded

### Features

- 17 A, 600 V 3-phase IGBT inverter bridge including control ICs for gate driving and freewheeling diodes
- 3.3 V, 5 V, 15 V CMOS/TTL inputs comparators with hysteresis and pull down / pull up resistors
- Internal bootstrap diode
- Interlocking function
- V<sub>CE(sat)</sub> negative temperature coefficient
- Short-circuit rugged IGBTs
- Undervoltage lockout
- Smart shutdown function
- Comparator for fault protection against over temperature and overcurrent
- DBC fully isolated package
- Isolation rating of 2500 Vrms/min

### Applications

- 3-phase inverters for motor drives
- Home appliances, such as washing machines, refrigerators, air conditioners

## Description

The STGIPS20K60 intelligent power module provides a compact, high performance AC motor drive for a simple and rugged design. It mainly targets low power inverters for applications such as home appliances and air conditioners. It combines ST proprietary control ICs with the most advanced short circuit rugged IGBT system

#### Table 1. Device summary

| Order code  | Marking   | Package  | Packaging |
|-------------|-----------|----------|-----------|
| STGIPS20K60 | GIPS20K60 | SDIP-25L | Tube      |



technology. Please refer to dedicated technical note TN0107 for mounting instructions.

# Contents

| 1 | Internal block diagram and pin configuration |  |  |  |  |
|---|----------------------------------------------|--|--|--|--|
| 2 | Electrical ratings                           |  |  |  |  |
|   | 2.1 Absolute maximum ratings 5               |  |  |  |  |
|   | 2.2 Thermal data                             |  |  |  |  |
| 3 | Electrical characteristics7                  |  |  |  |  |
|   | 3.1 Control part                             |  |  |  |  |
|   | 3.2 Waveforms definitions 12                 |  |  |  |  |
| 4 | Smart shutdown function 13                   |  |  |  |  |
| 5 | Applications information14                   |  |  |  |  |
|   | 5.1 Recommendations 15                       |  |  |  |  |
| 6 | Package mechanical data 16                   |  |  |  |  |
| 7 | Revision history                             |  |  |  |  |



# 1 Internal block diagram and pin configuration







57

| Table 2. | able 2. Pin description |                                                                    |  |
|----------|-------------------------|--------------------------------------------------------------------|--|
| Pin n°   | Symbol                  | Description                                                        |  |
| 1        | OUTU                    | High-side reference output for U phase                             |  |
| 2        | V <sub>bootU</sub>      | Bootstrap voltage for U phase                                      |  |
| 3        | LINU                    | Low-side logic input for U phase                                   |  |
| 4        | HINU                    | High-side logic input for U phase                                  |  |
| 5        | V <sub>CC</sub>         | Low voltage power supply                                           |  |
| 6        | OUT <sub>V</sub>        | High-side reference output for V phase                             |  |
| 7        | V <sub>boot V</sub>     | Bootstrap voltage for V phase                                      |  |
| 8        | GND                     | Ground                                                             |  |
| 9        | LINV                    | Low-side logic input for V phase                                   |  |
| 10       | HINV                    | High-side logic input for V phase                                  |  |
| 11       | OUT <sub>W</sub>        | High-side reference output for W phase                             |  |
| 12       | V <sub>boot W</sub>     | Bootstrap voltage for W phase                                      |  |
| 13       | LINW                    | Low-side logic input for W phase                                   |  |
| 14       | HINW                    | High-side logic input for W phase                                  |  |
| 15       | SD / OD                 | Shutdown logic input (active low) / open-drain (comparator output) |  |
| 16       | CIN                     | Comparator input                                                   |  |
| 17       | N <sub>W</sub>          | Negative DC input for W phase                                      |  |
| 18       | W                       | W phase output                                                     |  |
| 19       | Р                       | Positive DC input                                                  |  |
| 20       | N <sub>V</sub>          | Negative DC input for V phase                                      |  |
| 21       | V                       | V phase output                                                     |  |
| 22       | Р                       | Positive DC input                                                  |  |
| 23       | NU                      | Negative DC input for U phase                                      |  |
| 24       | U                       | U phase output                                                     |  |
| 25       | Р                       | Positive DC input                                                  |  |
|          |                         |                                                                    |  |

Table 2. Pin description

#### Figure 2. Pin layout (bottom view)



Doc ID 16098 Rev 2

# 2 Electrical ratings

## 2.1 Absolute maximum ratings

| Table 3. | Inverter part   |
|----------|-----------------|
|          | mit of tor part |

| Symbol                 | Parameter                                                                                                                                           | Value | Unit |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| V <sub>PN</sub>        | Supply voltage applied between P - $N_U$ , $N_V$ , $N_W$                                                                                            | 450   | V    |
| V <sub>PN(surge)</sub> | Supply voltage (surge) applied between P - $N_U^{}, \ N_V^{}, \ N_W^{}$                                                                             | 500   | V    |
| V <sub>CES</sub>       | Collector emitter voltage $(V_{IN}^{(1)} = 0)$                                                                                                      | 600   | V    |
| $\pm I_{C}^{(2)}$      | Each IGBT continuous collector current at $T_{C} = 25^{\circ}C$                                                                                     | 17    | A    |
| $\pm I_{CP}^{(3)}$     | Each IGBT pulsed collector current                                                                                                                  | 40    | А    |
| P <sub>TOT</sub>       | Each IGBT total dissipation at $T_{C} = 25^{\circ}C$                                                                                                | 42    | W    |
| t <sub>scw</sub>       | Short circuit withstand time, $V_{CE} = 0.5 V_{(BR)CES}$<br>T <sub>J</sub> = 125 °C, $V_{CC} = V_{boot} = 15 V$ , $V_{IN}$ <sup>(1)</sup> = 0 ÷ 5 V | 5     | μs   |

1. Applied between  $HIN_i$ ,  $\overline{LIN}_i$  and GND for i = U, V, W

2. Calculated according to the iterative formula:

$$I_{C}(T_{C}) = \frac{I_{j(max)} - I_{C}}{R_{thj-c} \times V_{CE(sat)(max)}(T_{j(max)}, I_{C}(T_{C}))}$$

3. Pulse width limited by max junction temperature

| Symbol                | Parameter                                                                                    | Value                               | Unit |
|-----------------------|----------------------------------------------------------------------------------------------|-------------------------------------|------|
| V <sub>OUT</sub>      | Output voltage applied between<br>OUT <sub>U,</sub> OUT <sub>V,</sub> OUT <sub>W</sub> - GND | $V_{boot}$ - 21 to $V_{boot}$ + 0.3 | V    |
| V <sub>CC</sub>       | Low voltage power supply                                                                     | -0.3 to +21                         | V    |
| V <sub>CIN</sub>      | Comparator input voltage                                                                     | -0.3 to V <sub>CC</sub> +0.3        | V    |
| V <sub>boot</sub>     | Bootstrap voltage applied between $V_{boot i}$ - OUT <sub>i</sub> for i = U, V, W            | -0.3 to 620                         | V    |
| V <sub>IN</sub>       | Logic input voltage applied between HIN, $\overline{\text{LIN}}$ and GND                     | -0.3 to 15                          | V    |
| V <sub>SD/OD</sub>    | Open drain voltage                                                                           | -0.3 to 15                          | V    |
| dV <sub>OUT</sub> /dt | Allowed output slew rate                                                                     | 50                                  | V/ns |

| Symbol           | Parameter                                                                                         | Value      | Unit |
|------------------|---------------------------------------------------------------------------------------------------|------------|------|
| V <sub>ISO</sub> | Isolation withstand voltage applied between each pin and heatsink plate (AC voltage, t = 60 sec.) | 2500       | V    |
| ТJ               | Operating junction temperature                                                                    | -40 to 125 | °C   |

### Table 5. Total system

### 2.2 Thermal data

| Table 6. | Thermal data |
|----------|--------------|
|          | inormai aata |

| Symbol            | Parameter                                     | Value | Unit |
|-------------------|-----------------------------------------------|-------|------|
| R <sub>thJC</sub> | Thermal resistance junction-case single IGBT  | 2.4   | °C/W |
|                   | Thermal resistance junction-case single diode | 5     | °C/W |



## **3** Electrical characteristics

 $(T_J = 25 \ ^{\circ}C \text{ unless otherwise specified})$ 

|                      |                                                                     |                                                                                                                          |      | Value |      |    |
|----------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-------|------|----|
| Symbol               | Parameter                                                           | Test conditions                                                                                                          |      |       | Unit |    |
|                      |                                                                     |                                                                                                                          | Min. | Тур.  | Max. |    |
| V                    | Collector-emitter                                                   | $V_{CC} = V_{boot} = 15 \text{ V}, V_{IN}^{(1)} = 0 \div 5 \text{ V},$<br>$I_{C} = 12 \text{ A}$                         | -    | 2.2   | 2.75 | v  |
| V <sub>CE(sat)</sub> | saturation voltage                                                  | $V_{CC} = V_{boot} = 15 \text{ V}, V_{IN}^{(1)} = 0 \div 5 \text{ V},$<br>$I_{C} = 12 \text{ A}, T_{J} = 125 \text{ °C}$ | -    | 1.8   |      | v  |
| I <sub>CES</sub>     | Collector-cut off current $(V_{IN}^{(1)}= 0 \text{ "logic state"})$ | $V_{CE} = 600 \text{ V}, V_{CC} = V_{Boot} = 15 \text{ V}$                                                               | -    |       | 100  | μΑ |
| V <sub>F</sub>       | Diode forward voltage                                               | $V_{IN}^{(1)} = 0$ "logic state", $I_C = 12 \text{ A}$                                                                   | -    |       | 3.8  | V  |
| Inductive            | load switching time and                                             | energy                                                                                                                   |      |       |      |    |
| t <sub>on</sub>      | Turn-on time                                                        |                                                                                                                          | -    | 300   | -    |    |
| t <sub>c(on)</sub>   | Crossover time (on)                                                 | V <sub>PN</sub> = 300 V,                                                                                                 | -    | 150   | -    |    |
| t <sub>off</sub>     | Turn-off time                                                       | $V_{PN} = 300 \text{ v},$<br>$V_{CC} = V_{boot} = 15 \text{ V},$                                                         | -    | 730   | -    | ns |
| t <sub>c(off)</sub>  | Crossover time (off)                                                | $V_{IN}^{(1)} = 0 \div 5 V,$<br>I <sub>C</sub> = 12 A                                                                    | -    | 170   | -    |    |
| t <sub>rr</sub>      | Reverse recovery time                                               |                                                                                                                          | -    | 60    | -    |    |
| Eon                  | Turn-on switching losses                                            | (see <i>Figure 3</i> )                                                                                                   | -    | 290   | -    | 1  |
| E <sub>off</sub>     | Turn-off switching losses                                           |                                                                                                                          | -    | 250   | -    | μJ |

|       |    | -        |      |
|-------|----|----------|------|
| Table | 7  | Inverter | nart |
| Table | 1. |          | ραιι |

1. Applied between HIN<sub>i</sub>,  $\overline{\text{LIN}}_{i}$  and GND for i = U, V, W. ( $\overline{\text{LIN}}$  inputs are active-low).

Note:  $t_{ON}$  and  $t_{OFF}$  include the propagation delay time of the internal drive.  $t_{C(ON)}$  and  $t_{C(OFF)}$  are the switching time of IGBT itself under the internally given gate driving condition.





Figure 3. Switching time test circuit







## 3.1 Control part

| Table 8. | Low voltage power sup | oply |
|----------|-----------------------|------|
|----------|-----------------------|------|

| Symbol                | Parameter                                   | Test conditions                                                                        | Min. | Тур. | Max. | Unit |
|-----------------------|---------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>cc_hys</sub>   | V <sub>cc</sub> UV hysteresis               |                                                                                        | 1.2  | 1.5  | 1.8  | V    |
| V <sub>cc_thON</sub>  | V <sub>cc</sub> UV turn ON threshold        |                                                                                        | 11.5 | 12   | 12.5 | V    |
| V <sub>cc_thOFF</sub> | V <sub>cc</sub> UV turn OFF threshold       |                                                                                        | 10   | 10.5 | 11   | V    |
| I <sub>qccu</sub>     | Undervoltage quiescent<br>supply current    | $V_{CC} = 10 V$<br>$\overline{SD}/OD = 5 V; \overline{LIN} = 5 V;$<br>HIN = 0, CIN = 0 |      |      | 450  | μA   |
| I <sub>qcc</sub>      | Quiescent current                           | $V_{cc} = 15 V$<br>$\overline{SD}/OD = 5 V; \overline{LIN} = 5 V$<br>HIN = 0, CIN = 0  |      |      | 3.5  | mA   |
| V <sub>ref</sub>      | Internal comparator (CIN) reference voltage |                                                                                        | 0.5  | 0.54 | 0.58 | V    |

### Table 9.Bootstrapped voltage

| Symbol                | Parameter                                      | Test conditions                                               | Min. | Тур. | Max. | Unit |
|-----------------------|------------------------------------------------|---------------------------------------------------------------|------|------|------|------|
| V <sub>BS_hys</sub>   | V <sub>BS</sub> UV hysteresis                  |                                                               | 1.2  | 1.5  | 1.8  | V    |
| V <sub>BS_thON</sub>  | V <sub>BS</sub> UV turn ON threshold           |                                                               | 10.6 | 11.5 | 12.4 | V    |
| V <sub>BS_thOFF</sub> | V <sub>BS</sub> UV turn OFF threshold          |                                                               | 9.1  | 10   | 10.9 | V    |
| I <sub>QBSU</sub>     | Undervoltage V <sub>BS</sub> quiescent current | $V_{BS} = 10 V$<br>SD/OD = 5 V; LIN and<br>HIN = 5 V; CIN = 0 |      | 70   | 110  | μA   |
| I <sub>QBS</sub>      | V <sub>BS</sub> quiescent current              | $V_{BS} = 15 V$<br>SD/OD = 5 V; LIN and<br>HIN = 5 V; CIN = 0 |      | 150  | 210  | μA   |
| R <sub>DS(on)</sub>   | Bootstrap driver on resistance                 | LVG ON                                                        |      | 120  |      | Ω    |

### Table 10. Logic inputs

| Symbol            | Parameter                        | Test conditions                       | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------|---------------------------------------|------|------|------|------|
| V <sub>il</sub>   | Low logic level voltage          |                                       |      |      | 0.8  | V    |
| V <sub>ih</sub>   | High logic level voltage         |                                       | 2.25 |      |      | V    |
| I <sub>HINh</sub> | HIN logic "1" input bias current | HIN = 15 V                            | 110  | 175  | 260  | μA   |
| I <sub>HINI</sub> | HIN logic "0" input bias current | HIN = 0 V                             |      |      | 1    | μA   |
| I <sub>LINI</sub> | LIN logic "0" input bias current | $\overline{\text{LIN}} = 0 \text{ V}$ | 3    | 6    | 20   | μA   |
| I <sub>LINh</sub> | LIN logic "1" input bias current | LIN = 15 V                            |      |      | 1    | μA   |
| I <sub>SDh</sub>  | SD logic "1" input bias current  | <u>SD</u> = 15 V                      | 30   | 120  | 300  | μA   |



### Table 10. Logic inputs (continued)

| Symbol           | Parameter                       | Test conditions       | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------|-----------------------|------|------|------|------|
| I <sub>SDI</sub> | SD logic "0" input bias current | $\overline{SD} = 0 V$ |      |      | 3    | μA   |
| Dt               | Dead time                       | see Figure 7          |      | 600  |      | ns   |

## Table 11.Sense comparator characteristics ( $V_{CC} = 15 V$ )

| Symbol              | Parameter                           | Test conditions                                                   | Min. | Тур. | Max. | Unit   |
|---------------------|-------------------------------------|-------------------------------------------------------------------|------|------|------|--------|
| I <sub>ib</sub>     | Input bias current                  | V <sub>CP+</sub> = 1 V                                            | -    |      | 3    | μA     |
| V <sub>ol</sub>     | Open-drain low-level output voltage | I <sub>od</sub> = - 3 mA                                          | -    |      | 0.5  | V      |
| t <sub>d_comp</sub> | Comparator delay                    | $\overline{SD}$ /OD pulled to 5 V through 100 k $\Omega$ resistor | -    | 90   | 130  | ns     |
| SR                  | Slew rate                           | $C_L = 180 \text{ pF}; \text{ R}_{pu} = 5 \text{ k}\Omega$        | -    | 60   |      | V/µsec |

### Table 12. Truth table

| Condition                                   | Logic input (V <sub>I</sub> ) |     |     | Output |     |  |
|---------------------------------------------|-------------------------------|-----|-----|--------|-----|--|
| Condition                                   | SD/OD                         | LIN | HIN | LVG    | HVG |  |
| Shutdown enable<br>half-bridge tri-state    | L                             | х   | х   | L      | L   |  |
| Interlocking<br>half-bridge tri-state       | н                             | L   | н   | L      | L   |  |
| 0 "logic state"<br>half-bridge tri-state    | н                             | н   | L   | L      | L   |  |
| 1 "logic state"<br>low side direct driving  | н                             | L   | L   | н      | L   |  |
| 1 "logic state"<br>high side direct driving | н                             | Н   | Н   | L      | Н   |  |

Note: X: don't care





Maximum  $I_{C(RMS)}$  current vs. switching frequency  $^{\left(1\right)}$ Figure 5.

1. Simulated curves refer to typical IGBT parameters and maximum  $\mathrm{R}_{\mathrm{thj-c.}}$ 



### 3.2 Waveforms definitions



Figure 7. Dead time and interlocking waveforms definitions



5

### 4 Smart shutdown function

The STGIPS20K60 integrates a comparator for fault sensing purposes. The comparator non-inverting input (CIN) can be connected to an external shunt resistor in order to implement a simple over-current protection function. When the comparator triggers, the device is set in shutdown state and both its outputs are set to low-level leading the half-bridge in tri-state. In the common overcurrent protection architectures the comparator output is usually connected to the shutdown input through a RC network, in order to provide a mono-stable circuit, which implements a protection time that follows the fault condition. Our smart shutdown architecture allows to immediately turn-off the output gate driver in case of overcurrent, the fault signal has a preferential path which directly switches off the outputs. The time delay between the fault and the outputs turn-off is no more dependent on the RC values of the external network connected to the shutdown voltage goes below the logic input lower threshold. Finally the smart shutdown function provides the possibility to increase the real disable time without increasing the constant time of the external RC network.







#### **Applications information** 5



Figure 9. Typical application circuit





### 5.1 Recommendations

- To prevent the input signals oscillation, the wiring of each input should be as short as possible.
- By integrating an application specific type HVIC inside the module, direct coupling to MCU terminals without any opto-coupler is possible.
- Each capacitor should be located as nearby the pins of IPM as possible.
- Low inductance shunt resistors should be used for phase leg current sensing.
- Electrolytic bus capacitors should be mounted as close to the module bus terminals as possible. Additional high frequency ceramic capacitor mounted close to the module pins will further improve performance.
- The SD/OD signal should be pulled up to 5 V / 3.3 V with an external resistor (see *Section 4: Smart shutdown function* for detailed info).

| Symbol            | Parameter                             | Conditions                                                       | Value |      |      | Unit |
|-------------------|---------------------------------------|------------------------------------------------------------------|-------|------|------|------|
| Symbol            | Farameter                             | Conditions                                                       | Min.  | Тур. | Max. | Unit |
| V <sub>PN</sub>   | Supply Voltage                        | Applied between P-Nu,Nv,Nw                                       |       | 300  | 400  | V    |
| V <sub>CC</sub>   | Control supply voltage                | Applied between V <sub>CC</sub> -GND                             | 13.5  | 15   | 18   | V    |
| V <sub>BS</sub>   | High side bias voltage                | Applied between $V_{BOOTi}$ -OUT <sub>i</sub> for i=U,V,W        |       |      | 18   | V    |
| t <sub>dead</sub> | Blanking time to<br>prevent Arm-short | For each input signal                                            | 1     |      |      | μs   |
| f <sub>PWM</sub>  | PWM input signal                      | -40°C < T <sub>c</sub> < 100°C<br>-40°C < T <sub>j</sub> < 125°C |       |      | 20   | kHz  |

#### Table 13. Recommended operating conditions



## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

Please refer to dedicated technical note TN0107 for mounting instructions.

| Dim  |       | (mm.) |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| A    | 44    |       | 44.8  |
| A1   | 0.95  |       | 1.75  |
| A2   | 1.2   |       | 2     |
| A3   | 39    |       | 39.8  |
| В    | 21.6  |       | 22.4  |
| B1   | 11.45 |       | 12.25 |
| B2   | 24.83 | 25.22 | 25.63 |
| С    | 5     |       | 5.8   |
| C1   | 6.4   |       | 7.4   |
| C2   | 11.1  |       | 12.1  |
| е    | 1.95  | 2.35  | 2.75  |
| e1   | 3.2   | 3.6   | 4     |
| e2   | 4.3   | 4.7   | 5.1   |
| e3   | 6.1   | 6.5   | 6.9   |
| F    | 0.8   | 1.0   | 1.2   |
| F1   | 0.3   | 0.5   | 0.7   |
| R    | 1.35  |       | 2.15  |
| Т    | 0.4   | 0.55  | 0.7   |

Table 14. SDIP-25L package mechanical data







Doc ID 16098 Rev 2

# 7 Revision history

| Table 15. | Document revision history |
|-----------|---------------------------|
|-----------|---------------------------|

| Date        | Revision | Changes                                                                                                                                                                                 |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Aug-2009 | 1        | Initial release                                                                                                                                                                         |
| 01-Jul-2010 | 2        | Document status promoted from preliminary to datasheet.<br>Updated package mechanical data ( <i>Section 6: Package mechanical data</i> ).<br>Minor text changes to improve readability. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 16098 Rev 2