## Phase-Locked Loop ## **High-Performance Silicon-Gate CMOS** The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs. The IN74HC4046A phase-locked loop contains three phase comparators, a voltage-controlled oscillator (VCO) and unity gain op-amp DEM $_{\rm OUT}$ . The comparators have two common signal inputs, COMP $_{\rm IN}$ , and SIG $_{\rm IN}$ . Input SIG $_{\rm IN}$ and COMP $_{\rm IN}$ can be used directly coupled to large voltage signals, or indirectly coupled (with a series capacitor to small voltage signals). The self-bias circuit adjusts small voltage signals in the linear region of the amplifier. Phase comparator 1 (an exclusive OR gate) provides a digital error signal PC1 $_{\rm OUT}$ and maintains 90 degrees phase shift at the center frequency between SIG $_{\rm IN}$ and COMP $_{\rm IN}$ signals (both at 50% duty cycle). Phase comparator 2 (with leading-edge sensing logic) provides digital error signals PC2 $_{\rm OUT}$ and PCP $_{\rm OUT}$ and maintains a 0 degree phase shift between SIG $_{\rm IN}$ and COMP $_{\rm IN}$ signals (duty cycle is immaterial). The linear VCO produces an output signal VCO $_{\rm OUT}$ whose frequency is determined by the voltage of input VCO $_{\rm IN}$ signal and the capacitor and resistors connected to pins C1A, C1B, R1 and R2. The unity IN74HC4046A gain op-amp output $DEM_{OUT}$ with an external resistor is used where the $VCO_{IN}$ signal is needed but no loading can be tolerated. The inhibit input, when high, disables the VCO and all on-amps to minimize standby power consumption. Applications include FM and FSK modulation and demodulation, frequency synthesis and multiplication, frequency discrimination, tone decoding, data synchronization and conditioning, voltage-to-frequency conversion and motor speed control - Low Power Consumption Characteristic of CMOS Device - Operating Speeds Similary to LS/ALSTTL - Wide Operating Voltage Range: 3.0 to 6.0 V - Low Input Current: 1.0 μA Maximum (except SIG<sub>IN</sub> and COMP<sub>IN</sub>) - Low Quiescent Current: 80 µA Maximum (VCO disabled) - High Noise Immunity Characteristic of CMOS Devices - Diode Protection on all Inputs #### PIN ASSIGNMENT | Pin No. | Symbol | Name and Function | |---------|-------------------------------|-------------------------------| | 1 | PCP <sub>OUT</sub> | Phase Comparator Pulse Output | | 2 | PC1 <sub>OUT</sub> | Phase Comparator 1 Output | | 3 | $COMP_{IN}$ | Comparator Input | | 4 | $VCO_{OUT}$ | VCO Output | | 5 | INH | Inhibit Input | | 6 | C1A | Capacitor C1 Connection A | | 7 | C1B | Capacitor C1 Connection B | | 8 | GND | Ground (0 V) V <sub>SS</sub> | | 9 | $ m VCO_{IN}$ | VCO Input | | 10 | $\mathrm{DEM}_{\mathrm{OUT}}$ | Demodulator Output | | 11 | R1 | Resistor R1 Connection | | 12 | R2 | Resistor R2 Connection | | 13 | $PC2_{OUT}$ | Phase Comparator 2 Output | | 14 | $SIG_{IN}$ | Signal Input | | 15 | PC3 <sub>OUT</sub> | Phase Comparator 3 Output | | 16 | $V_{CC}$ | Positive Supply Voltage | #### MAXIMUM RATINGS\* | Symbol | Parameter | Value | Unit | |-----------|-------------------------------------------------------------------------------|-----------------------|------| | $V_{CC}$ | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | $V_{IN}$ | DC Input Voltage (Referenced to GND) | -1.5 to $V_{CC}$ +1.5 | V | | $V_{OUT}$ | DC Output Voltage (Referenced to GND) | -0.5 to $V_{CC}$ +0.5 | V | | $I_{IN}$ | DC Input Current, per Pin | ±20 | mA | | $I_{OUT}$ | DC Output Current, per Pin | ±25 | mA | | $I_{CC}$ | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | $P_{D}$ | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+ | 750<br>500 | mW | | Tstg | Storage Temperature | -65 to +150 | °C | | $T_L$ | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) | 260 | °C | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. SOIC Package: : - 7 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|--------------------|------| | $V_{CC}$ | DC Supply Voltage (Referenced to GND) VCO only | 3.0 | 6.0 | V | | $V_{CC}$ | DC Supply Voltage (Referenced to GND) NON-VCO | 2.0 | 6.0 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | $V_{CC}$ | V | | $T_{A}$ | Operating Temperature, All Package Types | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) $V_{CC} = 2.0 \text{ V} $ $V_{CC} = 4.5 \text{ V} $ $V_{CC} = 6.0 \text{ V} $ | 0<br>0<br>0 | 1000<br>500<br>400 | ns | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{IN}$ and $V_{OUT}$ should be constrained to the range $GND \le (V_{IN}) \le V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. <sup>+</sup>Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C # [Phase Comparator Section] DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Gua | ranteed L | Limit | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------|--------------------------------|---------------------------------|------| | Symbol | Parameter | Test Conditions | V | 25 °C<br>to<br>-55°C | ≤85<br>°C | ≤125<br>°C | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage DC<br>Coupled<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | $V_{OUT} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$\mid I_{OUT} \mid \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | $V_{IL}$ | Maximum Low -<br>Level Input Voltage<br>DC Coupled<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V | | $ m V_{OH}$ | Minimum High-Level<br>Output Voltage<br>PCP <sub>OUT</sub> , PCn <sub>OUT</sub> | $\begin{aligned} &V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \\ & I_{\text{OUT}} \leq 20 \mu\text{A} \end{aligned}$ $\begin{aligned} &V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \\ & I_{\text{OUT}} \leq 4.0 \text{ mA} \end{aligned}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage Q <sub>a</sub> -Q <sub>h</sub><br>PCP <sub>OUT</sub> , PCn <sub>OUT</sub> | $ I_{OUT} \le 5.2 \text{ mA}$ $ V_{IN}=V_{IH} \text{ or } V_{IL} $ $ I_{OUT} \le 20 \mu\text{A}$ | 6.0<br>2.0<br>4.5<br>6.0 | 5.48<br>0.1<br>0.1<br>0.1 | 5.34<br>0.1<br>0.1<br>0.1 | 5.2<br>0.1<br>0.1<br>0.1 | V | | | | $V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$\mid I_{\text{OUT}} \mid \le 4.0 \text{ mA}$<br>$\mid I_{\text{OUT}} \mid \le 5.2 \text{ mA}$ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.4<br>0.4 | | | $I_{IN}$ | Maximum Input<br>Leakage Current<br>SIG <sub>IN</sub> , COMP <sub>IN</sub> | V <sub>IN</sub> =V <sub>CC</sub> or GND | 2.0<br>3.0<br>4.5<br>6.0 | ±3.0<br>±7.0<br>±18.0<br>±30.0 | ±4.0<br>±9.0<br>±23.0<br>±38.0 | ±5.0<br>±11.0<br>±27.0<br>±45.0 | μА | | I <sub>OZ</sub> | Maximum Three-<br>State Leakage<br>Current PC2 <sub>OUT</sub> | Output in High-Impedance State $V_{IN} = V_{IL}$ or $V_{IH}$ $V_{OUT} = V_{CC}$ or GND | 6.0 | ±0.5 | ±5.0 | ±10 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package) (VCO disabled) Pins 3,5 and 14 at V <sub>CC</sub> Pin 9 at GND; Input Leacage at Pin 3 and 14 to be excluded | $V_{IN}$ = $V_{CC}$ or GND $I_{OUT}$ = $0\mu A$ | 6.0 | 4.0 | 40 | 160 | μА | # $\begin{tabular}{ll} \textbf{[Phase Comparator Section]} \\ \textbf{AC ELECTRICAL CHARACTERISTICS} \ (C_L = 50 pF, Input \ t_r = t_f = 6.0 \ ns) \\ \end{tabular}$ | | | $V_{CC}$ | Guaranteed Limit | | | | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|------------------|------| | Symbol | Parameter | V | 25 °C to<br>-55°C | ≤85°C | ≤125°C | Unit | | $t_{PLH}$ , $t_{PHL}$ | Maximum Propagation Delay, $SIG_{IN}/COMP_{IN}$ to $PC1_{OUT}$ (Figure 1) | 2.0<br>4.5<br>6.0 | 175<br>35<br>30 | 220<br>44<br>37 | 265<br>53<br>45 | ns | | $t_{\rm PLH}$ , $t_{\rm PHL}$ | Maximum Propagation Delay, SIG <sub>IN</sub> /COMP <sub>IN</sub> to PCP <sub>OUT</sub> (Figure 1) | 2.0<br>4.5<br>6.0 | 340<br>68<br>58 | 425<br>85<br>72 | 510<br>102<br>87 | ns | | $t_{\rm PLH},t_{\rm PHL}$ | Maximum Propagation Delay , $SIG_{IN}/COMP_{IN}$ to $PC3_{OUT}$ (Figure 1) | 2.0<br>4.5<br>6.0 | 270<br>54<br>46 | 340<br>68<br>58 | 405<br>81<br>69 | ns | | $t_{PLZ}, t_{PHZ}$ | $\begin{array}{c} \text{Maximum Propagation Delay , SIG}_{\text{IN}}\text{/COMP}_{\text{IN}} \\ \text{Output Disable Time to PC2}_{\text{OUT}} \\ \text{(Figures 2 and 3)} \end{array}$ | 2.0<br>4.5<br>6.0 | 200<br>40<br>34 | 250<br>50<br>43 | 300<br>60<br>51 | ns | | $t_{PZL}$ , $t_{PZH}$ | $\begin{array}{c} \text{Maximum Propagation Delay , SIG}_{\text{IN}}\text{/COMP}_{\text{IN}} \\ \text{Output Enable Time to PC2}_{\text{OUT}} \\ \text{(Figures 2 and 3)} \end{array}$ | 2.0<br>4.5<br>6.0 | 230<br>46<br>39 | 290<br>58<br>49 | 345<br>69<br>59 | ns | | $t_{TLH}$ , $t_{THL}$ | Maximum Output Transition Time (Figure 1) | 2.0<br>4.5<br>6.0 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns | # [VCO Section] DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Guaranteed Limit | | | | |-------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|---------------------|---------------------|------| | Symbol | Parameter | Test Conditions | V | 25 °C to-55°C | ≤85°C | ≤125°C | Unit | | $V_{IH}$ | Minimum High-Level<br>Input Voltage INH | $V_{OUT} = 0.1 \text{ V or}$<br>$V_{CC} = 0.1 \text{ V}$<br>$ I_{OUT} \le 20 \mu\text{A}$ | 3.0<br>4.5<br>6.0 | 2.1<br>3.15<br>4.2 | 2.1<br>3.15<br>4.2 | 2.1<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low -Level<br>Input Voltage INH | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT} \le 20 \mu A$ | 3.0<br>4.5<br>6.0 | 0.90<br>1.35<br>1.8 | 0.90<br>1.35<br>1.8 | 0.90<br>1.35<br>1.8 | V | | $V_{\mathrm{OH}}$ | Minimum High-Level<br>Output Voltage<br>VCO <sub>OUT</sub> | $\begin{vmatrix} V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \\ I_{\text{OUT}} \le 20 \ \mu\text{A} \end{vmatrix}$ | 3.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $ \begin{vmatrix} V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \\ I_{\text{OUT}} \leq 4.0 \text{ mA} \\ I_{\text{OUT}} \leq 5.2 \text{ mA} \end{vmatrix} $ | 4.5<br>6.0 | 3.98<br>5.48 | 3.84<br>5.34 | 3.7<br>5.2 | | | $V_{ m OL}$ | Maximum Low-Level<br>Output Voltage<br>VCO <sub>OUT</sub> | $V_{IN}=V_{IH} \text{ or } V_{IL}$<br>$ I_{OUT} \le 20 \ \mu\text{A}$ | 3.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $ \begin{vmatrix} V_{\text{IN}} = V_{\text{IH}} \text{ or } V_{\text{IL}} \\ \mid I_{\text{OUT}} \mid \leq 4.0 \text{ mA} \\ \mid I_{\text{OUT}} \mid \leq 5.2 \text{ mA} \end{vmatrix} $ | 4.5<br>6.0 | 0.26<br>0.26 | 0.33<br>0.33 | 0.4<br>0.4 | | (continued) ## [VCO Section] DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) - continued | | | | $V_{CC}$ | Guaranteed Limit | | | | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|------| | Symbol | Parameter | Test Conditions | V | | C to<br>5°C | ≤83 | 5°C | ≤12 | £5°C | Unit | | $I_{\rm IN}$ | Maximum Input<br>Leakage Current INH,<br>VCO <sub>IN</sub> | $V_{IN} = V_{cc}$ or GND | 6.0 | 0 | .1 | 1 | .0 | 1 | .0 | μА | | V <sub>VCOIN</sub> | Operating Voltage Range at VCO <sub>IN</sub> over the range specified for R1; For linearity see Fig.13A, Parallel value of R1 and R2 should be >2.7 k $\Omega$ | INH= V <sub>IL</sub> | 3.0<br>4.5<br>6.0 | Min<br>0.1<br>0.1<br>0.1 | Max<br>1.0<br>2.5<br>4.0 | Min<br>0.1<br>0.1<br>0.1 | Max<br>1.0<br>2.5<br>4.0 | Min<br>0.1<br>0.1<br>0.1 | Max<br>1.0<br>2.5<br>4.0 | V | | R1 | Resistor Range | | 3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | kΩ | | R2 | | | 3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | 3.0<br>3.0<br>3.0 | 300<br>300<br>300 | | | C1 | Capacitor Range | | 3.0<br>4.5<br>6.0 | 40<br>40<br>40 | No<br>Li-<br>mit | | | | | pF | ### [VCO Section] ## **AC ELECTRICAL CHARACTERISTICS** (C<sub>L</sub>=50pF,Input t<sub>r</sub>=t<sub>f</sub>=6.0 ns) | | | $V_{CC}$ | ( | | Guaranteed Limit | | | | | | | |--------|-------------------------------------------------------------------|-------------------|-------------------|-------------|------------------|-----|-----|------|------|--|--| | Symbol | Parameter | V | | C to<br>5°C | ≤83 | 5°C | ≤12 | 25°C | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | Δf/T | Frequency Stability with Temperature<br>Changes (Figures 11A,B,C) | 3.0<br>4.5<br>6.0 | | | | | | | %/K | | | | fo | VCO Center Frequency<br>(Duty Factor = 50%)<br>(Figures 12A,B,C) | 3.0<br>4.5<br>6.0 | 3<br>11<br>13 | | | | | | MHz | | | | ΔfVCO | VCO Frequency Linearity | 3.0<br>4.5<br>6.0 | See Figures 13A,B | | % | | | | | | | | 9VCO | Duty Factor at VCO <sub>OUT</sub> | 3.0<br>4.5<br>6.0 | Typical 50% | | | | % | | | | | ## [Demodulator Section] DC ELECTRICAL CHARACTERISTICS | | | | $V_{CC}$ | | Guaranteed Limit | | nit | | | | |------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------|----------------|-------------------|---------|---------|-----|-----|------| | Symbol | Parameter | Test Conditions | V | | C to | ≤83 | 5°C | ≤12 | 5°C | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | RS | Resistor Range | At RS > $300 \text{ k}\Omega$<br>the Leakage<br>Current can<br>Influence<br>VDEM <sub>OUT</sub> | 3.0<br>4.5<br>6.0 | 50<br>50<br>50 | 300<br>300<br>300 | | | | | kΩ | | V <sub>OFF</sub> | Offset Voltage VCO <sub>IN</sub> to VDEM <sub>OUT</sub> | $V_{\rm I} = {\rm VVCO_{\rm IN}} = 1/2~V_{\rm CC}; {\rm Values}$ taken over RS Range | 3.0<br>4.5<br>6.0 | | | See Fig | gure 10 | | | mV | | RD | Dynamic Output<br>Resistance at DEM <sub>OUT</sub> | $VDEM_{OUT} = 1/2 V_{CC}$ | 3.0<br>4.5<br>6.0 | | | Typica | ıl 25 Ω | | | Ω | Figure 1. Switching Waveforms Figure 2. Switching Waveforms Figure 3. Switching Waveforms Figure 4. Test Circuit #### **DETAILED CIRCUIT DESCRIPTION** #### **Voltage Controlled Oscillator/Demodulator Output** The VCO requires two or three external components to operate. These are R1, R2, C1. Resistor R1 and Capacitor C1 are selected to determine the center frequency of the VCO (see typical performance curves Figure 12). R2 can be used to set the offset frequency with 0 volts at VCO input. For example, if R2 is decreased, the offset frequency is increased. If R2 is omitted the VCO range is from 0 Hz. By increasing the value of R2 the lock range of the PLL is increased and the gain (volts/Hz) is decreased. Thus, for a narrow lock range, large swings on the VCO input will cause less frequency variation. Internally, the resistors set a current in a current mirror, as shown in Figure 5. The mirrored current drives one side of the capacitor. Once the voltage across the capacitor charges up to $V_{\rm ref}$ of the comparators, the oscillator logic flips the capacitor which causes the mirror to change the opposite side of the capacitor. The output from the internal logic is then taken to VCO output (Pin4). The input to the VCO is a very high impedance CMOS input and thus will not load down the loop filter, easing the filters design. In order to make signals at the VCO input accessible without degrading the loop performance, the VCO input voltage is buffered through a unity gain Op-amp, to Demod Output. This Op-amp can drive loads of 50K ohms or more and provides no loading effects to the VCO input voltage (see Figure 10). An inhibit input is provided to allow disabling of the VCO and all Op-amps (see Figure 5). This is useful if the internal VCO is not being used. A logic high on inhibit disables the VCO and all Op-amps, minimizing standby power consumption. The output of the VCO is a standard high speed CMOS output with an equivalent LS-TTL fan out of 10. The VCO output is approximately a square wave. This output can either directly feed the $COMP_{IN}$ of the phase comparators or feed external prescalers (counters) to enable frequency synthesis. Figure 5. Logic Diagram for VCO #### **Phase Comparators** All three phase comparators have two inputs, $SIG_{IN}$ and $COMP_{IN}$ . The $SIG_{IN}$ and $COMP_{IN}$ have a special DC bias network that enables AC coupling of input signals. If the signals are not AC coupled, standard IN74HC input levels are required. Both input structures are shown in Figure 6. The outputs of these comparators are essentially standard IN74HC outputs (comparator 2 is TRI-STATEABLE). In normal operation $V_{\rm CC}$ and ground voltage levels are fed to the loop filter. This differs from some phase detectors which supply a current to the loop filter and should be considered in the design. Figure 6. Logic Diagram for Phase Comparators #### **Phase Comparator 1** This comparator is a simple XOR gate similar to the IN74HC86. Its operation is similar to an overdriven balanced modulator. To maximize lock range the input frequencies must have a 50% duty cycle. Typical input and output waveforms are shown in Figure 7. The output of the phase detector feeds the loop filter which averages the output voltage. The frequency range upon which the PLL will lock onto if initially out of lock is defined as the capture range. The capture range for phase detector 1 is dependent on the loop filter design. The capture range can be as large as the lock range, which is equal to the VCO frequency range. To see how the detector operates, refer to Figure 7. When two square wave signals are applied to this comparator, an output waveform (whose duty cycle is dependent on the phase difference between the two signals) results. As the phase difference increases, the output duty cycle increases and the voltage after the loop filter increases. In order to achieve lock when the PLL input frequency increases, the VCO input voltage must increase and the phase difference between COMP $_{\rm IN}$ and SIG $_{\rm IN}$ will increase. At an input frequency equal to $f_{\rm min}$ , the VCO input is at 0 V Figure 7. Typical Waveforms for PLL Using Phase Comparator 1 This requires the phase detector output to be grounded; hence, the two input signals must be in phase. When the input frequency is $f_{max}$ , the VCO input must be $V_{CC}$ and the phase detector inputs must be 180 degrees out of phase. The XOR is more susceptible to locking onto harmonics of the $SIG_{IN}$ than the digital phase detector 2. For instance, a signal 2 times the VCO frequency results in the same output duty cycle as a signal equal to the VCO frequency. The difference is that the output frequency of the 2f example is twice that of the other example. The loop filter and VCO range should be designed to prevent locking on to harmonics. #### **Phase Comparator 2** This detector is a digital memory network. It consists of four flip-flops and some gating logic, a three state output and a phase pulse output as shown in Figure 6. This comparator acts only on the positive edges of the input signals and is independent of duty cycle. Phase comparator 2 operates in such a way as to force the PLL into lock with 0 phase difference between the VCO output and the signal input positive waveform edges. Figure 8 shows some typical loop waveforms. First assume that $SIG_{IN}$ is leading the $COMP_{IN}$ . This means that the VCO's frequency must be increased to bring its leding edge into proper phase alignment. Thus the phase detector 2 output is set high. This will cause the loop filter to charge up the VCO input, increasing the VCO frequency. Once the leading edge of the $COMP_{IN}$ is detected, the output goes TRI-STATE holding the VCO input at the loop filter voltage. If the VCO still lags the $SIG_{IN}$ then the phase detector will again charge up the VCO input for the time between the leading edges of both waveforms. If the VCO leads the $SIG_{IN}$ then when the leading edge of the VCO is seen; the output of the phase comparator goes low. This discharges the loop filter until the leading edge of the $SIG_{IN}$ is detected at which time the output disables itself again. This has the effect of slowing down the VCO to again make the rising edges of both waveforms coincidental. When the PLL is out of lock, the VCO will be running either slower or faster than the $SIG_{IN}$ . If it is running slower the phase detector will see more $SIG_{IN}$ rising edges and so the output of the phase comparator will be high a majority of the time, raising the VCO's frequency. Conversely, if the VCO is running faster than the $SIG_{IN}$ , the output of the detector will be low most of the time and the VCO's output frequency will be decreased. As one can see, when the PLL is locked, the output of phase comparator 2 will be disabled except for minor corrections at the leading edge of the waveforms. When $PC_2$ is TRI-STATED, the PCP output is high. This output can be used to determine when the PLL is in the locked condition. This detector has several interesting characteristics. Over the entire VCO frequency range there is no phase difference between the $COMP_{IN}$ and the $SIG_{IN}$ . The lock range of the PLL is the same as the capture range. Minimal power was consumed in the loop filter since in lock the detector output is a high impedance. When no $SIG_{IN}$ is present, the detector will see only VCO leading edges, so the comparator output will stay low, forcing the VCO to $f_{min}$ . Phase comparator 2 is more susceptible to noise, causing the PLL to unlock. If a noise pulse is seen on the $SIG_{IN}$ , the comparator treats it as another positive edge of the $SIG_{IN}$ and will cause the output to go high until the VCO leding edge is see, potentially for an entire $SIG_{IN}$ period. This would cause the VCO to speed up during that time. When using $PC_1$ , the output of that phase detector would be disturbed for only the short duration of the noise spike and would cause less upset. #### Phase Comparator 3 This is positive edge-triggered sequential phase detector using an RS flip-flop as shown in Figure 6. When the PLL is using this comparator, the loop is controlled by positive signal transitions and the duty factors of SIG<sub>IN</sub> and COMP<sub>IN</sub> are not important. It has some similar characteristics to the edge sensitive comparator. To see how this detector works, assume input pulses are applied to the SIGN<sub>IN</sub> and COMP<sub>IN</sub>'s as shown in Figure 9. When the SIGN<sub>IN</sub> leads the COMP<sub>IN</sub>, the flop is set. This will charge the loop filter and cause the VCO to speed up, bringing the comparator into phase with the SIG<sub>IN</sub>. The phase angle between SIG<sub>IN</sub> and COMP<sub>IN</sub> varies from 0° to 360° and is 180° at fo. The voltage swing for PC3 is greater than for PC2 but consequently has more ripple in the signal to the VCO . When no SIG<sub>IN</sub> is present the VCO will be forced to f<sub>max</sub> as opposed to fmin when PC<sub>2</sub> is used. The operating characteristics of all three phase comparators tors should be compared to the requirement of the system design and the appropriate one should be used. Figure 8. Typical Waveforms for PLL Using Phase Comparator 2 Figure 9. Typical Waveforms for PLL Using Phase Comparator 3 15 R1=3.0 $k\Omega$ 10 FREQUENCY STABILITY (%) R1=100 kΩ R1=300 kΩ R1=100 $k\Omega$ R1=300 kΩ $V_{CC} = 3.0 \text{ V}$ -10 C1 = 100 pF; R2 = ∞; V<sub>VCOIN</sub>=1/3 V<sub>CC</sub> R1=3.0 kΩ -15 └ -100 -50 100 150 O 50 AMBIENT TEMPERATURE (°C) Figure 10. Offset Voltage at Demodulator Output as a Function of $VCO_{IN}$ and $R_S$ Figure 11A. Frequency Stability versus Ambient Temperature: $V_{CC} = 3.0 \text{ V}$ Figure 11B. Frequency Stability versus Ambient Temperature: $V_{CC} = 4.5 \text{ V}$ Figure 11C. Frequency Stability versus Ambient Temperature: $V_{CC} = 6.0 \text{ V}$ $Figure~12A.~VCO~Frequency~(f_{VCO})~as~a~Function~of\\ \\ Figure~12B.~VCO~Frequency~(f_{VCO})~as~a~Function~of\\ \\$ the VCO Input Voltage (V<sub>VCOIN</sub>) the VCO Input Voltage (V<sub>VCOIN</sub>) Figure 12C. VCO Frequency ( $f_{VCO}$ ) as a Function of Figure 12D. VCO Frequency ( $f_{VCO}$ ) as a Function of the VCO Input Voltage ( $V_{VCOIN}$ ) the VCO Input Voltage ( $V_{VCOIN}$ ) Figure 13A. Frequency Linearity versus R1,C1 and $\mathbf{V}_{\mathbf{CC}}$ Figure 13B. Definition of VCO Frequency Linearity) #### N SUFFIX PLASTIC DIP (MS - 001BB) NOTES: Dimensions "A", "B" do not include mold flash or protrusions. Maximum mold flash or protrusions 0.25 mm (0.010) per side. # 16 | | Dimension, mm | | | | | | | |--------|---------------|-------|--|--|--|--|--| | Symbol | MIN MAX | | | | | | | | A | 18.67 | 19.69 | | | | | | | В | 6.1 7.11 | | | | | | | | C | | 5.33 | | | | | | | D | 0.36 | 0.56 | | | | | | | F | 1.14 | 1.78 | | | | | | | G | 2. | 54 | | | | | | | Н | 7. | 62 | | | | | | | J | 0° | 10° | | | | | | | K | 2.92 | 3.81 | | | | | | | L | 7.62 | 8.26 | | | | | | | M | 0.2 | 0.36 | | | | | | | N | 0.38 | | | | | | | #### D SUFFIX SOIC (MS - 012AC) #### NOTES: - 1. Dimensions A and B do not include mold flash or protrusion. - 2. Maximum mold flash or protrusion 0.15 mm (0.006) per side for A; for B 0.25 mm (0.010) per side. | | Dimension, mm | | | | | | | |--------|---------------|------|--|--|--|--|--| | Symbol | MIN MAX | | | | | | | | A | 9.8 10 | | | | | | | | В | 3.8 4 | | | | | | | | C | 1.35 1.75 | | | | | | | | D | 0.33 0.51 | | | | | | | | F | 0.4 1.27 | | | | | | | | G | 1. | 27 | | | | | | | Н | 5. | 72 | | | | | | | J | 0° | 8° | | | | | | | K | 0.1 | 0.25 | | | | | | | M | 0.19 0.25 | | | | | | | | P | 5.8 6.2 | | | | | | | | R | 0.25 | 0.5 | | | | | |