

Stereo 2.6W Audio Power Amplifier

#### Features

- Operating Voltage: 3.0 ~ 5.5V
- Low Shutdown Current
   I<sub>pp</sub>= 0.5mA (typical) at V<sub>pp</sub>= 5V
- Selectable Bridge-Tied Load (BTL) or Singled-Ended (SE) Operation
- Output Power (BTL) at 1% THD+N, V<sub>DD</sub>= 5V
   2.4W at R<sub>1</sub> = 3W
  - -2.0W at R<sub>1</sub> = 4W
  - -1.3W at R<sub>1</sub> = 8W
  - Output Power (SE) at  $1^{\circ}$
- Output Power (SE) at 1% THD+N, V<sub>DD</sub>= 5V
   160mW at R<sub>L</sub> = 16W
   85mW at R<sub>L</sub> = 32W
- Depop Circuitry Integrated
- Thermal and Over-Current Protections
- Short Circuit Protection
- Space Saving Packaging

   4mmx4mm 16-Lead Thin QFN Package
   (TQFN4X4-16)
- Lead Free Available (RoHS Compliant)

### Applications

- Handsets
- Portable multimedia devices
- Notebooks

### **Simplified Application Circuit**



### **General Description**

The APA2036 is a stereo audio power amplifier in a TQFN4x4-16 package. To simplify the audio system design in notebook computer applications, the APA2036 combines a stereo bridge-tied mode for speaker drive and a stereo single-end mode for headphone drive into a single chip, where both modes are easily switched by the SE/BTL input control pin signal. When the APA2036 is in the BTL mode with 5V supply voltage, it is capable of delivering 2.4W/2.0W/1.3W of continuous output power per channel into  $3\Omega/4\Omega/8\Omega$  load (Speaker) with less than 1% THD+N respectively. When the APA2036 operates in the single-ended mode, it is capable of delivering 160mW/ 85mW of continuous output power per channel into  $3\Omega/2\Omega$  load (Headphone).

The APA2036 also serves low-voltage applications well. The APA2036, with 3.3V supply voltage, provides 900mW (at 1% THD+N) per channel into  $4\Omega$  load. Both of the depop circuitry and the thermal shutdown protection circuitry are integrated in the APA2036. The depop function reduces pops and clicks noise during power on/off and enable/shutdown processes. The thermal protection protects the chip from being destroyed by over-temperature failure. For power sensitive applications, the APA2036 also features a shutdown function which reduces the supply current only 0.5 $\mu$ A (typical).

#### THD+N vs. Output Power



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008 www.anpec.com.tw



### Ordering and Marking Information



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS and compatible with both SnPb and lead-free soldering operations. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J STD-020C for MSL classification at lead-free peak reflow temperature.

### **Pin Configuration**



### Absolute Maximum Ratings (Note 1)

| Symbol           | Parameter                                                      | Rating                       | Unit |
|------------------|----------------------------------------------------------------|------------------------------|------|
| V <sub>DD</sub>  | Supply Voltage                                                 | -0.3 to 6                    | V    |
|                  | Input Voltage (SE/BTL, SHUTDOWN, RINN, LINN, RBYPASS, LBYPASS) | -0.3 to V <sub>DD</sub> +0.3 | V    |
|                  | Output Voltage (ROUTP, ROUTN, LOUTP, LOUTN)                    | -0.3 to V <sub>DD</sub> +0.3 | V    |
| T <sub>A</sub>   | Operating Ambient Temperature Range                            | -40 to 85                    | °C   |
| TJ               | Maximum Junction Temperature                                   | 150                          | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                      | -65 to +150                  | °C   |
| T <sub>SDR</sub> | Maximum Lead Soldering Temperature, 10 seconds                 | 260                          | °C   |
| P <sub>D</sub>   | Power Dissipation                                              | Internally Limited           | W    |

Note 1 : Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



### Thermal Characteristics (Note 2,3)

| Symbol          | Parameter                                         | Value | Unit |
|-----------------|---------------------------------------------------|-------|------|
| $\theta_{JA}$   | Thermal Resistance - Junction to Ambient (Note 2) | 41    | °C/W |
| θ <sub>JC</sub> | Junction-to-Case Resistance in free air (Note 3)  | 9     | 0/11 |

Note 2: θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. The thermal pad of TQFN4x4-16 is soldered directly on the PCB.

Note 3: The case temperature is measured at the center of the thermal pad on the underside of the TQFN4x4-16 package.

### **Recommended Operating Conditions**

| Symbol          | Par                                          | Parameter              |                                       | Unit |
|-----------------|----------------------------------------------|------------------------|---------------------------------------|------|
| V <sub>DD</sub> | Supply Voltage                               |                        | 3.0 ~ 5.5                             | V    |
| M               | Lligh lovel threehold veltage                | SHUTDOWN               | $0.4 V_{DD} \sim V_{DD}$              | V    |
| VIH             | V <sub>IH</sub> High level threshold voltage | SE/BTL                 | 0.8 V <sub>DD</sub> ~ V <sub>DD</sub> | V    |
| M               |                                              | SHUTDOWN               | 0 ~ 1.0                               | V    |
| VIL             | Low level threshold voltage                  | SE/BTL                 | 0 ~ 0.6V <sub>DD</sub>                | V    |
| V <sub>IC</sub> | Common mode input voltage                    | ~ V <sub>DD</sub> -0.5 | V                                     |      |
| T <sub>A</sub>  | Ambient Temperature Range                    |                        | -40 ~ 85                              | °C   |
| TJ              | Junction Temperature Range                   |                        | -40 ~ 125                             | °C   |
| $R_L$           | Speaker Resistance                           |                        | 3 ~                                   | Ω    |
| R∟              | Headphone Resistance                         | 16 ~                   | Ω                                     |      |

### **Electrical Characteristics**

Unless otherwise noted, these specifications apply over  $V_{DD}$ =5V,  $V_{GND}$ =0V,  $T_A$ = -40 ~ 85°C, Typical values are at  $T_A$ = 25°C

|                                | <b>_</b>                                       |                                     |                                            | APA2036 |      |      |      |
|--------------------------------|------------------------------------------------|-------------------------------------|--------------------------------------------|---------|------|------|------|
| Symbol                         | Parameter                                      | Test Conditi                        | on                                         | Min.    | Тур. | Max. | Unit |
| V <sub>DD</sub>                | Supply Voltage                                 |                                     |                                            | 3       |      | 5.5  | V    |
|                                | Querela Quererat                               | V <sub>SE/BTL</sub> =0V             |                                            |         | 5.5  | 13.5 |      |
| I <sub>DD</sub> Supply Current | V <sub>SE/BTL</sub> =5V                        |                                     |                                            | 3       | 7.5  | mA   |      |
| I <sub>SD</sub>                | Shutdown Current                               | V <sub>SHUTDOWN</sub> =5V           |                                            |         | 0.5  | 5    | μA   |
| T <sub>START-UP</sub>          | Start-Up time from shutdown                    | С <sub>в</sub> =2.2µF               |                                            |         | 700  |      | ms   |
| BTL mode, \                    | V <sub>DD</sub> =5V                            | •                                   |                                            |         |      |      |      |
|                                |                                                |                                     | R <sub>L</sub> =3Ω                         |         | 2.4  |      |      |
|                                |                                                | THD+N=1%, F <sub>in</sub> =1KHz     | $R_L=4\Omega$                              |         | 2.0  |      |      |
| 5                              |                                                |                                     | R <sub>L</sub> =8Ω                         | 1.1     | 1.3  |      |      |
| Po                             | Output Power                                   |                                     | $R_L=3\Omega$                              |         | 3.0  |      | W    |
|                                |                                                | THD+N=10%,<br>F <sub>in</sub> =1KHz | $R_L=4\Omega$                              |         | 2.6  |      |      |
|                                |                                                |                                     | R <sub>L</sub> =8Ω                         |         | 1.6  |      |      |
|                                | THD+N Total Harmonic Distortion<br>Pulse Noise | F 41/1-                             | $R_L=4\Omega$<br>$P_O=1.3W$                |         | 0.06 |      |      |
| י חט+וא                        |                                                | F <sub>in</sub> =1KHz               | R <sub>L</sub> =8Ω<br>P <sub>o</sub> =0.9W |         | 0.03 |      | %    |

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



# **Electrical Characteristics (Cont.)**

Unless otherwise noted, these specifications apply over  $V_{_{DD}}=5V$ ,  $V_{_{GND}}=0V$ ,  $T_{_A}=-40 \sim 85^{\circ}C$ , Typical values are at  $T_{_A}=25^{\circ}C$ 

|                 | <b>_</b>                                 |                                                               |                                                                         |    | APA2036 |      | Unit    |
|-----------------|------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|----|---------|------|---------|
| Symbol          | Parameter                                | Test Conditi                                                  | Test Condition                                                          |    | Тур.    | Max. |         |
| PSRR            | Power Supply Rejection<br>Ratio          | $R_L=8\Omega$ , $F_{in}=217Hz$                                |                                                                         |    | 61      |      | dB      |
| V <sub>os</sub> | Output Offset Voltage                    | V <sub>IN</sub> =0V                                           |                                                                         |    | 10      |      | mV      |
| Crosstalk       | Channel separation                       | R <sub>L</sub> =8Ω, P <sub>O</sub> =0.9W, F <sub>in</sub> =1K | Ήz                                                                      |    | 100     |      | dB      |
| S/N             | Signal to Noise Ratio                    | R <sub>L</sub> =8Ω, P <sub>O</sub> =1.1W, A_wei               | ghting                                                                  |    | 93      |      | dB      |
| Vn              | Noise Output Voltage                     | R <sub>L</sub> =8Ω                                            |                                                                         |    | 22      |      | μV(rms) |
| SE mode, V      | <sub>bp</sub> =5V                        | ·                                                             |                                                                         | •  |         |      |         |
|                 |                                          |                                                               | $R_L=16\Omega$                                                          |    | 160     |      |         |
| 5               |                                          | THD+N=1%, F <sub>in</sub> =1KHz                               | R <sub>L</sub> =32Ω                                                     | 70 | 85      |      |         |
| Po              | Output Power                             | THD+N=10%,                                                    | R <sub>L</sub> =16Ω                                                     |    | 210     |      | mW      |
|                 |                                          | F <sub>in</sub> =1KHz                                         | R <sub>L</sub> =32Ω                                                     |    | 110     |      |         |
| THD+N           | Total Harmonic Distortion<br>Pulse Noise | F <sub>in</sub> =1KHz                                         | $\begin{array}{c} R_{L} = 32\Omega \\ P_{O} = 60 \text{mW} \end{array}$ |    | 0.02    |      | %       |
| PSRR            | Power Supply Rejection<br>Ratio          | $R_L=32\Omega$ , $F_{in}=217Hz$                               |                                                                         |    | 60      |      | dB      |
| Vos             | Output Offset Voltage                    | V <sub>IN</sub> =0V                                           |                                                                         |    | 10      |      | mV      |
| Crosstalk       | Channel separation                       | $R_L=32\Omega$ , $P_O=60$ mW, $F_{in}=1$ KHz                  |                                                                         |    | 85      |      | dB      |
| S/N             | Signal to Noise Ratio                    | $R_L=32\Omega$ , $P_O=65mW$ , $A_weighting$                   |                                                                         |    | 100     |      | dB      |
| Vn              | Noise Output Voltage                     | R <sub>L</sub> =32Ω                                           |                                                                         |    | 8       |      | μV(rms) |



## **Typical Operating Characteristics**



THD+N vs. Output Power



THD+N vs. Output Power



Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



THD+N vs. Output Power



THD+N vs. Output Power



www.anpec.com.tw

## APA2036









THD+N vs. Frequency



Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



THD+N vs. Frequency



THD+N vs. Frequency



www.anpec.com.tw





### **Typical Operating Characteristics (Cont.)**

Crosstalk vs. Frequency



**Crosstalk vs. Frequency** 







100

1K 2K

Frequency (Hz)

V<sub>DD</sub>=5V  $R_1 = 4\Omega$ 

C<sub>i</sub>=1µF

BW<80KHz

A-Weighting

BTL mode

1μ∟ 20

7

10K 20K

www.anpec.com.tw







Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008

100

<sup>1K</sup> Frequency (Hz)

10K

-6<u>-</u> 10



**Frequency Response** 





www.anpec.com.tw

100K200K









9

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



**PSRR vs. Frequency** 















Output Power (W)



Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



Power Dissipation vs. Output Power











V<sub>OUTP</sub>

CH3:  $V_{OUT}(V_{OUTP}-V_{OUTN})$ , 50mV/Div, DC

### **Typical Operating Characteristics (Cont.)**



TIME: 500ms/Div

CH1: V<sub>SHUTDOWN</sub>, 1V/Div, DC

CH2: V<sub>OUTP</sub>, 1V/Div, DC

1,2▶





11



# **Block Diagram**



### **Pin Description**

|          | Pin      | Function Description                                                                                                                                     |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.      | Name     | - Function Description                                                                                                                                   |
| 1,4,9,11 | GND      | Ground connection of circuitry. Connect all GND pins to the thermal pad and system ground plane.                                                         |
| 2        | SE/BTL   | Output Mode control pin, high for SE output mode and low for BTL mode.                                                                                   |
| 3        | SHUTDOWN | Shutdown mode control pin. Pulling high the voltage on this pin shuts off the IC. In shutdown mode, the IC only draws 0.5µA (typical) of supply current. |
| 5        | LOUTN    | Left channel output in BTL mode, high impedance in SE mode.                                                                                              |
| 6,15     | VDD      | Supply voltage input pin. Connect all of the VDD pins to supply voltage.                                                                                 |
| 7        | LOUTP    | Left channel output in BTL mode and SE mode. As "Typical Application Circuit" shown, this pin's output signal is inverted against LINN input signal.     |
| 8        | LINN     | Left channel input terminal.                                                                                                                             |
| 10       | LBYPASS  | Bypass capacitor connection pin for the bias voltage generator.                                                                                          |
| 12       | RBYPASS  | Bypass capacitor connection pin for the bias voltage generator.                                                                                          |
| 13       | RINN     | Right channel input terminal.                                                                                                                            |
| 14       | ROUTP    | Right channel output in BTL mode and SE mode. As "Typical Application Circuit" shown, this pin's output signal is inverted against RINN input signal.    |
| 16       | ROUTN    | Right channel output in BTL mode, high impedance in SE mode.                                                                                             |



# APA2036

# **Typical Application Circuit**





### **Function Description**

#### Bridge-Tied Load (BTL) Operation



Figure 1: APA2036 internal configuration (each channel)

The power amplifier's (OP1) gain is set by external resistance  $R_i$  and  $R_r$ , while the second amplifier (OP2) is internally fixed in a unity-gain and inverting configuration. Figure 1 shows that the output of OP1 is connected to the input of OP2, which results in the output signals of both amplifiers with identical in magnitude, but out of phase 180°. Consequently, the differential gain for each channel is 2X (Gain of SE mode).

By driving the load differentially through outputs OUTP and OUTN, an amplifier configuration is commonly referred to established bridged mode. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus doubles the output swing for a specified supply voltage.

Four times the output power is possible as compared with a SE amplifier in the same conditions. A BTL configuration, such as the one used in the APA2036, also creates a second advantage over SE amplifiers. Since the differential outputs, ROUTP, ROUTN, LOUTP, and LOUTN, are biased at half-supply, DC voltage doesn't have to exist across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, SE configuration.

#### Single-Ended (SE) Operation

To consider the single-supply SE configuration shown in Typical Application Circuit, a coupling capacitor is required to block the DC offset voltage from reaching the load. These capacitors can be quite large (approximately  $33\mu$ F to  $1000\mu$ F) so they tend to be expensive, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system (refer to the Output Coupling Capacitor).

#### **SE/BTL Mode Selection Function**

Eazy switch between BTL and SE modes is one of its most important costs saving features for the APA2036. This feature eliminates the requirement for an additional headphone amplifier in applications where internal stereo speakers are driven in BTL mode but external headphone or speakers must be accommodated.

Inside of the APA2036, two separate amplifiers drive OUTP and OUTN (see Figure 1). The SE/ $\overline{BTL}$  input controls the operation of the follower amplifier that drives LOUTP and ROUTN.

- When SE/BTL keeps low, the OP2 turns on and the APA2036 is in the BTL mode.
- When SE/BTL keeps high, the OP2 is in a high output impedance state, which configures the APA2036 as SE driver from OUTP. I<sub>DD</sub> is reduced by approximately one-half in SE mode.

Control of the SE/BTL input can be a logic-level TTL source or a resistor divider network or the stereo headphone jack with switch pin as shown in Typical Application Circuit.



Figure 2: SE/BTL input selection by phonejack plug



### **Function Description (Cont.)**

#### SE/BTL Mode Selection Function (Cont.)

In Figure 2, input SE/BTL operates as below:

When the phonejack plug is inserted, the 1K $\Omega$  resistor is disconnected and the SE/BTL input is pulled high to enable the SE mode. Meanwhile, the OUTN amplifier is shut down which turns the speaker to be mute. The OUTP amplifier then drives through the output capacitor into the headphone jack. When there is no headphone plugged into the system, the contact pin of the headphone jack is connected from the signal pin, and the voltage divider is set up by resistors 100K $\Omega$  and 1K $\Omega$ . Resistor 1K $\Omega$  then is pulled low the SE/BTL pin, enabling the BTL function.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the APA2036 with shutdown function externally turns off the amplifier bias circuitry. This shutdown feature turns the amplifier off when logic high is placed on the SHUT-DOWN pin for the APA2036. The trigger point between a logic high and logic low level is typical  $0.4V_{DD}$ . It would be better to switch between ground and the supply voltage  $V_{DD}$  to provide maximum device performance. By switching the SHUTDOWN pin to high level, the amplifier enters a low consumption current state;  $I_{DD}$  for the APA2036 is in shutdown mode. In normal operation, the APA2036's SHUTDOWN pin should be pulled to low level to keep the IC out of the shutdown mode. The SHUTDOWN pin should be tied to a definite voltage to avoid unwanted state changes.

#### **Thermal Protection**

The over-temperature circuit limits the junction temperature of the APA2036. When the junction temperature exceeds  $T_{J} = +150^{\circ}$ C, a thermal sensor turns off the amplifier, allowing the devices to cool. The thermal sensor allows the amplifier to start up after the junction temperature cools down about 125°C. The thermal protection designed with a 25°C hysteresis lowers the average  $T_{J}$  during continuous thermal overload conditions, which is increasing lifetime of the IC.

#### **Over-Current Protection**

The APA2036 monitors the output current. When the current exceeds the current-limit threshold, the APA2036 turns off the output to prevent the IC damages from over-current or short-circuits condition. When the over-current occurs in power amplifier, the output buffer's current will be foldbacked to a low setting level, and it will release when over-current situation is no long existence. On the contrary, if the over-current period is long enough and the IC's junction temperature reaches the thermal protection threshold, the IC will enter thermal protection mode.



### **Application Information**

#### Input Resistance (R<sub>i</sub>)

The gain of the APA2036 is set by the external resistors ( $R_i$  and  $R_i$ ).

$$BTL Gain = -2 \times \frac{R_f}{R_i}$$
(1)

SE Gain = 
$$-\frac{R_f}{R_i}$$
 (2)

BTL mode operation brings the factor of 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. The input resistance will affect the low frequency performance of audio signal.

#### Input Capacitor (C<sub>i</sub>)

In the typical application, an input capacitor ( $C_i$ ) is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case,  $C_i$  and the minimum input impedance  $R_i$  from a high-pass filter with the corner frequency are determined in the following equation:

$$F_{C(highpass)} = \frac{1}{2\pi R_i C_i}$$
(3)

The value of  $C_i$  is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where  $R_i$  is 20K $\Omega$  and the specification calls for a flat bass response down to 40Hz. Equation is reconfigured as followed:

$$C_{i} = \frac{1}{2\pi R_{i} F_{C}}$$
(4)

Consider to input resistance variation, the C<sub>i</sub> is  $0.2\mu$ F, so one would likely choose a value in the range of  $0.22\mu$ F to  $1.0\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network (R<sub>i</sub> +R<sub>i</sub>, C<sub>i</sub>) to the load.

This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason, a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level is held at  $V_{DD}/2$ , which is likely higher than the source DC level. Please note that it is important to confirm the capacitor polarity in the application.

#### Effective Bypass Capacitor (C<sub>B</sub>)

As other power amplifiers, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitors located on the bypass and power supply pins should be as close to the device as possible. The effect of a larger half-supply bypass capacitor will improve PSRR due to increased half-supply stability. Typical application employs a 5V regulator with 1.0 $\mu$ F and a 0.1 $\mu$ F bypass as supply filtering. This does not eliminate the need for bypassing the supply nodes of the APA2036. The selection of bypass capacitors, especially C<sub>B</sub>, thus depends upon desired PSRR requirements, click-and-pop performance.

To avoid start-up pop noise occurred, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation (5) should be maintained.

$$C_{\rm B} \frac{V_{\rm B}}{20\mu} + 0.4 > 3R_{\rm i}C_{\rm i}$$
 (5)

The bypass capacitor is fed from a 160K $\Omega$  resistor inside the amplifier. Bypass capacitor, C<sub>B</sub>, values of 1µF to 2.2µF ceramic or tantalum low-ESR capacitors are recommended for the best THD+N and noise performance. The bypass capacitance also effects the start up time. It is determined in the following equation:

$$T_{\text{start-up}} = C_{\text{B}} \frac{V_{\text{B}}}{20\mu} + 0.4$$
Note :  $V_{\text{B}} = \frac{1}{2} V_{\text{DD}}$ 
(6)

For example, if  $C_B = 2.2\mu$ F,  $V_{DD} = 5$ V, then the start-up time is 0.68s.

#### Output Coupling Capcaitor (C $_{\rm c})$

In the typical single-supply SE configuration, an output coupling capacitor ( $C_c$ ) is required to block the DC bias at the output of the amplifier thus preventing DC currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by following equation:

$$F_{C(highpass)} = \frac{1}{2\pi R_{L}C_{C}}$$
(7)

For example, a 330 $\mu$ F capacitor with an 8 $\Omega$  speaker would attenuate low frequencies below 60.6Hz. The main disadvantage, from a performance standpoint, is typically small load impedance, which drives the low-frequency corner higher degrading the bass response. Large values of C<sub>c</sub> are required to pass low frequencies into the load.



(8)

### Application Information (Cont.)

#### Power Supply Decoupling (C<sub>s</sub>)

The APA2036 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD+N) is as low as possible. Power supply decoupling also prevents the oscillations causing by long lead length between the amplifier and the speaker.

The optimum decoupling is achieved by using two different capacitors that target on different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically  $0.1\mu$ F is placed as close as possible to the device VDD lead works best. For filtering lower frequency noise signals, a large aluminum electrolytic capacitor of  $10\mu$ F or greater placed near the audio power amplifier is recommended.

#### **Optimizing Depop Circuitry**

Circuitry has been included in the APA2036 to minimize the amount of popping noise at power-up while not in shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate click-andpop, all capacitors must be fully discharged before turnon.

Rapid on/off switching of the device or the shutdown function will cause the click-and-pop circuitry. The value of  $C_i$ will also affect turn-on pops (refer to Effective Bypass Capacitance). The bypass voltage rises up but should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of  $C_B$  can be changed to alter the device turn-on time and the amount of click-and-pops. By increasing the value of  $C_B$ , turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the size of  $C_B$  and the turn-on time.

In a SE configuration, the output coupling capacitor (C<sub>c</sub>) is the particular concern. This capacitor discharges through the internal 10K $\Omega$  resistors. Depending on the size of C<sub>c</sub>, the time constant can be relatively large. To reduce transients in SE mode, an external 1K $\Omega$  resistor can be placed in parallel with the internal 10K $\Omega$  resistor. The tradeoff for using this resistor is an increase in quiescent current.

In the most cases, choosing a small value of C<sub>i</sub> in the range of 0.22µF to 1µF and C<sub>B</sub> being equal to 2.2µF should cause a virtually click-less and pop-less turn-on.

A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. Therefore it is advantageous to use low-gain configurations.

#### **BTL Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power is delivered to the load. The following equations are the basis for calculating amplifier efficiency.

Efficiency =  $\frac{P_O}{P_{SUP}}$ where:

$$P_{\rm O} = \frac{V_{\rm O.RMS}^{2}}{R_{\rm L}} = \frac{V_{\rm P}^{2}}{2R_{\rm L}}$$
(9)

$$V_{O.RMS} = \frac{V_{P}}{\sqrt{2}}$$
(10)

$$P_{SUP} = V_{DD} \times I_{DD,AVG} = V_{DD} \frac{2V_{P}}{\pi R_{L}}$$
(11)

Efficiency of a BTL configuration:  $V_{p}^{2}$ 

$$\frac{P_{O}}{P_{SUP}} = \frac{\overline{2R_{L}}}{V_{DD} \times \frac{2V_{P}}{\pi R_{I}}} = \frac{\pi V_{P}}{4V_{DD}}$$
(12)

Table 1 is for calculating efficiency for four different output power levels.

Note that the efficiency of the amplifier is guite low for lower power levels and rises sharply as power to the load is increased resulting in nearly flat internal power dissipation over the normal operating range. In addition, the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1W audio system with  $8\Omega$  loads and a 5V supply, the maximum draw on the power supply is almost 3W. In the equation,  $V_{_{\rm DD}}$  is in the denominator. One last key point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation (12),  $V_{_{\rm DD}}$  is in the denominator. This indicates that as  $V_{\text{DD}}$  goes down, and efficiency goes up. In other words, choosing the correct supply voltage and speaker impedance for the application by using the efficiency analysis.

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



### Application Information (Cont.)

#### **BTL Amplifier Efficiency (Cont.)**

| P <sub>o</sub> (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>0</sub> (W) |
|--------------------|----------------|---------------------|---------------------|--------------------|
| 0.25               | 30.37          | 0.16                | 2.00                | 0.57               |
| 0.50               | 43.37          | 0.23                | 2.83                | 0.65               |
| 1.00               | 61.65          | 0.32                | 4.00                | 0.62               |
| 1.25               | 69.03          | 0.36                | 4.47                | 0.56               |

\* \*High peak voltages cause increasing of the THD+N.
 Table 1. Efficiency vs. Output Power in 5-V/8Ω Differential
 Amplifier Systems

#### **Power Dissipation**

Whether the power amplifier is operated in BTL or SE modes, power dissipation is a major concern. Equation (13) states the maximum power dissipation point for a SE mode operating at a given supply voltage and driving a specified load.

SE mode : 
$$P_{D,MAX} = \frac{V_{DD}^{2}}{2\pi^{2}R_{L}}$$
 (13)

In BTL mode operation, the output voltage swing is doubled in SE mode. Thus the maximum power dissipation point for a BTL mode operated at the same given conditions is 4 times in SE mode.

BTL mode : 
$$P_{D,MAX} = 2 \frac{V_{DD}^2}{\pi^2 R_L}$$
 (14)

Even with this substantial increase in power dissipation, the APA2036 does not require extra heatsinking. The power dissipation from equation (14), assuming a 5V power supply and an  $8\Omega$  load, must not be greater than the power dissipation that results from the equation (15):

$$P_{D,MAX} = \frac{T_{J,MAX} - T_A}{\theta_{JA}}$$
(15)

Since the maximum junction temperature  $(T_{J.MAX})$  of the APA2036 is 150°C and the ambient temperature  $(T_A)$  is defined by the power system design, the maximum power dissipation, which the IC package is able to handle, can be obtained from equation (15). Once the power dissipation is greater than the maximum limit  $(P_{D,Max})$ , the supply voltage  $(V_{DD})$  must be decreased, the load impedance  $(R_L)$  must be increased or the ambient temperature should be reduced.

#### **Thermal Consideration**

Linear power amplifiers dissipates a significant amount of heat in the package in normal operating condition. The first consideration to calculate maximum ambient temperatures is the numbers from the Power Dissipation vs. Output Power graphs are per channel values, so the dissipation of the IC heat needs to be doubled for two-channel operation. Given  $\theta_{JA}$ , the maximum allowable junction temperature ( $T_{JMax}$ ), the total internal dissipation ( $P_p$ ), and the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the APA2036 is 150°C. The internal dissipation figures are taken from the Power Dissipation vs. Output Power graphs.

$$T_{AMax} = T_{JMax} - \theta_{JA} x P_{D}$$
150 - 45 (0.8x2) = 78°C (16)

The APA2036 is designed with a thermal shutdown protection that turns the device off when the junction temperature surpasses 150°C to prevent damaging the IC.

#### Layout Consideration



Figure 3: TQFN4x4-16 Land Pattern Recommendation



## **Application Information (Cont.)**

#### Layout Consideration (Cont.)

- 1. All components should be placed close to the APA2036. For example, the input capacitor ( $C_i$ ) should be close to APA2036's input pins to avoid causing noise coupling to APA2036's high impedance inputs; the decoupling capacitor ( $C_s$ ) should be placed by the APA2036's power pin to decouple the power rail noise.
- 2. The output traces should be short, wide (>50mil) and symmetric.
- 3. The input trace should be short and symmetric.
- 4. The power trace width should be greater than 50mil.
- 5. The TQFN4X4-16 Thermal PAD should be soldered on PCB, and the ground plane needs soldered mask (to avoid short circuit) except the Thermal PAD area.



# Package Information

TQFN4x4-20



| S             |        | TQFN4    | 4x4-16 |        |  |  |
|---------------|--------|----------|--------|--------|--|--|
| SY<br>MB<br>L | MILLIM | ETERS    | INC    | HES    |  |  |
| L O           | MIN.   | MAX.     | MIN.   | MAX.   |  |  |
| A             | 0.70   | 0.80     | 0.028  | 0.031  |  |  |
| A1            | 0.00   | 0.05     | 0.000  | 0.002  |  |  |
| A3            | 0.20   | 0.20 REF |        | 8 REF  |  |  |
| b             | 0.25   | 0.35     | 0.010  | 0.014  |  |  |
| D             | 4.00   | BSC      | 0.15   | 7 BSC  |  |  |
| D2            | 2.50   | 2.80     | 0.098  | 0.110  |  |  |
| E             | 4.00   | 4.00 BSC |        | 7 BSC  |  |  |
| E2            | 2.50   | 2.80     | 0.098  | 0.110  |  |  |
| е             | 0.65   | BSC      | 0.02   | 26 BSC |  |  |
| L             | 0.30   | 0.50     | 0.012  | 0.020  |  |  |

Note : Follow JEDEC MO-220 WGGC-3.



# **Carrier Tape & Reel Dimensions**



| Application | Α                       | Н                 | T1                 | С                 | d          | D                 | W                  | E1                 | F                 |
|-------------|-------------------------|-------------------|--------------------|-------------------|------------|-------------------|--------------------|--------------------|-------------------|
|             | 330.0 <del>±2</del> .00 | 50 MIN.           | 12.4+2.00<br>-0.00 |                   | 1 6 N/IINI | 20.2 MIN.         | 12.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 5.5 <b>±</b> 0.10 |
| TQFN 4x4-16 | P0                      | P1                | P2                 | D0                | D1         | Т                 | A0                 | B0                 | K0                |
|             | 4.0 <b>±</b> 0.10       | 8.0 <b>±</b> 0.10 | 2.0 <b>±</b> 0.10  | 1.5+0.10<br>-0.00 | 1.5 MIN.   | 0.6+0.00<br>-0.40 | 4.30 <b>±</b> 0.20 | 4.30 ±0.20         | 1.30 ±0.20        |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN4x4-16   | Tape & Reel | 3000     |

# APA2036





### Reflow Condition (IR/Convection or VPR Reflow)

### **Reliability Test Program**

| Test item     | Method              | Description                   |
|---------------|---------------------|-------------------------------|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 sec                  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT           | JESD-22-B,A102      | 168 Hrs, 100%RH, 121°C        |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |

### **Classification Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate $(T_L \text{ to } T_P)$                                                  | 3°C/second max.                  | 3°C/second max.                  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                          | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |

Note: All temperatures refer to topside of the package. Measured on the body surface.

Copyright © ANPEC Electronics Corp. Rev. A.1 - Feb., 2008



### **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|-------------------|--------------------------------|--------------------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                                |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                                |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                                                                                               | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |  |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|--|
| <1.6 mm                                                                                                         | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |  |
| 1.6 mm – 2.5 mm                                                                                                 | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |  |
| ≥2.5 mm                                                                                                         | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |  |
| * Tolerance: The device manufacturer/supplier shall assure process compatibility up to and including the stated |                                |                                    |                                 |  |

Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838