# CY8C21123, CY8C21223, CY8C21323 # PSoC<sup>®</sup> Mixed Signal Array #### **Features** - Powerful Harvard Architecture Processor - □ M8C Processor Speeds to 24 MHz - □ Low power at High Speed - □ 2.4V to 5.25V Operating Voltage - □ Operating Voltages down to 1.0V using On-Chip Switch Mode Pump (SMP) - □ Industrial Temperature Range: -40°C to +85°C - Advanced Peripherals (PSoC Blocks) - □ Four Analog Type "E" PSoC Blocks Provide: - Two Comparators with DAC Refs - Single or Dual 8-Bit 8:1 ADC - □ Four Digital PSoC Blocks Provide: - 8 to 32-Bit Timers, Counters, and PWMs - CRC and PRS Modules - □ Full Duplex UART, SPI™ Master or Slave - Connectable to All GPIO Pins - Complex Peripherals by Combining Blocks - Flexible On-Chip Memory - ☐ 4K Flash Program Storage 50,000 Erase/Write Cycles - □ 256 Bytes SRAM Data Storage - □ In-System Serial Programming (ISSP) - □ Partial Flash Updates - ☐ Flexible Protection Modes - □ EEPROM Emulation in Flash - Complete Development Tools - □ Free Development Software (PSoC Designer<sup>™</sup>) - ☐ Full Featured, In-Circuit Emulator and Programmer - □ Full Speed Emulation - $\ \square$ Complex Breakpoint Structure - □ 128 Bytes Trace Memory - Precision, Programmable Clocking - □ Internal ±2.5% 24/48 MHz Oscillator - □ Internal Oscillator for Watchdog and Sleep - Programmable Pin Configurations - □ 25 mA Drive on All GPIO - □ Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on All GPIO - Up to Eight Analog Inputs on GPIO - Configurable Interrupt on all GPIO - Additional System Resources - □ I<sup>2</sup>C<sup>TM</sup> Master, Slave and MultiMaster to 400 kHz - □ Watchdog and Sleep Timers - □ User Configurable Low Voltage Detection - □ Integrated Supervisory Circuit - On-Chip Precision Voltage Reference # **PSoC®** Functional Overview The PSoC® family consists of many Mixed Signal Array with On-Chip Controller devices. These devices are designed to replace multiple traditional MCU-based system components with a low cost single-chip programmable component. A PSoC device includes configurable blocks of analog and digital logic, and programmable interconnect. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts. The PSoC architecture, as shown in Figure 1, consists of four main areas: the Core, the System Resources, the Digital System, and the Analog System. Configurable global bus resources allow the combining of all device resources into a complete custom system. Each PSoC device includes four digital blocks. Depending on the PSoC package, up to two analog comparators and up to 16 general purpose IO (GPIO) are also included. The GPIO provide access to the global digital and analog interconnects. #### **PSoC Core** The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (internal main oscillator) and ILO (internal low speed oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a four MIPS 8-bit Harvard architecture microprocessor. System Resources provide additional capability, such as digital clocks to increase the flexibility of the PSoC mixed-signal arrays, I2C functionality for implementing an I2C master, slave, Multi-Master, an internal voltage reference that provides an absolute value of 1.3V to a number of PSoC subsystems, a switch mode pump (SMP) that generates normal operating voltages off a single battery cell, and various system resets supported by the M8C. The Digital System consists of an array of digital PSoC blocks, which can be configured into any number of digital peripherals. The digital blocks can be connected to the GPIO through a series of global bus that can route any signal to any pin. This frees designs from the constraints of a fixed peripheral controller. The Analog System consists of four analog PSoC blocks, supporting comparators and analog-to-digital conversion up to 8 bits in precision. #### **Digital System** The Digital System consists of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Digital peripheral configurations include: - PWMs (8 to 32 bit) - PWMs with Dead band (8 to 32 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8 bit with selectable parity (up to four) - SPI master and slave - I2C slave, master, MultiMaster (one available as a System Resource) - Cyclical Redundancy Checker/Generator (8 to 32 bit) - IrDA (up to four) - Pseudo Random Sequence Generators (8 to 32 bit) The digital blocks can be connected to any GPIO through a series of global bus that can route any signal to any pin. The busses also allow for signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This provides an optimum choice of system resources for your application. Family resources are shown in Table 1 on page 3. Figure 1. Digital System Block Diagram #### Analog System The Analog System consists of four configurable blocks to allow creation of complex analog signal flows. Analog peripherals are very flexible and may be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are: - Analog-to-digital converters (single or dual, with 8-bit resolution) - Pin-to-pin comparators (one) - Single-ended comparators (up to 2) with absolute (1.3V) reference or 8-bit DAC reference - 1.3V reference (as a System Resource) In most PSoC devices, analog blocks are provided in columns of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks. The CY8C21x23 devices provide limited functionality Type "E" analog blocks. Each column contains one CT block and one SC block. The number of blocks is on the device family which is detailed in Table 1. Figure 2. CY8C21x23 Analog System Block Diagram #### **Additional System Resources** System Resources, some of which listed in the previous sections, provide additional capability useful to complete systems. Additional resources include a switch mode pump, low voltage detection, and power on reset. Brief statements describing the merits of each system resource follow. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs. - An integrated switch mode pump (SMP) generates normal operating voltages from a single 1.2V battery cell, providing a low cost boost converter. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks, and 12, 6, or 4 analog blocks. Table 1 lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted. **Table 1. PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>IO | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------|---------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------| | CY8C29x66 | up to<br>64 | 4 | 16 | 12 | 4 | 4 | 12 | 2K | 32K | | CY8C27x43 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | 256<br>Bytes | 16K | | CY8C24x94 | 56 | 1 | 4 | 48 | 2 | 2 | 6 | 1K | 16K | | CY8C24x23A | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | 256<br>Bytes | 4K | | CY8C21x34 | up to<br>28 | 1 | 4 | 28 | 0 | 2 | 4 <sup>a</sup> | 512<br>Bytes | 8K | | CY8C21x23 | 16 | 1 | 4 | 8 | 0 | 2 | 4 <sup>a</sup> | 256<br>Bytes | 4K | | CY8C20x34 | up to<br>28 | 0 | 0 | 28 | 0 | 0 | 3 <sup>b</sup> | 512<br>Bytes | 8K | - a. Limited analog functionality. - b. Two analog blocks and one CapSense. Document Number: 38-12022 Rev. \*H Page 3 of 37 #### **Getting Started** The quickest path to understanding PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming information, refer the *PSoC Mixed Signal Array Technical Reference Manual*, which can be found on http://www.cypress.com/psoc. For up to date Ordering, Packaging, and Electrical Specification information, refer to the latest PSoC device data sheets on the web at http://www.cypress.com. #### **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, C compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at Order >> Buy Kits at <a href="http://www.cypress.com/shop">http://www.cypress.com/shop</a>, click the Online Store shopping cart icon at the bottom of the web page, and click *PSoC (Programmable System-on-Chip)* to view a current list of available items. #### **Technical Training Modules** Free On-Demand PSoC Training modules are available for new users to PSoC. Training modules cover designing, debugging, advanced analog, and CapSense. Go to http://www.cypress.com/techtrain. #### Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Support located at the top of the web page, and select CYPros Consultants. #### **Technical Support** PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support. #### **Application Notes** A long list of application notes can assist you in every aspect of your design effort. To view the PSoC application notes, go to <a href="http://www.cypress.com">http://www.cypress.com</a> and select Application Notes under Documentation located in the center of the web page. #### **Development Tools** PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. Refer the PSoC Designer Functional Flow diagram (Figure 3). PSoC Designer helps the customer to select an operating configuration for PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family. Figure 3. PSoC Designer Subsystems Document Number: 38-12022 Rev. \*H #### **PSoC Designer Software Subsystems** #### Device Editor The device editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows changing configurations at run time. PSoC Designer sets up power on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. After the framework is generated, the user can add application specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework. #### Design Browser The Design Browser allows users to select and import preconfigured designs into the user's project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader. #### Application Editor In the Application Editor you can edit C language and Assembly language source code. You can also assemble, compile, link, and build. **Assembler**. The macro assembler allows the seamless merging of the assembly code with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compiler**. A C language compiler that supports PSoC family devices is available. Even if you have never worked in the C language before, the product helps you to quickly create complete C programs for the PSoC family devices. The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, which allows the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read the program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### **Hardware Tools** #### In-Circuit Emulator A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC through the parallel or USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation # **Designing with User Modules** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification changes during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, can implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, bus, and to the IO pins. Iterative development cycles permit you to adapt the hardware and the software. This substantially lowers the risk of having to select a different part to meet the final design requirements. To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard User Module library contains over 50 common peripherals such as ADCs, DACs, Timers, Counters, UARTs, and other uncommon peripherals, such as DTMF Generators and Bi-Quad analog filter sections. Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides high-level functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines that you can adapt as required. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. Pick the user modules required for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you can also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides high-level user module API functions. Figure 4. User Module and Source Code Development Flows The next step is to write the main program, and any sub-routine using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. Document Number: 38-12022 Rev. \*H Page 6 of 37 #### **Document Conventions** #### **Acronyms Used** The following table lists the acronyms used in this data sheet. Table 2. Acronyms | Acronym Description | | | | | | | | | | | |-----------------------------------------------------|--|--|--|--|--|--|--|--|--|--| | Description | | | | | | | | | | | | alternating current | | | | | | | | | | | | analog-to-digital converter | | | | | | | | | | | | application programming interface | | | | | | | | | | | | central processing unit | | | | | | | | | | | | continuous time | | | | | | | | | | | | digital-to-analog converter | | | | | | | | | | | | direct current | | | | | | | | | | | | electrically erasable programmable read-only memory | | | | | | | | | | | | full scale range | | | | | | | | | | | | general purpose IO | | | | | | | | | | | | input/output | | | | | | | | | | | | imprecise power on reset | | | | | | | | | | | | least-significant bit | | | | | | | | | | | | low voltage detect | | | | | | | | | | | | most-significant bit | | | | | | | | | | | | program counter | | | | | | | | | | | | power on reset | | | | | | | | | | | | precision power on reset | | | | | | | | | | | | Programmable System-on-Chip | | | | | | | | | | | | pulse width modulator | | | | | | | | | | | | read only memory | | | | | | | | | | | | switched capacitor | | | | | | | | | | | | switch mode pump | | | | | | | | | | | | static random access memory | | | | | | | | | | | | | | | | | | | | | | | #### **Units of Measure** A units of measure table is located in the section Electrical Specifications on page 16. Table 11 on page 16 lists all the abbreviations used to measure the PSoC devices. #### **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal. #### Pin Information This section describes, lists, and illustrates the CY8C21x23 PSoC device pins and pinout configurations. Every port pin (labeled with a "P") is capable of Digital IO. However, Vss, Vdd, SMP, and XRES are not capable of Digital IO. #### **8-Pin Part Pinout** Table 3. Pin Definitions - 8-Pin SOIC | Pin | Ту | ре | Pin | Description | |-----|---------|--------|-------|------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I | P0[5] | Analog Column Mux Input | | 2 | 10 1 | | P0[3] | Analog Column Mux Input | | 3 | IO | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK* | | 4 | Power | | Vss | Ground Connection | | 5 | Ю | | P1[0] | I2C Serial Data (SDA), ISSP-SDATA* | | 6 | Ю | I | P0[2] | Analog Column Mux Input | | 7 | Ю | I | P0[4] | Analog Column Mux Input | | 8 | Power | | Vdd | Supply Voltage | Figure 5. CY8C21123 8-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. \* These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. #### 16-Pin Part Pinout Table 4. Pin Definitions - 16-Pin SOIC | Pin | Ту | ре | Pin | Description | |-----|---------|--------|-------|-------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I | P0[7] | Analog Column Mux Input | | 2 | Ю | I | P0[5] | Analog Column Mux Input | | 3 | Ю | I | P0[3] | Analog Column Mux Input | | 4 | Ю | I | P0[1] | Analog Column Mux Input | | 5 | Power | | SMP | Switch Mode Pump (SMP) Connection to required External Components | | 6 | Power | | Vss | Ground Connection | | 7 | IO | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK* | | 8 | Power | • | Vss | Ground Connection | | 9 | Ю | | P1[0] | I2C Serial Data (SDA), ISSP-SDATA* | | 10 | Ю | | P1[2] | | | 11 | Ю | | P1[4] | Optional External Clock Input (EXTCLK) | | 12 | Ю | I | P0[0] | Analog Column Mux Input | | 13 | Ю | I | P0[2] | Analog Column Mux Input | | 14 | Ю | I | P0[4] | Analog Column Mux Input | | 15 | Ю | I | P0[6] | Analog Column Mux Input | | 16 | Power | | Vdd | Supply Voltage | **LEGEND** A = Analog, I = Input, and O = Output. \* These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. Figure 6. CY8C21223 16-Pin PSoC Device Table 5. Pin Definitions - 16-Pin QFN<sup>a</sup> | Pin | Ту | <b>/pe</b> | Pin | Description | |-----|---------|------------|-------|----------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | Ī | P0[3] | Analog Column Mux Input | | 2 | Ю | Ĺ | P0[1] | Analog Column Mux Input | | 3 | Ю | | P0[7] | I2C Serial Clock (SCL) | | 4 | Ю | | P1[5] | I2C Serial Data (SDA) | | 5 | Ю | | P1[3] | | | 6 | Ю | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK* | | 7 | Power | | Vss | Ground Connection | | 8 | Ю | | P1[0] | I2C Serial Data (SDA), ISSP-SDATA* | | 9 | Ю | | P1[4] | Optional External Clock Input (EXCLK) | | 10 | Input | | XRES | Active High External Reset with Internal Pull Down | | 11 | Ю | Ī | P0[0] | Analog Column Mux Input | | 12 | Ю | I | P0[4] | Analog Column Mux Input | | 13 | Ю | I | P0[6] | Analog Column Mux Input | | 14 | Power | | Vdd | Supply Voltage | | 15 | Ю | I | P0[7] | Analog Column Mux Input | | 16 | Ю | I | P0[5] | Analog Column Mux Input | Figure 7. CY8C21223 16-Pin PSoC Device **LEGEND** A = Analog, I = Input, and O = Output. \* These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. a. The center pad on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. ## **20-Pin Part Pinout** Table 6. Pin Definitions - 20-Pin SSOP | Pin | Ту | ре | Pin | Description | |-----|---------|--------|-------|----------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I | P0[7] | Analog Column Mux Input | | 2 | Ю | I | P0[5] | Analog Column Mux Input | | 3 | Ю | I | P0[3] | Analog Column Mux Input | | 4 | Ю | I | P0[1] | Analog Column Mux Input | | 5 | Power | | Vss | Ground Connection | | 6 | Ю | | P1[7] | I2C Serial Clock (SCL) | | 7 | Ю | | P1[5] | I2C Serial Data (SDA) | | 8 | Ю | | P1[3] | | | 9 | IO | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK* | | 10 | Power | | Vss | Ground connection | | 11 | Ю | | P1[0] | I2C Serial Data (SDA), ISSP-SDATA* | | 12 | Ю | | P1[2] | | | 13 | Ю | | P1[4] | Optional External Clock Input (EXTCLK) | | 14 | Ю | | P1[6] | | | 15 | Input | | XRES | Active High External Reset with Internal Pull Down | | 16 | Ю | I | P0[0] | Analog Column Mux Input | | 17 | Ю | I | P0[2] | Analog Column Mux Input | | 18 | Ю | I | P0[4] | Analog Column Mux Input | | 19 | Ю | I | P0[6] | Analog Column Mux Input | | 20 | Power | | Vdd | Supply Voltage | Figure 8. CY8C21323 20-Pin PSoC Device **LEGEND** A = Analog, I = Input, and O = Output. \* These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. ## 24-Pin Part Pinout Table 7. Pin Definitions - 24-Pin QFN\*a | Pin | Ту | /ре | Pin | Description | |-----|---------|--------|-------|-------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I | P0[1] | Analog Column Mux Input | | 2 | Power | | SMP | Switch Mode Pump (SMP) Connection to required External Components | | 3 | Power | | Vss | Ground connection | | 4 | Ю | | P1[7] | I2C Serial Clock (SCL) | | 5 | Ю | | P1[5] | I2C Serial Data (SDA) | | 6 | Ю | | P1[3] | | | 7 | Ю | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK* | | 8 | | | NC | No Connection | | 9 | Power | | Vss | Ground Connection | | 10 | Ю | | P1[0] | I2C Serial Data (SDA), ISSP-SDATA* | | 11 | Ю | | P1[2] | | | 12 | Ю | | P1[4] | Optional External Clock Input (EXTCLK) | | 13 | Ю | | P1[6] | | | 14 | Input | | XRES | Active High External Reset with Internal Pull Down | | 15 | | | NC | No Connection | | 16 | Ю | I | P0[0] | Analog Column Mux Input | | 17 | Ю | I | P0[2] | Analog Column Mux Input | | 18 | Ю | I | P0[4] | Analog Column Mux Input | | 19 | Ю | I | P0[6] | Analog Column Mux Input | | 20 | Power | | Vdd | Supply Voltage | | 21 | Power | | Vss | Ground Connection | | 22 | Ю | I | P0[7] | Analog Column Mux Input | | 23 | Ю | I | P0[5] | Analog Column Mux Input | | 24 | Ю | I | P0[3] | Analog Column Mux Input | Figure 9. CY8C21323 24-Pin PSoC Device **LEGEND** A = Analog, I = Input, and O = Output. \* These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Mixed-Signal Array Technical Reference Manual for details. Document Number: 38-12022 Rev. \*H Page 11 of 37 a. The center pad on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. # **Register Reference** This section lists the registers of the CY8C21x23 PSoC device. For detailed register information, refer the PSoC™ Mixed-Signal Array Technical Reference Manual. #### **Register Conventions** The register conventions specific to this section are listed in the following table. **Table 8. Register Conventions** | Convention | Description | | | | | | |------------|------------------------------|--|--|--|--|--| | R | Read register or bit(s) | | | | | | | W | Write register or bit(s) | | | | | | | L | Logical register or bit(s) | | | | | | | С | Clearable register or bit(s) | | | | | | | # | Access is bit specific | | | | | | #### **Register Mapping Tables** The PSoC device has a total register address space of 512 bytes. The register space is referred to as IO space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1. **Note** In the following register mapping tables, blank fields are Reserved and must not be accessed. Table 9. Register Map Bank 0 Table: User Space | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |----------|-----------------|--------|---------|-----------------|--------|----------|-----------------|--------|----------|-----------------|--------| | PRT0DR | 00 | RW | | 40 | | ASE10CR0 | 80 | RW | | C0 | | | PRT0IE | 01 | RW | | 41 | | | 81 | | | C1 | | | PRT0GS | 02 | RW | | 42 | | | 82 | | | C2 | | | PRT0DM2 | 03 | RW | | 43 | | | 83 | | | C3 | | | PRT1DR | 04 | RW | | 44 | | ASE11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | | 45 | | | 85 | | | C5 | | | PRT1GS | 06 | RW | | 46 | | | 86 | | | C6 | | | PRT1DM2 | 07 | RW | | 47 | | | 87 | | | C7 | | | | 08 | | | 48 | | | 88 | | | C8 | | | | 09 | | | 49 | | | 89 | | | C9 | | | | 0A | | | 4A | | | 8A | | | CA | | | | 0B | | | 4B | | | 8B | | | СВ | | | | 0C | | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | | 90 | | | D0 | | | | 11 | | | 51 | | | 91 | | | D1 | | | | 12 | | | 52 | | | 92 | | | D2 | | | | 13 | | | 53 | | | 93 | | | D3 | | | | 14 | | | 54 | | | 94 | | | D4 | | | | 15 | | | 55 | | | 95 | | | D5 | | | | 16 | | | 56 | | | 96 | | I2C_CFG | D6 | RW | | | 17 | | | 57 | | | 97 | | I2C_SCR | D7 | # | | | 18 | | | 58 | | | 98 | | I2C_DR | D8 | RW | | | 19 | | | 59 | | | 99 | | I2C_MSCR | D9 | # | | | 1A | | | 5A | | | 9A | | INT_CLR0 | DA | RW | | | 1B | | | 5B | | | 9B | | INT_CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK3 | DE | RW | | | 1F | | | 5F | | | 9F | | | DF | | | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00DR1 | 21 | W | | 61 | | | A1 | | INT_MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | PWM_CR | 62 | RW | | A2 | | INT_VC | E2 | RC | | DBB00CR0 | 23 | # | | 63 | | | А3 | | RES_WDT | E3 | W | | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | | E4 | | | DBB01DR1 | 25 | W | | 65 | | | A5 | | | E5 | | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | | DEC_CR0 | E6 | RW | | DBB01CR0 | 27 | # | | 67 | | | A7 | | DEC_CR1 | E7 | RW | | DCB02DR0 | 28 | # | ADC0_CR | 68 | # | | A8 | | | E8 | | | DCB02DR1 | 29 | W | ADC1_CR | 69 | # | | A9 | | | E9 | | | DCB02DR2 | 2A | RW | | 6A | | | AA | | | EA | | | DCB02CR0 | 2B | # | | 6B | | | AB | | | EB | | | DCB03DR0 | 2C | # | TMP_DR0 | 6C | RW | | AC | | | EC | 1 | | DCB03DR1 | 2D | W | TMP_DR1 | 6D | RW | | AD | | | ED | | | DCB03DR2 | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | 1 | Blank fields are Reserved and must not be accessed. # Access is bit specific. Table 9. Register Map Bank 0 Table: User Space (continued) | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | Name | Addr<br>(0,Hex) | Access | |----------|-----------------|--------|----------|-----------------|--------|---------|-----------------|--------|----------|-----------------|--------| | DCB03CR0 | 2F | # | TMP_DR3 | 6F | RW | | AF | | | EF | | | | 30 | | | 70 | | RDI0RI | В0 | RW | | F0 | | | | 31 | | | 71 | | RDI0SYN | B1 | RW | | F1 | | | 32 | 32 | | ACE00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACE00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | | | | 34 | | | 74 | | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | | 75 | | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | ACE01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | ACE01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | ЗА | | | 7A | | | ВА | | | FA | | | | 3B | | | 7B | | | ВВ | | | FB | | | | 3C | | | 7C | | | вс | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | Blank fields are Reserved and must not be accessed. Table 10. Register Map Bank 1 Table: Configuration Space | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |---------|-----------------|--------|------|-----------------|--------|----------|-----------------|--------|----------|-----------------|--------| | PRT0DM0 | 00 | RW | | 40 | | ASE10CR0 | 80 | RW | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | | 81 | | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | | 82 | | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | | 83 | | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | ASE11CR0 | 84 | RW | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | | 85 | | | C5 | | | PRT1IC0 | 06 | RW | | 46 | | | 86 | | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | | 87 | | | C7 | | | | 08 | | | 48 | | | 88 | | | C8 | | | | 09 | | | 49 | | | 89 | | | C9 | | | | 0A | | | 4A | | | 8A | | | CA | | | | 0B | | | 4B | | | 8B | | | СВ | | | | 0C | | | 4C | | | 8C | | | CC | | | | 0D | | | 4D | | | 8D | | | CD | | | | 0E | | | 4E | | | 8E | | | CE | | | | 0F | | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | | 90 | | GDI_O_IN | D0 | RW | | | 11 | | | 51 | | | 91 | | GDI_E_IN | D1 | RW | | | 12 | | | 52 | | | 92 | | GDI_O_OU | D2 | RW | | | 13 | | | 53 | | | 93 | | GDI_E_OU | D3 | RW | | | 14 | | | 54 | | | 94 | | | D4 | | | | 15 | | | 55 | | | 95 | | | D5 | | | | 16 | | | 56 | | | 96 | | | D6 | | | | 17 | | | 57 | | | 97 | | | D7 | | | | 18 | | | 58 | | | 98 | | | D8 | | | | 19 | | | 59 | | | 99 | | | D9 | | Blank fields are Reserved and must not be accessed. Document Number: 38-12022 Rev. \*H Page 14 of 37 <sup>#</sup> Access is bit specific. <sup>#</sup> Access is bit specific. Table 10. Register Map Bank 1 Table: Configuration Space (continued) | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | |---------|-----------------|--------|-----------|-----------------|--------|---------|-----------------|--------|-----------|-----------------|--------| | | 1A | | | 5A | | | 9A | | | DA | | | | 1B | | | 5B | | | 9B | | | DB | | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | | 1E | | | 5E | | | 9E | | OSC_CR4 | DE | RW | | | 1F | | | 5F | | | 9F | | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | CMP_GO_EN | 64 | RW | | A4 | | VLT_CMP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | ADC0_TR | E5 | RW | | DBB01OU | 26 | RW | AMD_CR1 | 66 | RW | | A6 | | ADC1_TR | E6 | RW | | | 27 | | ALT_CR0 | 67 | RW | | A7 | | | E7 | | | DCB02FN | 28 | RW | | 68 | | | A8 | | IMO_TR | E8 | W | | DCB02IN | 29 | RW | | 69 | | | A9 | | ILO_TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | 2B | | CLK_CR3 | 6B | RW | | AB | | ECO_TR | EB | W | | DCB03FN | 2C | RW | TMP_DR0 | 6C | RW | | AC | | | EC | | | DCB03IN | 2D | RW | TMP_DR1 | 6D | RW | | AD | | | ED | | | DCB03OU | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | | | | 2F | | TMP_DR3 | 6F | RW | | AF | | | EF | | | | 30 | | | 70 | | RDI0RI | B0 | RW | | F0 | | | | 31 | | | 71 | | RDI0SYN | B1 | RW | | F1 | | | | 32 | | ACE00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACE00CR2 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | | | | 34 | | | 74 | | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | | 75 | | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | ACE01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | ACE01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | FLS_PR1 | FA | RW | | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | | ВС | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | Blank fields are Reserved and must not be accessed. # Access is bit specific. ## **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C21x23 PSoC device. For up to date electrical specifications, check if you have the latest data sheet by visiting the web at <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>. Specifications are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C and T<sub>J</sub> $\leq$ 100°C, except where noted. Refer to Table 25 on page 26 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode. Figure 10. Voltage versus CPU Frequency 5.25 4.75 98 93kHz 3MHz 12MHz 24MHz CPU Frequency The following table lists the units of measure that are used in this section. Table 11. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | | | |--------|-----------------------------|--------|-------------------------------|--|--| | °C | degree Celsius | μW | microwatts | | | | dB | decibels | mA | milli-ampere | | | | fF | femto farad | ms | milli-second | | | | Hz | hertz | mV | milli-volts | | | | KB | 1024 bytes | nA | nanoampere | | | | Kbit | 1024 bits | ns | nanosecond | | | | kHz | kilohertz | nV | nanovolts | | | | kΩ | kilohm | W | ohm | | | | MHz | megahertz | рА | picoampere | | | | ΜΩ | megaohm | pF | picofarad | | | | μΑ | microampere | рр | peak-to-peak | | | | μF | microfarad | ppm | parts per million | | | | μΗ | microhenry | ps | picosecond | | | | μS | microsecond | sps | samples per second | | | | μV | microvolts | S | sigma: one standard deviation | | | | μVrms | microvolts root-mean-square | V | volts | | | Document Number: 38-12022 Rev. \*H Page 16 of 37 # **Absolute Maximum Ratings** **Table 12. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|----------------------------------------|-----------|-----|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | - | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrade reliability. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | _ | +85 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | _ | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | _ | Vdd + 0.5 | V | | | V <sub>IOZ</sub> | DC Voltage Applied to Tri-state | Vss - 0.5 | _ | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | ESD | Electro Static Discharge Voltage | 2000 | _ | _ | V | Human Body Model ESD | | LU | Latch-up Current | - | _ | 200 | mA | | # **Operating Temperature** **Table 13. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature | -40 | _ | +85 | °C | | | TJ | Junction Temperature | -40 | - | +100 | °C | The temperature rise from ambient to junction is package specific. SeeTable 37 on page 35. The user must limit the power consumption to comply with this requirement. | ## **DC Electrical Characteristics** DC Chip-Level Specifications Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ and are for design guidance only. Table 14. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|--------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 2.40 | - | 5.25 | V | See DC POR and LVD specifications, Table 21 on page 22. | | I <sub>DD</sub> | Supply Current, IMO = 24 MHz | - | 3 | 4 | mA | Conditions are Vdd = 5.0V, 25°C,<br>CPU = 3 MHz, SYSCLK doubler<br>disabled. VC1 = 1.5 MHz<br>VC2 = 93.75 kHz<br>VC3 = 0.366 kHz. | | I <sub>DD3</sub> | Supply Current, IMO = 6 MHz | - | 1.2 | 2 | mA | Conditions are Vdd = 3.3V, 25°C,<br>CPU = 3 MHz, clock doubler<br>disabled. VC1 = 375 kHz<br>VC2 = 23.4 kHz<br>VC3 = 0.091 kHz | | I <sub>DD27</sub> | Supply Current, IMO = 6 MHz | - | 1.1 | 1.5 | mA | Conditions are Vdd = 2.55V,<br>25°C, CPU = 3 MHz, clock<br>doubler disabled. VC1 = 375 kHz<br>VC2 = 23.4 kHz<br>VC3 = 0.091 kHz | | I <sub>SB27</sub> | Sleep (Mode) Current with POR, LVD,<br>Sleep Timer, WDT, and internal slow<br>oscillator active. Mid temperature range. | - | 2.6 | 4 | μА | Vdd = $2.55V$ , $0^{\circ}C$ to $40^{\circ}C$ | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD,<br>Sleep Timer, WDT, and internal slow<br>oscillator active. | - | 2.8 | 5 | μА | $Vdd = 3.3V, -40^{o}C \le T_{A} \le 85^{o}C$ | | V <sub>REF</sub> | Reference Voltage (Bandgap) | 1.28 | 1.30 | 1.32 | V | Trimmed for appropriate Vdd.<br>Vdd = 3.0V to 5.25V | | V <sub>REF27</sub> | Reference Voltage (Bandgap) | 1.16 | 1.30 | 1.330 | V | Trimmed for appropriate Vdd.<br>Vdd = 2.4V to 3.0V | | AGND | Analog Ground | V <sub>REF</sub> - 0.003 | $V_{REF}$ | V <sub>REF</sub> + 0.003 | V | | Document Number: 38-12022 Rev. \*H Page 18 of 37 ## DC General Purpose IO Specifications Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 15. 5V and 3.3V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|--------------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd -<br>1.0 | - | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget. | | V <sub>OL</sub> | Low Output Level | - | - | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined IOL budget. | | $V_{IL}$ | Input Low Level | _ | _ | 0.8 | V | Vdd = 3.0 to 5.25 | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25 | | $V_{H}$ | Input Hysteresis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | Table 16 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C. Typical parameters apply to 2.7V at 25°C and are for design guidance only. Table 16. 2.7V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|--------------|-----|------|-------|--------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd -<br>0.4 | - | _ | V | IOH = 2.5 mA (6.25 Typ), Vdd = 2.4 to<br>3.0V (16 mA maximum, 50 mA Typ<br>combined IOH budget). | | V <sub>OL</sub> | Low Output Level | _ | - | 0.75 | V | IOL = 10 mA, Vdd = 2.4 to 3.0V (90 mA maximum combined IOL budget). | | $V_{IL}$ | Input Low Level | _ | _ | 0.75 | V | Vdd = 2.4 to 3.0 | | V <sub>IH</sub> | Input High Level | 2.0 | _ | - | V | Vdd = 2.4 to 3.0 | | V <sub>H</sub> | Input Hysteresis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA | | C <sub>IN</sub> | Capacitive Load on Pins as Input | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | Document Number: 38-12022 Rev. \*H Page 19 of 37 #### DC Amplifier Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ $T_A$ $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ $T_A$ $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ $T_A$ $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 17. 5V DC Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------|-----|-----|---------|-------|-------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | _ | 2.5 | 15 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 10 | _ | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | _ | 200 | _ | pA | Gross tested to 1 μA | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0.0 | - | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | 80 | _ | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | #### Table 18. 3.3V DC Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------|-----|-----|---------|-------|-------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | _ | 2.5 | 15 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 10 | _ | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 200 | _ | pА | Gross tested to 1 μA | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0 | _ | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | 80 | _ | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | #### Table 19. 2.7V DC Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------|-----|-----|---------|-------|-------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) | _ | 2.5 | 15 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 10 | _ | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | _ | 200 | _ | pА | Gross tested to 1 μA | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0 | _ | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | 80 | _ | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | Document Number: 38-12022 Rev. \*H Page 20 of 37 ## DC Switch Mode Pump Specifications Table 20 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T\_A $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T\_A $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T\_A $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 20. DC Switch Mode Pump (SMP) Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>PUMP5V</sub> | 5V Output Voltage from Pump | 4.75 | 5.0 | 5.25 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 5.0V. | | V <sub>PUMP3V</sub> | 3.3V Output Voltage from Pump | 3.00 | 3.25 | 3.60 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 3.25V. | | V <sub>PUMP2V</sub> | 2.6V Output Voltage from Pump | 2.45 | 2.55 | 2.80 | V | Configuration of footnote. <sup>a</sup> Average, neglecting ripple. SMP trip voltage is set to 2.55V. | | I <sub>PUMP</sub> | Available Output Current $V_{BAT} = 1.8V$ , $V_{PUMP} = 5.0V$ $V_{BAT} = 1.5V$ , $V_{PUMP} = 3.25V$ $V_{BAT} = 1.3V$ , $V_{PUMP} = 2.55V$ | 5<br>8<br>8 | -<br>-<br>- | -<br>-<br>- | mA<br>mA<br>mA | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 5.0V. SMP trip voltage is set to 3.25V. SMP trip voltage is set to 2.55V. | | V <sub>BAT5V</sub> | Input Voltage Range from Battery | 1.8 | _ | 5.0 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 5.0V. | | V <sub>BAT3V</sub> | Input Voltage Range from Battery | 1.0 | _ | 3.3 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 3.25V. | | V <sub>BAT2V</sub> | Input Voltage Range from Battery | 1.0 | _ | 2.8 | V | Configuration of footnote. <sup>a</sup> SMP trip voltage is set to 2.55V. | | V <sub>BATSTART</sub> | Minimum Input Voltage from Battery to Start Pump | 1.2 | _ | - | V | Configuration of footnote. $^{a}$ $0^{o}$ C $\leq$ $T_{A} \leq$ 100. 1.25V at $T_{A} = -40^{o}$ C. | | $\Delta V_{PUMP\_Line}$ | Line Regulation (over Vi range) | - | 5 | - | %V <sub>O</sub> | Configuration of footnote. <sup>a</sup> V <sub>O</sub> is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 21 on page 22. | | $\Delta V_{PUMP\_Load}$ | Load Regulation | - | 5 | - | %V <sub>O</sub> | Configuration of footnote. A VO is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 21 on page 22. | | $\Delta V_{PUMP\_Ripple}$ | Output Voltage Ripple (depends on cap/load) | _ | 100 | _ | mVpp | Configuration of footnote. <sup>a</sup> Load is 5 mA. | | E <sub>3</sub> | Efficiency | 35 | 50 | _ | % | Configuration of footnote. <sup>a</sup> Load is 5 mA. SMP trip voltage is set to 3.25V. | | E <sub>2</sub> | Efficiency | 35 | 80 | _ | % | For I load = 1mA, V <sub>PUMP</sub> = 2.55V,<br>V <sub>BAT</sub> = 1.3V, 10 uH inductor, 1 uF<br>capacitor, and Schottky diode. | | F <sub>PUMP</sub> | Switching Frequency | _ | 1.3 | _ | MHz | | | DC <sub>PUMP</sub> | Switching Duty Cycle | _ | 50 | _ | % | | a. $L_1 = 2$ mH inductor, $C_1 = 10$ mF capacitor, $D_1 = S$ chottky diode. See Figure 12 on page 22. Document Number: 38-12022 Rev. \*H Page 21 of 37 Figure 12. Basic Switch Mode Pump Circuit #### DC POR and LVD Specifications Table 21 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 21. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | - | 2.36<br>2.82<br>4.55 | 2.40<br>2.95<br>4.70 | V<br>V<br>V | Vdd must be greater than or equal to 2.5V during startup, reset from the XRES pin, or reset from Watchdog. | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b VM[2:0] = 111b | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>a</sup> 2.99 <sup>b</sup> 3.09 3.20 4.55 4.75 4.83 4.95 | V<br>V<br>V<br>V<br>V | | | VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | Vdd Value for PUMP Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.45<br>2.96<br>3.03<br>3.18<br>4.54<br>4.62<br>4.71<br>4.89 | 2.55<br>3.02<br>3.10<br>3.25<br>4.64<br>4.73<br>4.82<br>5.00 | 2.62 <sup>c</sup><br>3.09<br>3.16<br>3.32 <sup>d</sup><br>4.74<br>4.83<br>4.92<br>5.12 | V<br>V<br>V<br>V<br>V | | - a. Always greater than 50 mV above $V_{\mbox{\footnotesize{PPOR}}}$ (PORLEV = 00) for falling supply. - b. Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV = 01) for falling supply. - c. Always greater than 50 mV above $V_{LVD0}$ . - d. Always greater than 50 mV above V<sub>LVD3</sub>. ## DC Programming Specifications Table 22 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ and are for design guidance only. **Table 22. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|-------------------------------------| | Vdd <sub>IWRITE</sub> | Supply Voltage for Flash Write Operations | 2.70 | 1 | - | V | | | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 5 | 25 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | - | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.2 | _ | _ | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _ | - | 0.2 | mA | Driving internal pull down resistor | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _ | - | 1.5 | mA | Driving internal pull down resistor | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | _ | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | 50,000 | - | _ | - | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>a</sup> | 1,800,000 | - | _ | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | - | - | Years | | a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (and so forth to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). Document Number: 38-12022 Rev. \*H Page 23 of 37 For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. ## **AC Electrical Characteristics** #### AC Chip-Level Specifications Table 23 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ and are for design guidance only. Table 23. 5V and 3.3V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------|------|------|-----------------------|-------|-------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | Internal Main Oscillator Frequency for 24 MHz | 23.4 | 24 | 24.6 <sup>a,b,c</sup> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 11 on page 16. SLIMO mode = 0. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.75 | 6 | 6.35 <sup>a,b,c</sup> | MHz | Trimmed for 3.3V operation using factory trim values. See Figure 11 on page 16. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.6 <sup>a,b</sup> | MHz | 24 MHz only for SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.3 <sup>b,c</sup> | MHz | | | F <sub>BLK5</sub> | Digital PSoC Block Frequency (5V Nominal) | 0 | 48 | 49.2 <sup>a,b,d</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>BLK33</sub> | Digital PSoC Block Frequency (3.3V Nominal) | 0 | 24 | 24.6 <sup>b,d</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | Jitter32k | 32 kHz RMS Period Jitter | _ | 100 | 200 | ns | | | Jitter32k | 32 kHz Peak-to-Peak Period Jitter | _ | 1400 | _ | ns | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | _ | _ | μS | | | DC24M | 24 MHz Duty Cycle | 40 | 50 | 60 | % | | | Step24M | 24 MHz Trim Step Size | _ | 50 | _ | kHz | | | Fout48M | 48 MHz Output Frequency | 46.8 | 48.0 | 49.2 <sup>a,c</sup> | MHz | Trimmed. Using factory trim values. | | Jitter24M1 | 24 MHz Peak-to-Peak Period Jitter (IMO) | _ | 300 | | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | _ | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | _ | μS | | a. 4.75V < Vdd < 5.25V. Document Number: 38-12022 Rev. \*H Page 24 of 37 Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. 3.0V < Vdd < 3.6V. See application note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.</li> d. See the individual user module data sheets for information on maximum frequencies for user modules. Table 24. 2.7V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------|-------|------|-----------------------|-------|-------------------------------------------------------------------------------------------------| | F <sub>IMO12</sub> | Internal Main Oscillator Frequency for 12 MHz | 11.5 | 12 | 12.7 <sup>a,b,c</sup> | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 11 on page 16. SLIMO mode = 1. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.5 | 6 | 6.35 <sup>a,b,c</sup> | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 11 on page 16. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal) | 0.093 | 3 | 3.15 <sup>a,b</sup> | MHz | 24 MHz only for SLIMO mode = 0. | | F <sub>BLK27</sub> | Digital PSoC Block Frequency (2.7V Nominal) | 0 | 12 | 12.5 <sup>a,b,c</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 8 | 32 | 96 | kHz | | | Jitter32k | 32 kHz RMS Period Jitter | - | 150 | 200 | ns | | | Jitter32k | 32 kHz Peak-to-Peak Period Jitter | - | 1400 | _ | ns | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | _ | _ | μS | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | _ | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | - | μS | | a. 2.4V < Vdd < 3.0V. Figure 13. 24 MHz Period Jitter (IMO) Timing Diagram Figure 14. 32 kHz Period Jitter (ILO) Timing Diagram Document Number: 38-12022 Rev. \*H Page 25 of 37 <sup>b. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. c. See application note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on maximum frequency for user modules.</sup> #### AC General Purpose IO Specifications Table 25 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ and are for design guidance only. Table 25. 5V and 3.3V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | Table 26. 2.7V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 3 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 6 | _ | 50 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 6 | _ | 50 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% - 90% | Figure 15. GPIO Timing Diagram #### AC Amplifier Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block. Table 27. 5V and 3.3V AC Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |--------------------|---------------------------------------------------------------|-----|-----|-----|-------| | T <sub>COMP1</sub> | Comparator Mode Response Time, 50 mVpp Signal Centered on Ref | | | 100 | ns | | T <sub>COMP2</sub> | Comparator Mode Response Time, 2.5V Input, 0.5V Overdrive | | | 300 | ns | Table 28. 2.7V AC Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |--------------------|---------------------------------------------------------------|-----|-----|-----|-------| | T <sub>COMP1</sub> | Comparator Mode Response Time, 50 mVpp Signal Centered on Ref | | | 600 | ns | | T <sub>COMP2</sub> | Comparator Mode Response Time, 1.5V Input, 0.5V Overdrive | | | 300 | ns | Document Number: 38-12022 Rev. \*H Page 26 of 37 ## AC Digital Block Specifications Table 29 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ $T_A$ $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ $T_A$ $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ $T_A$ $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 29. 5V and 3.3V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------|-----------------|-----|------|-------|---------------------------------------------------------| | All | Maximum Block Clocking Frequency (> 4.75V) | | | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | Functions | Maximum Block Clocking Frequency (< 4.75V) | | | 24.6 | MHz | 3.0V < Vdd < 4.75V. | | Timer | Capture Pulse Width | 50 <sup>a</sup> | - | _ | ns | | | | Maximum Frequency, No Capture | - | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With or Without Capture | - | - | 24.6 | MHz | | | Counter | Enable Pulse Width | 50 | - | _ | ns | | | | Maximum Frequency, No Enable Input | _ | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | _ | _ | 24.6 | MHz | | | Dead Band | Kill Pulse Width: | | • | | | | | | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 50 | _ | _ | ns | | | | Disable Mode | 50 | - | _ | ns | | | | Maximum Frequency | - | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency | _ | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | - | - | 4.1 | MHz | | | | Width of SS_Negated Between Transmissions | 50 | _ | _ | ns | | | Transmitter | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | a. 50 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). Document Number: 38-12022 Rev. \*H Page 27 of 37 Table 30. 2.7V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------|------------------|-----|------|-------|---------------------------------------------------------| | All<br>Functions | Maximum Block Clocking Frequency | | | 12.7 | MHz | 2.4V < Vdd < 3.0V. | | Timer | Capture Pulse Width | 100 <sup>a</sup> | - | _ | ns | | | | Maximum Frequency, With or Without Capture | - | - | 12.7 | MHz | | | Counter | Enable Pulse Width | 100 | _ | _ | ns | | | | Maximum Frequency, No Enable Input | _ | _ | 12.7 | MHz | | | | Maximum Frequency, Enable Input | - | - | 12.7 | MHz | | | Dead Band | Kill Pulse Width: | | | • | • | | | | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 100 | - | _ | ns | | | | Disable Mode | 100 | - | _ | ns | | | | Maximum Frequency | _ | _ | 12.7 | MHz | | | CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency | - | _ | 12.7 | MHz | | | CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency | - | _ | 12.7 | MHz | | | SPIM | Maximum Input Clock Frequency | - | _ | 6.35 | MHz | Maximum data rate at 3.17 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | - | - | 4.1 | MHz | | | | Width of SS_ Negated Between Transmissions | 100 | _ | _ | ns | | | Transmitter | Maximum Input Clock Frequency | _ | _ | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | a. 100 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). Document Number: 38-12022 Rev. \*H Page 28 of 37 ## AC External Clock Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 31. 5V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | - | 24.6 | MHz | | | _ | High Period | 20.6 | _ | 5300 | ns | | | _ | Low Period | 20.6 | _ | _ | ns | | | - | Power Up IMO to Switch | 150 | _ | _ | μS | | Table 32. 3.3V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 | 0.093 | I | 12.3 | MHz | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.186 | 1 | 24.6 | MHz | If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High Period with CPU Clock divide by 1 | 41.7 | _ | 5300 | ns | | | _ | Low Period with CPU Clock divide by 1 | 41.7 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | 1 | _ | μS | | Table 33. 2.7V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1 | 0.093 | _ | 6.06 | MHz | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.186 | _ | 12.12 | MHz | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High Period with CPU Clock divide by 1 | 83.4 | - | 5300 | ns | | | _ | Low Period with CPU Clock divide by 1 | 83.4 | - | _ | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | Document Number: 38-12022 Rev. \*H Page 29 of 37 #### AC Programming Specifications Table 34 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ and are for design guidance only. **Table 34. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | ı | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 15 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 30 | _ | ms | | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | $3.0 \le Vdd \le 3.6$ | | T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 70 | ns | $2.4 \leq Vdd \leq 3.0$ | # AC I<sup>2</sup>C Specifications Table 35 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only. Table 35. AC Characteristics of the $I^2C$ SDA and SCL Pins for $Vcc \ge 3.0V$ | Symbol | Description | Standa | rd Mode | Fast | Units | | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------------------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μS | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | _ | μS | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | _ | μS | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | 0.6 | _ | μS | | T <sub>HDDATI2C</sub> | Data Hold Time | | _ | 0 | _ | μS | | T <sub>SUDATI2C</sub> | Data Setup Time | | _ | 100 <sup>a</sup> | _ | ns | | T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition | | _ | 0.6 | _ | μS | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | | _ | 1.3 | _ | μS | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | _ | - | 0 | 50 | ns | a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU;DAT</sub> ≥ 250 ns must then be met. This automatically becomes the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. Document Number: 38-12022 Rev. \*H Page 30 of 37 Table 36. 2.7V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode Not Supported) | Symbol | Description | Standa | rd Mode | Fast | Units | | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | _ | _ | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | - | - | _ | μЅ | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | _ | _ | μS | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | _ | _ | μS | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | _ | _ | μS | | T <sub>HDDATI2C</sub> | Data Hold Time | | _ | _ | _ | μS | | T <sub>SUDATI2C</sub> | Data Setup Time | | _ | _ | _ | ns | | T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition | | _ | _ | _ | μS | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | _ | _ | μS | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | _ | - | _ | _ | ns | Figure 16. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus Document Number: 38-12022 Rev. \*H Page 31 of 37 # **Packaging Information** This section illustrates the packaging specifications for the CY8C21x23 PSoC device, along with the thermal impedances for each package and minimum solder reflow peak temperature. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. #### **Packaging Dimensions** Figure 17. 8-Pin (150-Mil) SOIC Document Number: 38-12022 Rev. \*H Page 32 of 37 Figure 18. 16-Pin (150-Mil) SOIC DIMENSIONS IN INCHESIMM) MIN. MAX. REFERENCE JEDEC MS-012 PACKAGE WEIGHT 0.15pms | | PART # | |---------|----------------| | \$16.15 | STANDARD PKG | | SZ16.15 | LEAD FREE PKG. | Figure 19. 16-Pin COL | 0.20 min 0.45<br>0.55<br>1.5 (NOM) 2 PIN # | ₽1 ID | |--------------------------------------------|-------| | 1.3 | | | | | **BOTTOM VIEW** | PART NO. | DESCRIPTION | |----------|-------------| | LG16A | LEAD-FREE | | LD16A | STANDARD | #### NOTES: - 1. JEDEC # MO-220 - 2. Package Weight: 0.014g - 3. DIMENSIONS IN MM, MIN MAX 001-09116 \*D 1.14 DIA. PIN 1 II 10 1.14 $\frac{7.50}{8.10}$ DIMENSIONS IN MILLIMETERS 1.1 20 7,00 7.4n SEATING PLANE .235 MIN.-0\* MIN.--0.65 BSC GAUGE PLANE 2.00 0.25 MAX 0.10 1.25 REF= 51-85077 \*C Figure 20. 20-Pin (210-MIL) SSOP Figure 21. 24-Pin (4x4) QFN #### NOTES: - 1. HATCH IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.042g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART# | DESCRIPTION | |-------|-------------| | LF24A | STANDARD | | LY24A | LEAD FREE | 51-85203 \*A **Important Note** For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf. It is important to note that pinned vias for thermal conduction are not required for the low power 24, 32, and 48-pin QFN PSoC devices. Document Number: 38-12022 Rev. \*H ## **Thermal Impedances** Table 37. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> * | |----------|---------------------------| | 8 SOIC | 186 °C/W | | 16 SOIC | 125 °C/W | | 16 QFN | 46 °C/W | | 20 SSOP | 117 °C/W | | 24 MLF** | 40 °C/W | <sup>\*</sup> T $_{J}$ = T $_{A}$ + POWER x $\theta_{JA}$ #### **Solder Reflow Peak Temperature** Table 38 lists the minimum solder reflow peak temperature to achieve good solderability. Table 38. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature* | Maximum Peak Temperature | |---------|---------------------------|--------------------------| | 8 SOIC | 240°C | 260°C | | 16 SOIC | 240°C | 260°C | | 16 QFN | 240°C | 260°C | | 20 SSOP | 240°C | 260°C | | 24 MLF | 240°C | 260°C | <sup>\*</sup>Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220+/-5°C with Sn-Pb or 245+/-5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. Document Number: 38-12022 Rev. \*H Page 35 of 37 $<sup>^{\</sup>star\star}\text{To}$ achieve the thermal impedance specified for the QFN package, the center thermal pad must be soldered to the PCB ground plane. # **Ordering Information** The following table lists the CY8C21x23 PSoC device's key package features and ordering codes. Table 39. CY8C21x23 PSoC Device Key Features and Ordering Information | Package | Ordering Code | Flash<br>(Bytes) | RAM<br>(Bytes) | Switch<br>Mode<br>Pump | Temperature<br>Range | Digital<br>PSoC<br>Blocks | Analog<br>Blocks | Digital IO<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES<br>Pin | |------------------------------------------|-------------------|------------------|----------------|------------------------|----------------------|---------------------------|------------------|--------------------|------------------|-------------------|-------------| | 8-Pin (150-Mil) SOIC | CY8C21123-24SXI | 4K | 256 | No | -40°C to +85°C | 4 | 4 | 6 | 4 | 0 | No | | 8-Pin (150-Mil) SOIC<br>(Tape and Reel) | CY8C21123-24SXIT | 4K | 256 | No | -40°C to +85°C | 4 | 4 | 6 | 4 | 0 | No | | 16-Pin (150-Mil) SOIC | CY8C21223-24SXI | 4K | 256 | Yes | -40°C to +85°C | 4 | 4 | 12 | 8 | 0 | No | | 16-Pin (150-Mil) SOIC<br>(Tape and Reel) | CY8C21223-24SXIT | 4K | 256 | Yes | -40°C to +85°C | 4 | 4 | 12 | 8 | 0 | No | | 16-Pin (3x3) QFN | CY8C21223-LGXI | 4K | 256 | Yes | -40°C to +85°C | 4 | 4 | 12 | 8 | 0 | No | | 20-Pin (210-Mil) SSOP | CY8C21323-24PVXI | 4K | 256 | No | -40°C to +85°C | 4 | 4 | 16 | 8 | 0 | Yes | | 20-Pin (210-Mil) SSOP<br>(Tape and Reel) | CY8C21323-24PVXIT | 4K | 256 | No | -40°C to +85°C | 4 | 4 | 16 | 8 | 0 | Yes | | 24-Pin (4x4) QFN | CY8C21323-24LFXI | 4K | 256 | Yes | -40°C to +85°C | 4 | 4 | 16 | 8 | 0 | Yes | | 24-Pin (4x4) QFN<br>(Tape and Reel) | CY8C21323-24LFXIT | 4K | 256 | Yes | -40°C to +85°C | 4 | 4 | 16 | 8 | 0 | Yes | ## **Ordering Code Definitions** Document Number: 38-12022 Rev. \*H Page 36 of 37 ## **Document History Page** | | nt Number | | | C21323 PSoC <sup>®</sup> Mixed Signal Array | |----------|-----------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 133248 | NWJ | See ECN | New silicon and document (Revision **). | | *A | 208900 | NWJ | See ECN | Add new part, new package and update all ordering codes to Pb-free. | | *B | 212081 | NWJ | See ECN | Expand and prepare Preliminary version. | | *C | 227321 | CMS Team | See ECN | Update specs., data, format. | | *D | 235973 | SFV | See ECN | Updated Overview and Electrical Spec. chapters, along with 24-pin pinout. Added CMP_GO_EN register (1,64h) to mapping table. | | *E | 290991 | HMT | See ECN | Update data sheet standards per SFV memo. Fix device table. Add part numbers to pinouts and fine tune. Change 20-pin SSOP to CY8C21323. Add Reflow Temp. table. Update diagrams and specs. | | *F | 301636 | HMT | See ECN | DC Chip-Level Specification changes. Update links to new CY.com Portal. | | *G | 324073 | НМТ | See ECN | Obtained clearer 16 SOIC package. Update Thermal Impedances and Solder Reflow tables. Re-add pinout ISSP notation. Fix ADC type-o. Fix TMP register names. Update Electrical Specifications. Add CY logo. Update CY copyright. Make data sheet Final. | | *H | 2588457 | KET/HMI/<br>AESA | 10/22/2008 | New package information on page 9. Converted data sheet to new template. Added 16-Pin OFN package diagram. | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. | Products | | <b>PSoC Solutions</b> | | |------------------|----------------------|-----------------------|-----------------------------------| | PSoC | psoc.cypress.com | General | psoc.cypress.com/solutions | | Clocks & Buffers | clocks.cypress.com | Low Power/Low Voltage | psoc.cypress.com/low-power | | Wireless | wireless.cypress.com | Precision Analog | psoc.cypress.com/precision-analog | | Memories | memory.cypress.com | LCD Drive | psoc.cypress.com/lcd-drive | | Image Sensors | image.cypress.com | CAN 2.0b | psoc.cypress.com/can | | | | USB | psoc.cypress.com/usb | © Cypress Semiconductor Corporation, 2004-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for médical, lifé support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-12022 Rev. \*H Revised October 22, 2008 Page 37 of 37 PSoC Designer™, Programmable System-on-Chip™, and PSoC Express™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips.