

# BUK9277-55A N-channel TrenchMOS logic level FET Rev. 02 – 24 October 2006

**Product data sheet** 

## 1. Product profile

### 1.1 General description

N-channel enhancement mode power Field-Effect Transistor (FET) in a plastic package using NXP General Purpose Automotive (GPA) TrenchMOS technology.

### 1.2 Features



## 2. Pinning information

| Table ' | I. Pinning                            |                    |          |
|---------|---------------------------------------|--------------------|----------|
| Pin     | Description                           | Simplified outline | Symbol   |
| 1       | gate (G)                              |                    | _        |
| 2       | drain (D)                             | [1] mb             |          |
| 3       | source (S)                            |                    |          |
| mb      | mounting base; connected to drain (D) |                    | mbb076 S |
|         |                                       | SOT428 (D-PAK)     |          |

[1] It is not possible to make a connection to pin 2 of the SOT428 package.



## 3. Ordering information

| Table 2.     Ordering information |         |                                                                          |         |  |  |
|-----------------------------------|---------|--------------------------------------------------------------------------|---------|--|--|
| Type number                       | Package |                                                                          |         |  |  |
|                                   | Name    | Description                                                              | Version |  |  |
| BUK9277-55A                       | DPAK    | plastic single-ended surface-mounted package; 3 leads (one lead cropped) | SOT428  |  |  |

## 4. Limiting values

#### Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                                       | Conditions                                                                                                                                                              | Min          | Мах  | Unit |
|----------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|
| V <sub>DS</sub>      | drain-source voltage                            |                                                                                                                                                                         | -            | 55   | V    |
| V <sub>DGR</sub>     | drain-gate voltage (DC)                         | $R_{GS} = 20 \text{ k}\Omega$                                                                                                                                           | -            | 55   | V    |
| V <sub>GS</sub>      | gate-source voltage                             |                                                                                                                                                                         | -            | ±15  | V    |
| I <sub>D</sub>       | drain current                                   | $T_{mb}$ = 25 °C; $V_{GS}$ = 5 V; see <u>Figure 2</u> and <u>3</u>                                                                                                      | -            | 18   | А    |
|                      |                                                 | $T_{mb}$ = 100 °C; $V_{GS}$ = 5 V; see <u>Figure 2</u>                                                                                                                  | -            | 13   | А    |
| I <sub>DM</sub>      | peak drain current                              | $T_{mb}$ = 25 °C; pulsed; $t_p \leq$ 10 $\mu s;$ see Figure 3                                                                                                           | -            | 73   | А    |
| P <sub>tot</sub>     | total power dissipation                         | T <sub>mb</sub> = 25 °C; see <u>Figure 1</u>                                                                                                                            | -            | 51   | W    |
| T <sub>stg</sub>     | storage temperature                             |                                                                                                                                                                         | -55          | +175 | °C   |
| Tj                   | junction temperature                            |                                                                                                                                                                         | -55          | +175 | °C   |
| Source-d             | Irain diode                                     |                                                                                                                                                                         |              |      |      |
| I <sub>DR</sub>      | reverse drain current                           | T <sub>mb</sub> = 25 °C                                                                                                                                                 | -            | 18   | А    |
| I <sub>DRM</sub>     | peak reverse drain current                      | $T_{mb}$ = 25 °C; pulsed; $t_p \leq$ 10 $\mu s$                                                                                                                         | -            | 73   | А    |
| Avalanch             | ne ruggedness                                   |                                                                                                                                                                         |              |      |      |
| E <sub>DS(AL)S</sub> | non-repetitive drain-source avalanche<br>energy | unclamped inductive load; I <sub>D</sub> = 18 A; V <sub>DS</sub> $\leq$ 55 V; R <sub>GS</sub> = 50 $\Omega$ ; V <sub>GS</sub> = 5 V; starting at T <sub>j</sub> = 25 °C | -            | 33   | mJ   |
| E <sub>DS(AL)R</sub> | repetitive drain-source avalanche<br>energy     |                                                                                                                                                                         | <u>[1]</u> _ | -    | J    |

[1] Conditions:

a) Maximum value not quoted. Repetitive rating defined in Figure 16.

b) Single-pulse avalanche rating limited by  $T_{j(max)}$  of 175  $^\circ\text{C}.$ 

c) Repetitive avalanche rating limited by an average junction temperature of 170  $^\circ\text{C}.$ 

d) Refer to application note AN10273 for further information.

### **NXP Semiconductors**

# BUK9277-55A



#### N-channel TrenchMOS logic level FET

## 5. Thermal characteristics

#### Table 4.Thermal characteristics

| Symbol               | Parameter                                         | Conditions | Min | Тур | Max | Unit |
|----------------------|---------------------------------------------------|------------|-----|-----|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient       |            | -   | 71  | -   | K/W  |
| $R_{th(j-mb)}$       | thermal resistance from junction to mounting base |            | -   | -   | 3   | K/W  |



N-channel TrenchMOS logic level FET

## 6. Characteristics

| Symbol               | Parameter                           | Conditions                                                                            | Min | Тур  | Max | Unit |
|----------------------|-------------------------------------|---------------------------------------------------------------------------------------|-----|------|-----|------|
| Static ch            | aracteristics                       |                                                                                       |     |      |     |      |
| V <sub>(BR)DSS</sub> | drain-source breakdown              | $I_D = 250 \ \mu A; \ V_{GS} = 0 \ V$                                                 |     |      |     |      |
|                      | voltage                             | T <sub>j</sub> = 25 °C                                                                | 55  | -    | -   | V    |
|                      |                                     | T <sub>j</sub> = −55 °C                                                               | 50  | -    | -   | V    |
| V <sub>GS(th)</sub>  | gate-source threshold voltage       | $I_D = 1 \text{ mA}; V_{DS} = V_{GS}; \text{ see } \frac{\text{Figure 9}}{1000}$      |     |      |     |      |
|                      |                                     | $T_j = 25 \ ^{\circ}C$                                                                | 1   | 1.5  | 2   | V    |
|                      |                                     | T <sub>j</sub> = 175 °C                                                               | 0.5 | -    | -   | V    |
|                      |                                     | $T_j = -55 \ ^{\circ}C$                                                               | -   | -    | 2.3 | V    |
| I <sub>DSS</sub>     | drain leakage current               | $V_{DS} = 55 \text{ V}; V_{GS} = 0 \text{ V}$                                         |     |      |     |      |
|                      |                                     | T <sub>j</sub> = 25 °C                                                                | -   | 0.05 | 10  | μA   |
|                      |                                     | T <sub>j</sub> = 175 °C                                                               | -   | -    | 500 | μA   |
| I <sub>GSS</sub>     | gate leakage current                | $V_{GS} = \pm 15 \text{ V}; V_{DS} = 0 \text{ V}$                                     | -   | 2    | 100 | nA   |
| R <sub>DSon</sub>    | drain-source on-state<br>resistance | $V_{GS}$ = 5 V; $I_D$ = 10 A; see <u>Figure 7</u> and <u>8</u>                        |     |      |     |      |
|                      |                                     | T <sub>j</sub> = 25 °C                                                                | -   | 65   | 77  | mΩ   |
|                      |                                     | T <sub>j</sub> = 175 °C                                                               | -   | -    | 154 | mΩ   |
|                      |                                     | $V_{GS}$ = 4.5 V; I <sub>D</sub> = 10 A                                               | -   | -    | 86  | mΩ   |
|                      |                                     | $V_{GS}$ = 10 V; I <sub>D</sub> = 10 A                                                | -   | 59   | 69  | mΩ   |
| Dynamic              | characteristics                     |                                                                                       |     |      |     |      |
| Q <sub>G(tot)</sub>  | total gate charge                   | $I_D = 10 \text{ A}; V_{DD} = 44 \text{ V}; V_{GS} = 5 \text{ V};$<br>see Figure 14   |     | 11   | -   | nC   |
| Q <sub>GS</sub>      | gate-source charge                  |                                                                                       |     | 1.6  | -   | nC   |
| Q <sub>GD</sub>      | gate-drain charge                   |                                                                                       | -   | 5    | -   | nC   |
| C <sub>iss</sub>     | input capacitance                   | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 25 V; f = 1 MHz;                             | -   | 440  | 643 | pF   |
| C <sub>oss</sub>     | output capacitance                  | see Figure 12                                                                         | -   | 90   | 110 | pF   |
| C <sub>rss</sub>     | reverse transfer capacitance        |                                                                                       | -   | 60   | 93  | pF   |
| t <sub>d(on)</sub>   | turn-on delay time                  | $V_{DS}$ = 30 V; $R_L$ = 1.2 $\Omega;~V_{GS}$ = 5 V; $R_G$ = 10 $\Omega$              | -   | 10   | -   | ns   |
| t <sub>r</sub>       | rise time                           |                                                                                       | -   | 47   | -   | ns   |
| t <sub>d(off)</sub>  | turn-off delay time                 |                                                                                       | -   | 28   | -   | ns   |
| t <sub>f</sub>       | fall time                           |                                                                                       | -   | 33   | -   | ns   |
| L <sub>D</sub>       | internal drain inductance           | from drain lead from package to center of die                                         | -   | 2.5  | -   | nH   |
| L <sub>S</sub>       | internal source inductance          | from source lead from package to source bond pad                                      | -   | 7.5  | -   | nH   |
| Source-o             | Irain diode                         |                                                                                       |     |      |     |      |
| V <sub>SD</sub>      | source-drain voltage                | $I_S = 15 \text{ A}; V_{GS} = 0 \text{ V}; \text{ see } \frac{\text{Figure } 15}{15}$ | -   | 0.85 | 1.2 | V    |
| t <sub>rr</sub>      | reverse recovery time               | $I_{S} = 20 \text{ A}; \text{ d}I_{S}/\text{d}t = -100 \text{ A}/\mu\text{s};$        | -   | 33   | -   | ns   |
| Qr                   | recovered charge                    | $V_{GS} = -10 \text{ V}; \text{ V}_{R} = 30 \text{ V}$                                | -   | 60   | -   | nC   |



### **NXP Semiconductors**

# BUK9277-55A



### **NXP Semiconductors**

# BUK9277-55A



#### N-channel TrenchMOS logic level FET

## 7. Package outline



#### Fig 17. Package outline SOT428 (D-PAK)

BUK9277-55A\_2 Product data sheet

### N-channel TrenchMOS logic level FET

## 8. Revision history

| Table 6.Revision | history                                                                                                                                     |                               |                      |               |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|---------------|--|--|
| Document ID      | Release date                                                                                                                                | Data sheet status             | Change notice        | Supersedes    |  |  |
| BUK9277-55A_2    | 20061024                                                                                                                                    | Product data sheet            | -                    | BUK9277_55A-1 |  |  |
| Modifications:   | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines<br/>of NXP Semiconductors.</li> </ul> |                               |                      |               |  |  |
|                  | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                               |                      |               |  |  |
|                  | <ul> <li>Section 4 "Lim</li> </ul>                                                                                                          | iting values" Correction to V | <sub>GS</sub> value. |               |  |  |
| BUK9277_55A-1    | 20010206                                                                                                                                    | Product data sheet            | -                    | -             |  |  |

#### N-channel TrenchMOS logic level FET

## 9. Legal information

### 9.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 9.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 9.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### 9.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

TrenchMOS - is a trademark of NXP B.V.

## **10. Contact information**

For additional information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, send an email to: salesaddresses@nxp.com

#### N-channel TrenchMOS logic level FET

## **11. Contents**

| 1   | Product profile 1         |
|-----|---------------------------|
| 1.1 | General description       |
| 1.2 | Features                  |
| 1.3 | Applications 1            |
| 1.4 | Quick reference data 1    |
| 2   | Pinning information 1     |
| 3   | Ordering information 2    |
| 4   | Limiting values 2         |
| 5   | Thermal characteristics 4 |
| 6   | Characteristics 5         |
| 7   | Package outline 9         |
| 8   | Revision history 10       |
| 9   | Legal information         |
| 9.1 | Data sheet status 11      |
| 9.2 | Definitions 11            |
| 9.3 | Disclaimers               |
| 9.4 | Trademarks 11             |
| 10  | Contact information 11    |
| 11  | Contents 12               |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2006.

All rights reserved.



founded by

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 24 October 2006 Document identifier: BUK9277-55A\_2