#### TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# T6LE2

### Gate Driver for TFT LCD Panels

The T6LE2 is a 300 / 263 / 256-channel output gate driver for TFT LCD panels.

### Features

- LCD drive output pins Switchable 300 / 263 / 256 pins
  - : max 43.5 V
- LCD drive voltage Data transfer method
  - : Bidirectional shift register
- Operating temperature :
- Package
- : −20 to 75°C : COF

|                                                                                                     |          | Unit: mm |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|----------|----------|--|--|--|--|--|--|
| T6LE2                                                                                               | User Are | ea Pitch |  |  |  |  |  |  |
| TOLEZ                                                                                               | IN       | OUT      |  |  |  |  |  |  |
|                                                                                                     |          |          |  |  |  |  |  |  |
| Please contact Toshiba or a distributor for<br>the latest COF specification and product<br>line-up. |          |          |  |  |  |  |  |  |
|                                                                                                     |          |          |  |  |  |  |  |  |
| COF (Chip On Film)                                                                                  |          |          |  |  |  |  |  |  |

### Application

Module for PC monitors, LCDs for TV and Module for amusement

### **Block Diagram**





### **Pin Assignment**



The above diagram shows the device's pin configuration only and does not necessarily correspond to the pad layout on the chip. Please contact Toshiba or our distributors for the latest COF specification.

### **Pin Function**

| Pin Name     | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                     |                            |                                                                                                 |  |  |  |  |  |
|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|
|              |     | Vertical shift clock, output enable input / output select pin<br>These pins are used to input and output shift data. These pins are switched between input and<br>output by setting the U/D pin as shown below.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                              |                            |                                                                                                 |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | U/D                                                                                                                                                                                                                                                                                                                                                                                          | DI/O                       | DO/I                                                                                            |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | н                                                                                                                                                                                                                                                                                                                                                                                            | Input                      | Output                                                                                          |  |  |  |  |  |
| DI/O<br>DO/I | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | L                                                                                                                                                                                                                                                                                                                                                                                            | Output                     | Input                                                                                           |  |  |  |  |  |
|              |     | This pin<br>latched i<br>• When s<br>When tw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | nto the shift registers a<br>set for output<br>o or more T6LE2 are o                                                                                                                                                                                                                                                                                                                         | at the rising edge of CPVL | the data to be fed into the next st                                                             |  |  |  |  |  |
|              |     | This pin<br>The shift<br>Wher<br>Wher                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | specifies the direction<br>register data is shifted<br>n U/D is high, data is s<br>$U/D = "H": G1 \rightarrow G2$<br>n U / D is low, the direc<br>$U/D = "L": G300 \rightarrow G$                                                                                                                                                                                                            | synchronously with the ri  | d through the shift registers.<br>sing edge of CPV as follows:<br>)<br>$\cdots \rightarrow G1 $ |  |  |  |  |  |
| U/DL<br>U/DR | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | U/D                                                                                                                                                                                                                                                                                                                                                                                          | Input                      | Output                                                                                          |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | L<br>H                                                                                                                                                                                                                                                                                                                                                                                       | CPVR                       | CPVL                                                                                            |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                              | <del>OE</del> R            | OE L                                                                                            |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                              | CPVL                       | CPVR                                                                                            |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                              | OE L                       | OE R                                                                                            |  |  |  |  |  |
|              |     | The volta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The voltage applied to this pin must be a DC-level voltage that is either high ( $V_{DD}$ ) or low ( $V_{SS}$ ).                                                                                                                                                                                                                                                                             |                            |                                                                                                 |  |  |  |  |  |
| CPVL<br>CPVR | I/O | When s  This is  synchro  When s  The sig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | rtical shift clock<br>• When set for input:<br>This is the shift clock for the shift registers. Data is shifted through the shift registers<br>synchronously with the rising edge of CPVL/R.<br>• When set for output:<br>The signal input to CPVL/R is output to CPVR/L asynchronous to other signals.<br>These pins are switched between input and output by setting the U/D pin as below. |                            |                                                                                                 |  |  |  |  |  |
| OF VIX       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | U/D                                                                                                                                                                                                                                                                                                                                                                                          | CPVL                       | CPVR                                                                                            |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Н                                                                                                                                                                                                                                                                                                                                                                                            | Input                      | Output                                                                                          |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                              |                            |                                                                                                 |  |  |  |  |  |
| OE L<br>OE R | 1/0 | L  Output  Input    Output enable pin  When set for input:    These signals control the data appearing at the LCD panel drive pins (G1 through G300).<br>OE L/R doesn't synchronize with the CPVL/R.    When $OE$ L/R is low : outputs shift data and data contents.    When $OE$ L/R is low : outputs shift data and data contents.    When $OE$ L/R is high : controls the LCD panel drive output to V <sub>EE</sub> level.    When set for output:    The signal input to $OE$ L/R is output to $\overline{OE}$ R/L.    These pins are switched between input and output by setting the U/D pin as below.    U/D $\overline{OE}$ L    H  Input    Uput  Output |                                                                                                                                                                                                                                                                                                                                                                                              |                            |                                                                                                 |  |  |  |  |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | L                                                                                                                                                                                                                                                                                                                                                                                            | Output                     | Input                                                                                           |  |  |  |  |  |

| Pin Name        | I/O | Function                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          |                                      |   |  |  |  |  |
|-----------------|-----|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|---|--|--|--|--|
|                 |     | Output channels se<br>This signal selec                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 256-pin mode fo          | r the LCD panel driver.              |   |  |  |  |  |
|                 |     | MODE1                                                                                                   | MODE2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LCD drive<br>output pins | Non-output pins                      |   |  |  |  |  |
| MODE1<br>MODE2  | I   | н                                                                                                       | Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 300-out                  | _                                    | 1 |  |  |  |  |
|                 |     | Н                                                                                                       | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 263-out                  | G133 to G169 (V <sub>EE</sub> level) |   |  |  |  |  |
|                 |     | L                                                                                                       | Н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 256-out                  | G129 to G172 (V <sub>EE</sub> level) |   |  |  |  |  |
|                 |     | L                                                                                                       | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                          | —                                    |   |  |  |  |  |
| XDON            | I   | When XDON =<br>content of input<br>XON operates a<br>Since all LCD di<br>momentarily.<br>When 263 / 256 | Display-ON input pin<br>When XDON = low, the V <sub>GG</sub> voltage is output all output pins irrespective of the shift data and the<br>content of input data. After, the contents of the shift registers becomes unfixed the data.<br>XON operates asynchronously with CPV. This pin is pulled-up to the V <sub>DD</sub> .<br>Since all LCD drive outputs output (G1 to G300) the V <sub>GG</sub> level, much current may generate them<br>momentarily.<br>When 263 / 256-pin mode, unapplied LCD panel drive pins fixed V <sub>EE</sub> .<br>The voltage applied to this pin must be a DC-level voltage that is either high (V <sub>DD</sub> ) or low (V <sub>SS</sub> ). |                          |                                      |   |  |  |  |  |
| G1 to G300      | 0   | These pins outp                                                                                         | LCD panel drive pins<br>These pins output the shift register data or the voltage of $V_{GG}$ or $V_{EE}$ depending on the control signals $\overline{OE}$ and XDON.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                          |                                      |   |  |  |  |  |
| V <sub>GG</sub> | _   | Power supply for L                                                                                      | CD drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |                                      |   |  |  |  |  |
| V <sub>EE</sub> | _   | Power supply for L                                                                                      | CD drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          |                                      |   |  |  |  |  |
| V <sub>DD</sub> | _   | Power supply for the The (V <sub>DD</sub> ) is the                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                          | for connection.                      |   |  |  |  |  |
| V <sub>SS</sub> | _   |                                                                                                         | Power supply for the internal logic The ( $V_{SS}$ ) is the MODE1, MODE2 and U/D pin for connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          |                                      |   |  |  |  |  |

### **Device Operation**

### • Shift data transfer method

| MODE1 MODE2 | Output       | U/D       | D Shift Data |        | Data Transfer Method                                                                                                                                                      |                                                                                                                                                                           |  |  |
|-------------|--------------|-----------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             | Mode         | Pin       | Input        | Output |                                                                                                                                                                           |                                                                                                                                                                           |  |  |
| Н           | н            | 300-out   | Н            | DI/O   | DO/I                                                                                                                                                                      | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdots \rightarrow G300$                                                                                     |  |  |
|             | 11 11 500-00 | 500-0ut   | L            | DO/I   | DI/O                                                                                                                                                                      | $\mathrm{G300} \rightarrow \mathrm{G299} \rightarrow \mathrm{G298} \rightarrow \cdots \rightarrow \mathrm{G1}$                                                            |  |  |
| ц           | H L 263-out  | L 263-out | Н            | DI/O   | DO/I                                                                                                                                                                      | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdots \rightarrow G132 \rightarrow G170 \rightarrow \cdots \rightarrow G300$                                |  |  |
|             |              |           | L            | DO/I   | DI/O                                                                                                                                                                      | $\text{G300} \rightarrow \text{G299} \rightarrow \text{G298} \rightarrow \cdots \rightarrow \text{G170} \rightarrow \text{G132} \rightarrow \cdots \rightarrow \text{G1}$ |  |  |
|             | Н            | 256-out   | Н            | DI/O   | DO/I                                                                                                                                                                      | $G1 \rightarrow G2 \rightarrow G3 \rightarrow G4 \rightarrow \cdots \rightarrow G128 \rightarrow G173 \rightarrow \cdots \rightarrow G300$                                |  |  |
|             | 250-0ut      | L         | DO/I         | DI/O   | $\text{G300} \rightarrow \text{G299} \rightarrow \text{G298} \rightarrow \cdots \rightarrow \text{G173} \rightarrow \text{G128} \rightarrow \cdots \rightarrow \text{G1}$ |                                                                                                                                                                           |  |  |
| L           | L            | Don't use |              |        |                                                                                                                                                                           |                                                                                                                                                                           |  |  |

The input data (DI/O or DO/I) is latched into the internal register synchronously with the rising edge of the shift clock CPV. At the same time that the data is shifted to the next register at the next rise of CPV, new vertical shift data is latched into.

In the output operation, the data in the last shift register (G300 or G1) is output synchronously with the falling edge of CPV. (The output high voltage is the  $V_{DD}$  level; the output low voltage is the  $V_{SS}$  level.)

### Timing Diagram 1 (300-out mode, U/D = high level, MODE1 = high level, MODE2 = high level)



: This part is output which is controlled ( fixed to V\_{EE} ) by  $\ \overline{\text{OE}}\$  pin





: This part is output which is controlled ( fixed to  $\mathsf{V}_{\textbf{EE}}$  ) by  $~\overline{\mathsf{OE}}~$  pin

### Timing Diagram 3 (263-out mode, U/D = high level, MODE1 = high level, MODE2 = low level)





### Absolute Maximum Ratings ( $V_{SS} = 0 V$ )

| Parameter           | Symbol            | Rating                        | Unit |
|---------------------|-------------------|-------------------------------|------|
| Supply voltage (1)  | V <sub>DD</sub>   | -0.3 to 4.0                   |      |
| Supply voltage (2)  | V <sub>GG</sub>   | –0.3 to 48.0                  |      |
| Supply voltage (3)  | V <sub>EE</sub>   | -20.0 to 0.3                  | V    |
| Supply voltage (4)  | $V_{GG} - V_{EE}$ | –0.3 to 45.0                  |      |
| Input voltage       | V <sub>IN</sub>   | -0.3 to V <sub>DD</sub> + 0.3 |      |
| Storage temperature | T <sub>stg</sub>  | –55 to 125                    | °C   |

### Recommended Operating Conditions ( $V_{SS} = 0 V$ )

| Parameter               | Symbol            | Rating       | Unit   |
|-------------------------|-------------------|--------------|--------|
| Supply voltage (1)      | V <sub>DD</sub>   | 2.3 to 3.6   |        |
| Supply voltage (2)      | V <sub>GG</sub>   | 10 to 35     | V      |
| Supply voltage (3)      | V <sub>EE</sub>   | –15 to –5    | v      |
| Supply voltage (4)      | $V_{GG} - V_{EE}$ | 15.0 to 43.5 |        |
| Operating temperature   | T <sub>opr</sub>  | -20 to 75    | °C     |
| Operating frequency     | f <sub>CPV</sub>  | 150 (max)    | kHz    |
| Output Load capacitance | CL                | 300 (max)    | pF/PIN |

### **Electrical Characteristics**

### DC Characteristics

### (V\_{GG} - V\_{EE} = 30.0 to 43.5 V, V\_{DD} = 2.3 to 3.6 V, V\_{SS} = 0 V, Ta = -20 to 75 ^{\circ}C)

| Param                   | eter                           | Symbol           | Test<br>circuit | Test Conditior             | าร                          | Min                      | Max                         | Unit | Relevant        |  |
|-------------------------|--------------------------------|------------------|-----------------|----------------------------|-----------------------------|--------------------------|-----------------------------|------|-----------------|--|
| Input voltage (1)       | Low Level                      | V <sub>IL1</sub> |                 | —                          |                             | $V_{SS}$                 | $0.3 \times V_{DD}$         | V    | (Note1)         |  |
| input voltage (1)       | High Level                     | V <sub>IH1</sub> |                 | _                          |                             | 0.7 ×<br>V <sub>DD</sub> | V <sub>DD</sub>             | v    | (Note I)        |  |
| Input voltage (2)       | Low Level                      | $V_{\text{IL2}}$ |                 | _                          |                             | $V_{SS}$                 | (0.3 ×<br>V <sub>DD</sub> ) | V    | XDON            |  |
| input voltage (2)       | High Level                     | V <sub>IH2</sub> |                 | _                          | (0.7 ×<br>V <sub>DD</sub> ) | V <sub>DD</sub>          | ADON                        |      |                 |  |
|                         | Low Level                      | V <sub>OL</sub>  |                 | I <sub>OL</sub> = 40 μA    |                             | $V_{SS}$                 | V <sub>SS</sub> +<br>0.4 V  |      | DI/O            |  |
| Output voltage          | High Level                     | V <sub>OH</sub>  | _               | I <sub>OH</sub> = -40 μA   |                             | V <sub>DD</sub> –<br>0.4 | V <sub>DD</sub>             | v    | DO/I            |  |
| Output                  | Low Level                      | R <sub>OL</sub>  |                 | $V_{OUT} = V_{EE} + 0.5 V$ |                             |                          | 1000                        | Ω    | C1 to C200      |  |
| resistance              | High Level                     | R <sub>OH</sub>  |                 | $V_{OUT} = V_{GG} - 0.5 V$ |                             |                          | 1000                        | 52   | G1 to G300      |  |
| Input lookago our       | ont                            | I <sub>IN1</sub> |                 |                            | _                           |                          | -1 1                        |      | (Note1)         |  |
| Input leakage curr      | ent                            | I <sub>IN2</sub> |                 | $V_{IN} = V_{DD}$          |                             | -1                       | 1                           | μA   | XDON            |  |
| Current consumpt        | onsumption (1) I <sub>GG</sub> |                  |                 | _                          | T.B.D.                      |                          | V <sub>GG</sub>             |      |                 |  |
| Current consumption (2) |                                | I <sub>DD</sub>  |                 | no load                    | (Note2)                     |                          | T.B.D.                      | μA   | V <sub>DD</sub> |  |
| Current consumption (3) |                                | I <sub>EE</sub>  |                 |                            |                             | _                        | T.B.D.                      |      | V <sub>EE</sub> |  |

Note1: Input pins : DI/O, DO/I, CPVL/R, OE L/R

Note2:  $f_{CPV} = 50 \text{kHz}$ , Shift data input : 60Hz,  $\overline{OE}$  = low level, XDON = high level, MODE1 / MODE2 = high level

### **AC Characteristics**

 $\left( \begin{array}{c} V_{GG} - V_{EE} = 30.0 \text{ to } 43.5 \text{ V}, V_{DD} = 2.3 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, \text{ Ta} = -20 \text{ to } 75^{\circ}\text{C} \\ t_{rIN} = 100\text{ns} \text{ (Max)}, t_{fIN} = 100\text{ns} \text{ (Max)} \end{array} \right)$ 

|                        |                   |                 |                         |     | )   |            |
|------------------------|-------------------|-----------------|-------------------------|-----|-----|------------|
| Parameter              | Symbol            | Test<br>circuit | Test Conditions         | Min | Max | Unit       |
| Clock frequency        | t <sub>CPV</sub>  | _               | —                       | _   | 150 | kHz        |
| CPV pulse width (H)    | t <sub>CPVH</sub> | _               | —                       | 500 |     |            |
| CPV pulse width (L)    | tCPVL             | _               | —                       | 500 |     | <b>n</b> 0 |
| Data set-up time       | t <sub>sDI</sub>  |                 | —                       | 200 |     | ns         |
| Data hold time         | t <sub>hDI</sub>  | _               | —                       | 200 |     |            |
| OE enable time         | t <sub>wOE</sub>  | _               | —                       | 1   |     |            |
| Display-ON pulse width | t <sub>wON</sub>  | _               | C <sub>L</sub> = 300 pF | 100 |     | μS         |
| Output delay time (1)  | t <sub>pdDO</sub> | _               | $C_L = 30 \text{ pF}$   | _   | 250 |            |
| Output delay time (2)  | t <sub>pdG</sub>  | _               | C <sub>L</sub> = 300 pF | _   | 800 | ns         |
| Output delay time (3)  | t <sub>pdOE</sub> | _               | C <sub>L</sub> = 300 pF | _   | 800 |            |
| Output delay time (4)  | t <sub>pdON</sub> | —               | $C_L = 300 \text{ pF}$  |     | 10  | μS         |
| Output delay time (5)  | t <sub>dlO</sub>  |                 | C <sub>L</sub> = 30 pF  |     | 50  | ns         |





### **Power Supply Sequence**

Turn power on in the order  $V_{DD} \rightarrow V_{EE} \rightarrow$  Input signal  $\rightarrow V_{GG}$ . Turn power off in th reverse order. However, if can be turned off at the same time,  $V_{GG}$ ,  $V_{DD}$ , Input signals and  $V_{EE}$  under the condition of  $V_{EE} \leq V_{SS} \leq$  Input signals  $\leq V_{DD} \leq V_{GG}$ .

The T6LE2 has a self Power on reset function. Keep the reset period :  $T_{rG} \ge 10 \mu s$ 



### Instruction for operating circumstances

• Light striking a semiconductor device can generate electromotive force due to photoelectric effects. In some cases this may cause the device to malfunction.

This is more likely to be affected for the devices in which the surface (back), or side of the chip is exposed. At the design phase, please make sure that devices are protected against incident light from external sources. Please take into account of incident light from external sources during actual operation and during inspection.

• Polyimide base film is hard and thin. Be careful not to injure yourself on the film or to scratch any other parts with the film. Please design and manufacture products so that there is no chance of users touching the film after assembly, or if they do that, there is no chance of them injuring themselves. When cutting out the film, please ensure that the film shavings do not cause accidents. After use, please treat the leftover film and reel spacers as industrial waste.

### **RESTRICTIONS ON PRODUCT USE**

- The information contained herein is subject to change without notice. 021023\_D
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others. 021023\_C
- Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances.
   Toshiba assumes no liability for damage or losses occurring as a result of noncompliance with applicable laws and regulations.
- The products described in this document are subject to foreign exchange and foreign trade control laws. 021023\_E