# DATA SHEET

| Part No.         | AN12959A          |
|------------------|-------------------|
| Package Code No. | UBGA021-W-2525AEA |

### Contents

| Overview                                                   | . 3  |
|------------------------------------------------------------|------|
| ■ Features                                                 | . 3  |
| Applications                                               | . 3  |
| Package                                                    | . 3  |
| ■ Туре                                                     | . 3  |
| ■ Application Circuit Example (Block Diagram)              | . 4  |
| Pin Descriptions                                           | . 5  |
| Absolute Maximum Ratings                                   | . 6  |
| ■ Operating Supply Voltage Range                           | . 6  |
| Electrical Characteristics                                 | . 7  |
| ■ Electrical Characteristics (Reference values for design) | . 9  |
| Technical Data                                             | . 10 |
| Usage Notes                                                | . 26 |
|                                                            |      |

## AN12959A

## I<sup>2</sup>C bus control compatible AGC built-in stereo BTL amplifier IC (For driving a piezoelectric speaker)

#### Overview

AN12959A has a built-in AGC function in a stereo BTL amplifier for driving a piezoelectric speaker to prevent noise at output clip. And I<sup>2</sup>C bus control method is applied in switching of each mode like some Standby function is turned ON/OFF.

#### Features

- The piezoelectric speaker can be driven by applying the circuit of high withstand voltage power amplifier.
- On level in AGC can be selected by controlling I<sup>2</sup>C bus.
- Attack and recovery times in AGC can be selected by controlling I<sup>2</sup>C bus.
- Resistance and capacitor, which were used for conventional analog AGC aren't needed anymore.
- I<sup>2</sup>C is controlled almost in the same way as those of AN12979A/AN12978A.
- Shut-down function is mounted.
- $\bullet$  Amplifier gain switching
- The input circuit constructs a bus boost circuit easily and improves the sound quality of the piezoelectric speaker.

#### Applications

• Audio amplifier for mobile, such as a cellular phone

#### Package

• 21 pin plastic quad 5 column BGA package (0.5 mm pitch)

#### ■ Туре

• Silicon Monolithic Bi-CMOS IC

#### AN12959A





B3 pin Operate voltage

| VCC_D = 1.8 V      | VCC_D = 2.6 V      |
|--------------------|--------------------|
| Operate > 1.62 V   | Operate > 2.34 V   |
| Shut-down < 0.18 V | Shut-down < 0.26 V |

Note) 1. This circuit and these circuit constants show an example and do not guarantee the design as a mass-production set. 2. \*: The threshold voltage at Pin B3 has the VCC\_D dependency.

### Pin Descriptions

| Pin No. | Pin name | Туре           | Description                                             |  |  |  |
|---------|----------|----------------|---------------------------------------------------------|--|--|--|
| A1      | GND_SPL  | Ground         | Grounding (For speaker L-channel)                       |  |  |  |
| A2      | LOUT_POS | Output         | Speaker output L-channel (+)                            |  |  |  |
| A3      | VCC_D    | Power Supply   | VCC_D for logic circuit                                 |  |  |  |
| A4      | SCL      | Input          | SCL                                                     |  |  |  |
| A5      | GND      | Ground         | Grounding                                               |  |  |  |
| B1      | LOUT_NEG | Output         | Speaker output L-channel(-)                             |  |  |  |
| B2      | N.C.     | _              | N.C.                                                    |  |  |  |
| В3      | S.D      | _              | Shut-down pin                                           |  |  |  |
| B4      | SDA      | Input / Output | SDA                                                     |  |  |  |
| C1      | VCC_SP   | Power Supply   | VCC_SP for the circuit of speaker output                |  |  |  |
| C2      | VREF_SP  | Input          | Reference voltage pin for the circuit of speaker output |  |  |  |
| C3      | N.C.     | _              | N.C.                                                    |  |  |  |
| C4      | PREOUT_L | Output         | First amplifier output L-channel                        |  |  |  |
| C5      | FB_L     | Input          | First amplifier negative feedback input L-channel       |  |  |  |
| D1      | ROUT_NEG | Output         | Speaker output R-channel(–)                             |  |  |  |
| D2      | N.C.     |                | N.C.                                                    |  |  |  |
| D3      | GND      | Ground         | Grounding                                               |  |  |  |
| D4      | PREOUT_R | Output         | First amplifier output R-channel                        |  |  |  |
| D5      | FB_R     | Input          | First amplifier negative feedback input R-channel       |  |  |  |
| E1      | GND_SPR  | Ground         | Grounding (For speaker R-channel)                       |  |  |  |
| E2      | ROUT_POS | Output         | Speaker output R-channel(+)                             |  |  |  |
| E3      | VREF     | Input          | Reference voltage pin                                   |  |  |  |
| E4      | VCC      | Power Supply   | Power supply VCC                                        |  |  |  |
| E5      | GND      | Ground         | Grounding                                               |  |  |  |

#### Absolute Maximum Ratings

| A No. | Parameter                     | Symbol           | Rating      | Unit | Note |
|-------|-------------------------------|------------------|-------------|------|------|
|       |                               | VCC              | 5.0         |      |      |
| 1     | Supply voltage                | VCC_D            | 3.6         | V    | *1   |
|       |                               | VCC_SP           | 12          |      |      |
| 2     | Supply current                | I <sub>CC</sub>  |             | А    | _    |
| 3     | Input voltage                 | VI               |             | V    | _    |
| 4     | Power dissipation             | P <sub>D</sub>   | 113         | mW   | *2   |
| 5     | Operating ambient temperature | T <sub>opr</sub> | -20 to +70  | °C   | *3   |
| 6     | Storage temperature           | T <sub>stg</sub> | -55 to +150 | °C   | *3   |

Note) \*1: The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

\*2: The power dissipation shown is the value at  $T_a = 70^{\circ}$ C for the independent (unmounted) IC package without a heat sink.

When using this IC, refer to the  $\bullet$  P<sub>D</sub> – T<sub>a</sub> diagram in the  $\blacksquare$  Technical Data and use under the condition not exceeding the allowable value.

\*3: Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for  $T_a = 25^{\circ}C$ .

#### Operating Supply Voltage Range

| Parameter                 | Symbol | Range       | Unit | Note   |
|---------------------------|--------|-------------|------|--------|
|                           | VCC    | 2.7 to 4.5  |      | *1     |
| Consulta and Marca and an | VCC D  | 1.7 to 2.6  | V    | *1, *2 |
| Supply voltage range      | VCC_D  | 1.7 to 3.3  | v    | *1, *3 |
|                           | VCC_SP | 5.9 to 11.5 |      | *1     |

Note) \*1: The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

\*2: The values under FAST- mode.

\*3: The values under STANDARD- mode.

#### ■ Electrical Characteristics at VCC = 3.0 V, VCC\_D = 1.8 V, VCC\_SP = 6.1 V

Note)  $T_a = 25^{\circ}C \pm 2^{\circ}C$  unless otherwise specified.

| в    | Demonster                                        | Oursehal          | Quaditions                                                                                          |      | Limits | imits |      | Nista |  |  |
|------|--------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|------|--------|-------|------|-------|--|--|
| No.  | Parameter                                        | Symbol Conditions |                                                                                                     | Min  | Тур    | Max   | Unit | Note  |  |  |
| Circ | Circuit Current                                  |                   |                                                                                                     |      |        |       |      |       |  |  |
| 1    | Circuit current 1A at non-signal (VCC)           |                   |                                                                                                     | _    | 0.5    | 1.0   | mA   |       |  |  |
| 2    | Circuit current 2A at non-signal<br>(VCC_SP)     | IVCC2A            | Non-signal,<br>STB = OFF, SP = ON, AGC = ON                                                         |      | 9.0    | 18    | mA   |       |  |  |
| 3    | Circuit current 3A at non-signal<br>(VCC_D)      | IVCC3A            | Non-signal,<br>STB = OFF, SP = ON, AGC = ON                                                         |      | 0.1    | 10    | μΑ   |       |  |  |
| 4    | Circuit current 1B at non-signal<br>(VCC)        | IVCC1B            | Non-signal,<br>STB = ON, SP = OFF, AGC = ON                                                         |      | 0.1    | 1.0   | μΑ   |       |  |  |
| 5    | Circuit current 2B at non-signal<br>(VCC_SP)     | IVCC2B            | Non-signal,<br>STB = ON, SP = OFF, AGC = ON                                                         |      | 0.1    | 1.0   | μΑ   | _     |  |  |
| 6    | Circuit current 3B at non-signal<br>(VCC_D)      | IVCC3B            | Non-signal,<br>STB = ON, SP = OFF, AGC = ON                                                         |      | 0.1    | 1.0   | μΑ   | _     |  |  |
| 7    | Circuit current 1C at non-signal<br>(VCC)        | IVCC1C            | Non-signal,<br>STB = OFF, SP = OFF, AGC = ON                                                        |      | 0.5    | 1.0   | mA   |       |  |  |
| 8    | Circuit current 2C at non-signal<br>(VCC_SP)     | IVCC2C            | Non-signal,<br>STB = OFF, SP = OFF, AGC = ON                                                        |      | 4.5    | 6.5   | mA   |       |  |  |
| 9    | Circuit current 3C at non-signal<br>(VCC_D)      | IVCC3C            | Non-signal,<br>STB = OFF, SP = OFF, AGC = ON                                                        |      | 0.1    | 10    | μΑ   | _     |  |  |
| 1/0  | Characteristics                                  |                   |                                                                                                     |      |        |       |      |       |  |  |
| 10   | SP reference output level                        | VSPOL<br>VSPOR    | Vin = $-26.0$ dBV,<br>f = 1 kHz, RL = 100 Ω                                                         | -1.0 | 0.0    | 1.0   | dBV  |       |  |  |
| 11   | SP reference output distortion                   | THSPOL<br>THSPOR  | Vin = $-26.0 \text{ dBV}$ ,<br>f = 1 kHz, RL = 100 $\Omega$ , to THD 5th                            |      | 0.07   | 0.5   | %    | _     |  |  |
| 12   | SP reference output noise voltage VNSPO<br>VNSPO |                   | Non-Signal<br>using A curve filter                                                                  |      | -75    | -68   | dBV  | _     |  |  |
| 13   | Output level at SP Save                          | VSSPOL<br>VSSPOR  | Vin = $-26.0 \text{ dBV}$ , f = 1 kHz,<br>RL = 100 $\Omega$ , using A curve filter                  |      | -114   | -90   | dBV  | _     |  |  |
| 14   | VSPC                                             |                   | Vin = $-6.0 \text{ dBV}$ , f = 1 kHz,<br>RL = 100 $\Omega$ , VCC_SP = 10 V,<br>AGC - SELECT = [010] | 12.9 | 13.9   | 14.9  | dBV  |       |  |  |

#### ■ Electrical Characteristics at VCC = 3.0 V, VCC\_D = 1.8 V, VCC\_SP = 6.1 V (continued)

Note)  $T_a = 25^{\circ}C \pm 2^{\circ}C$  unless otherwise specified.

| в                   | Deremeter                                       | Ourshall         | Conditions                           |                | Limits |                    | Linit | Nata |
|---------------------|-------------------------------------------------|------------------|--------------------------------------|----------------|--------|--------------------|-------|------|
| No.                 | Parameter                                       | Symbol           | Conditions                           | Min            | Тур    | Max                | Unit  | Note |
| I <sup>2</sup> C in | iterface                                        |                  |                                      |                |        |                    |       |      |
| 15                  | SCL, SDA signal input Low level                 | V <sub>IL</sub>  | _                                    | -0.5           |        | $0.3 \times VCC_D$ | V     |      |
| 16                  | SCL, SDA signal input High level                | V <sub>IH</sub>  | _                                    | 0.7 ×<br>VCC_D |        | VCC_D<br>+ 0.5     | V     | _    |
| 17                  | SDA signal output Low Level                     | V <sub>OL</sub>  | Open corrector,<br>sync current: 3mA | 0              |        | 0.2×<br>VCC_D      | V     | _    |
| 18                  | SCL, SDA signal input current                   | Ii               | Input voltage 0.1 V to 1.7 V         | -10            |        | 10                 | μΑ    | _    |
| 19                  | Max. frequency of SCL signal allowable to input | f <sub>SCL</sub> |                                      | 0              |        | 400                | kHz   | _    |
| The t               | hreshold voltage at Pin B3                      |                  |                                      |                |        |                    |       |      |
| 20                  | Shut-down input Low level                       | Vsdlth           |                                      |                |        | 0.1 ×<br>VCC_D     | V     | _    |
| 21                  | Shut-down input High level                      | Vsdhth           |                                      | 0.9 ×<br>VCC_D |        | _                  | V     | _    |

#### AN12959A

## ■ Electrical Characteristics (Reference values for design) at V<sub>DD</sub> = V<sub>MSP</sub> = V<sub>MAC</sub> = V<sub>MST</sub> = V<sub>MBX</sub> = V<sub>MLO</sub> = 5 V, $V_{REF} = 1.65 \text{ V}, \text{ STBY} = 3.3 \text{ V}$ Note) $T_a = 25^{\circ}\text{C}\pm2^{\circ}\text{C}$ unless otherwise specified.

The characteristics listed below are reference values derived from the design of the IC and are not guaranteed by inspection. If a problem does occur related to these characteristics, we will respond in good faith to user concerns.

| в                   |                                                 |                     |            |     | Limits | 1.1 | Noto |      |
|---------------------|-------------------------------------------------|---------------------|------------|-----|--------|-----|------|------|
| No.                 | Parameter                                       | Symbol              | Conditions | Min | Тур    | Max | Unit | Note |
| I <sup>2</sup> C in | terface                                         |                     |            |     |        |     |      |      |
| 31                  | Bus free time between stop and start conditions | t <sub>BUF</sub>    | —          | 1.3 |        |     | μs   | *1   |
| 32                  | Setup time of start condition                   | t <sub>SU;STA</sub> | —          | 0.6 |        |     | μs   | *1   |
| 33                  | Hold time of start condition                    | t <sub>HD;STA</sub> | _          | 0.6 |        |     | μs   | *1   |
| 34                  | Low period of SCL clock                         | t <sub>Low</sub>    |            | 1.3 |        |     | μs   | *1   |
| 35                  | High period of SCL clock                        | $t_{\rm High}$      |            | 0.6 |        |     | μs   | *1   |
| 36                  | Rising time of SDA, SCL signal                  | t <sub>R</sub>      |            |     |        | 0.3 | μs   | *1   |
| 37                  | Falling time of SDA, SCL signal                 | t <sub>F</sub>      |            |     |        | 0.3 | μs   | *1   |
| 38                  | Data setup time                                 | t <sub>su;dat</sub> |            | 0.1 |        |     | μs   | *1   |
| 39                  | Data hold time                                  | t <sub>HD;DAT</sub> |            | 0   |        | 0.9 | μs   | *1   |
| 40                  | Setup time of stop condition                    | t <sub>SU;STO</sub> |            | 0.6 |        |     | μs   | *1   |

Note) \*1: All values are  $V_{IHmin}\left(*2\right)$  and  $V_{ILmax}\left(*3\right)$  level standard.

\*2:  $V_{IHmin}$  is the minimum limit of the signal input high level.

\*3:  $V_{ILmax}$  is the maximum limit of the signal input low level.



#### Technical Data



Two transmission messages (i.e. the SCL and SDA) are sent in synchronous serial transmission. The SCL is a clock with fixed frequency. The SDA indicates address data for the control of the reception side, and is sent in parallel in synchronization with the SCL. The data is transmitted in 8-bit, 3 octets (bytes) in principle, where every octet has an acknowledge bit. The following description provides information on the structure of the frame.

#### <Start Conditions>

When the level of the SDA changes to low from high while the level of the SCL is high, the data reception of the receiver will be enabled.

#### <Stop Conditions>

When the level of the SDA changes to high from low while the level of the SCL is high, the data reception of the receiver will be aborted.

#### <Slave Address>

The slave address is a specified one unique to each device. When the address of another device is sent, the reception will be aborted.

#### <Sub-Address>

The sub-address is a specified one unique to each function.

#### <Data>

Data is information under control.

#### <Acknowledge Bit>

The acknowledge bit is used to enable the master to acknowledge the reception of data for each octet. The master acknowledges the data reception of the receiver by transmitting a high-level signal to the receiver and receiving a low-level signal returned from the receiver as shown by the dotted lines in the above Fig. The communication will be aborted if the low signal is not returned.

The SDA will not change when the level of the SCL is high except start or stop conditions are enabled.

- I<sup>2</sup>C-bus mode (continued)
  - 1.Write mode (continued)
    - (a) I<sup>2</sup>C-bus PROTOCOL
      - Slave address: 10110110 (B6Hex)
      - Format (Normal)



#### (b) Auto increment

- Sub-address 0\*Hex: Auto increment mode
  - (When the data is sent in sequence, the sub-address will change one by one and the data will be input.)
- · Auto increment mode

|   |               |   |   |             |   |        |   |        |   | ).               | )      |   |   |
|---|---------------|---|---|-------------|---|--------|---|--------|---|------------------|--------|---|---|
| S | Slave address | W | A | Sub-address | Α | Data 1 | Α | Data 2 | Α | $\left( \right)$ | Data n | Α | Р |
|   |               |   |   |             |   |        |   |        |   | π                |        |   |   |

#### (c) Initial condition

The initial state of the device is not guaranteed. Therefore, the input of 00Hex resister-D0(Note.1) will be absolutely "0", when the power is turned ON.

#### (d) Sub-address Byte and Data Byte Format

| Sub-    | MSB                                                                                                        |                     | Data byte           |                      |                                                                             |                                                      |                                                      |                      |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------|---------------------|---------------------|----------------------|-----------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------|--|--|--|
| address | D7                                                                                                         | D6                  | D5                  | D4                   | D3                                                                          | D2                                                   | D1                                                   | D0                   |  |  |  |
| *0Hex   | $\begin{array}{l} \text{GAIN} \\ 0 \rightarrow +20 \text{ dB} \\ 1 \rightarrow +26 \text{ dB} \end{array}$ | 0<br>(*1)           | 0<br>(*1)           | 0<br>(*1)            | $\begin{array}{l} AGC \\ 0 \rightarrow OFF \\ 1 \rightarrow ON \end{array}$ | SP Save<br>$0 \rightarrow ON$<br>$1 \rightarrow OFF$ | Standby<br>$0 \rightarrow ON$<br>$1 \rightarrow OFF$ | 0<br>(*1)            |  |  |  |
| *1Hex   | AGC-ON<br>data bit3                                                                                        | AGC-ON<br>data bit2 | AGC-ON<br>data bit1 | AGC-REC<br>data bit3 | AGC-REC<br>data bit2                                                        | AGC-REC<br>data bit1                                 | AGC-ATT<br>data bit2                                 | AGC-ATT<br>data bit1 |  |  |  |
| *2Hex   | 0<br>(*1,*2)                                                                                               | 0<br>(*1,*2)        | 0<br>(*1,*2)        | 0<br>(*1,*2)         | 0<br>(*1,*2)                                                                | 0<br>(*1,*2)                                         | 0<br>(*1,*2)                                         | 0<br>(*1,*2)         |  |  |  |

Note) \*1: <00Hex Register>

D0, D4, D5, D6: Always set to "0" 。

D1: Standby ON/OFF switch

D2: D2: SP Save ON/OFF switch

D3: AGC ON/OFF switch

- D7: GAIN +20 dB / +26 dB selection
- <01Hex Register>
- D0, D1: AGC-attack-time selection
- D2, D3, D4: AGC-recovery-time selection
- D5, D6, D7: AGC-on-level selection
- <02Hex Register>

Always set to "0". (test & adjust mode).

\*2: Please use these bit only Data = "0", because they are used by our company's final test and fine-tuning AGC-on level. Note that Data = "1" is not shut-down mode.

- I<sup>2</sup>C-bus mode (continued)
  - 1. Write Mode (continued)
    - (e) AGC-attack-time selection

| Wı<br>01Hex F | rite<br>Register | Attack<br>time |
|---------------|------------------|----------------|
| D1            | D0               | ume            |
| 0             | 0                | 0.5 ms         |
| 0             | 1                | 1 ms           |
| 1             | 0                | 2 ms           |
| 1             | 1                | 4 ms           |

#### (f) AGC-recovery-time selection

| 01 | Write<br>01Hex Register |    |       |  |  |
|----|-------------------------|----|-------|--|--|
| D4 | D3                      | D2 | time  |  |  |
| 0  | 0                       | 0  | 1.0 s |  |  |
| 0  | 0                       | 1  | 1.5 s |  |  |
| 0  | 1                       | 0  | 2.0 s |  |  |
| 0  | 1                       | 1  | 3.0 s |  |  |
| 1  | 0                       | 0  | 4.0 s |  |  |
| 1  | 0                       | 1  | 6.0 s |  |  |

(g) AGC-on-level selection at VCC = 3.0 V, VCC\_D = 1.8 V, VCC\_SP =  $6.1 \text{ V}^{*1}$ 

| Write<br>01Hex Register |    |    | AGC On<br>Level | Output    | VCC_SP                   |  |
|-------------------------|----|----|-----------------|-----------|--------------------------|--|
| D7                      | D6 | D5 | Levei           | (V[p-p])  | (Reference) *2           |  |
| 0                       | 0  | 0  | 12.6 dBV        | 12 V[p-p] | 8.5 V ≤                  |  |
| 0                       | 0  | 1  | 13.2 dBV        | 13 V[p-p] | 9.0 V ≤                  |  |
| 0                       | 1  | 0  | 13.9 dBV        | 14 V[p-p] | 9.5 V ≤                  |  |
| 0                       | 1  | 1  | 14.5 dBV        | 15 V[p-p] | 10.0 V ≤                 |  |
| 1                       | 0  | 0  | 15.1 dBV        | 16 V[p-p] | 10.5 V ≤                 |  |
| 1                       | 0  | 1  | 15.6 dBV        | 17 V[p-p] | 11.0 V ≤                 |  |
| 1                       | 1  | 0  | 16.1 dBV        | 18 V[p-p] | $11.0 \text{ V} \le *^3$ |  |
| 1                       | 1  | 1  | 16.6 dBV        | 19 V[p-p] | $11.0 \text{ V} \le *^3$ |  |

Note) \*1: At the time of VCC\_SP = 6.1 V, output is clipped, excessive clip in AGC OFF can be prevented.

\*2: The supply voltage of VCC\_SP at which output is not clipped.

\*3: Output is clipped a little.

(h) Amp. gain selection at VCC = 3.0 V, VCC\_D = 1.8 V, VCC\_SP = 6.1 V

| Write<br>00Hex Register<br>D7 | Gain  |
|-------------------------------|-------|
| 0                             | 20 dB |
| 1                             | 26 dB |

- I<sup>2</sup>C-bus mode (continued)
  - 2. Read Mode
    - (a) I<sup>2</sup>C-bus PROTOCOL
      - Slave address 10110111 (B7Hex)
      - Format



Note) At the slave address input, it is sequentially output from Data 0. There is no necessity for inputting the sub-address.

#### (b) Sub-address Byte and Data Byte Format

|        | MSB           | Data byte     |               |               |               |               | LSB           |               |
|--------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
|        | D7            | D6            | D5            | D4            | D3            | D2            | D1            | D0            |
| Data 0 | Sub-address   |
|        | *0Hex         |
|        | Latch data D7 | Latch data D6 | Latch data D5 | Latch data D4 | Latch data D3 | Latch data D2 | Latch data D1 | Latch data D0 |
| Data 1 | Sub-address   |
|        | *1Hex         |
|        | Latch data D7 | Latch data D6 | Latch data D5 | Latch data D4 | Latch data D3 | Latch data D2 | Latch data D1 | Latch data D0 |
| Data 2 | Sub-address   |
|        | *2Hex         |
|        | Latch data D7 | Latch data D6 | Latch data D5 | Latch data D4 | Latch data D3 | Latch data D2 | Latch data D1 | Latch data D0 |

This IC is compatible with I<sup>2</sup>C-bus format.

Purchase of Panasonic I<sup>2</sup>C Components conveys a license under the Philips I<sup>2</sup>C patent right to use these components in an I<sup>2</sup>C systems, provided that the system conforms to the I<sup>2</sup>C standard specifications as defined by Philips.

• Operating temperature guarantee of I<sup>2</sup>C-bus Control

The performance in the ambient temperature of operation is guaranteed theoretically in the design at normal temperature  $(25^{\circ}C)$  by inspecting it at a speed of the clock that is about 50% earlier regarding the operating temperature guarantee of l<sup>2</sup>C-bus Control. But the following characteristics are logical values derived from the design of the IC and are not guaranteed by inspection. If a problem does occur related to these characteristics, Panasonic will respond in good faith to customer concerns.



| Pin<br>No. | Waveform and voltage  | Internal circuit                              | Impedance                                                | Description                             |
|------------|-----------------------|-----------------------------------------------|----------------------------------------------------------|-----------------------------------------|
| A2         | LOUT_POS              | VCC_SP(6.1 V)<br>20k<br>4k<br>4k<br>$GND_SPL$ | Output<br>impedance<br>= Equal to or<br>less<br>than 1 Ω | L-channel positive speaker output pin   |
| A1         | GND_SPL<br>DC 0 V     |                                               |                                                          | Ground pin for L-channel speaker output |
| B1         | LOUT_NEG              | VCC_SP(6.1 V)                                 | Output<br>impedance<br>= Equal to or<br>less<br>than 1 Ω | L-channel negative speaker output pin   |
| C1         | VCC_SP<br>6.1 V(typ.) |                                               |                                                          | Power supply pin for speaker output     |

| Pin<br>No. | Waveform and voltage | Internal circuit | Impedance                                          | Description                                                                                                                                                                    |
|------------|----------------------|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1         | ROUT_NEG             | VCC_SP(6.1 V)    | Output impedance<br>= Equal to or less<br>than 1 Ω | R-channel negative speaker output pin                                                                                                                                          |
| E1         | GND_SPR<br>DC 0 V    | _                | _                                                  | GND pin for R-channel speaker output                                                                                                                                           |
| E2         | ROUT_POS             | VCC_SP(6.1 V)    | Output impedance<br>= Equal to or less<br>than 1 Ω | R-channel positive speaker output pin                                                                                                                                          |
| C2         | VREF_SP<br>DC 2.7 V  | VCC_SP(6.1 V)    | Input impedance<br>= About 150 kΩ                  | The reference voltage terminal for<br>determining DC bias of the output stage<br>of a speaker amplifier system.<br>Please connect an external capacitor to<br>remove a ripple. |

| Pin<br>No.     | Waveform and voltage | Internal circuit                       | Impedance                                           | Description                                                                                                                                                                   |
|----------------|----------------------|----------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A5<br>E5<br>D3 | GND<br>DC 0 V        | _                                      |                                                     | Ground pin                                                                                                                                                                    |
| E4             | VCC<br>3.0 V(typ.)   |                                        |                                                     | Power supply pin                                                                                                                                                              |
| E3             | VREF<br>DC 2.5 V     | VREG (5 V)<br>(E3)<br>(150k)<br>(150k) | Input impedance<br>= About 75 kΩ                    | The reference voltage terminal for<br>determining DC bias of the input stage<br>of a speaker amplifier system.<br>Please connect an external capacitor to<br>remove a ripple. |
| D4             | PREOUT_R             | UREG (5 V)                             | Output impedance<br>= Equal to or less<br>than 10 Ω | Output terminal of R-channel input<br>amplifier of speaker amplifier system.<br>Please connect external resistance for the<br>gain setting.                                   |

| Pin<br>No.     | Waveform and voltage | Internal circuit | Impedance                                           | Description                                                                                                                                                                                                     |
|----------------|----------------------|------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D5             | FB_R<br>DC 2.5 V     | VREG (5 V)       | Input impedance<br>= Hi-Z                           | Feedback terminal of R-channel input<br>amplifier of speaker amplifier system.<br>The gain of the R-channel input<br>amplifier can be set by connecting an<br>external resistance between Pin D4 and<br>Pin D5. |
| C5             | FB_L<br>DC 2.5 V     | VREG (5 V)       | Input impedance<br>= Hi-Z                           | Feedback terminal of L-channel input<br>amplifier of speaker amplifier system.<br>The gain of the L-channel input<br>amplifier can be set by connecting an<br>external resistance between Pin C4 and<br>Pin C5. |
| C4             | PREOUT_L<br>DC 2.5 V | VREG (5 V)       | Output impedance<br>= Equal to or less<br>than 10 Ω | Output terminal of L-channel input<br>amplifier of speaker amplifier system.<br>Please connect external resistance for the<br>gain setting.                                                                     |
| B2<br>C3<br>D2 | N.C.                 |                  | Input impedance<br>= Hi-Z                           | Feedback terminal of R-channel input<br>amplifier of speaker amplifier system.<br>The gain of the R-channel input<br>amplifier can be set by connecting an<br>external resistance between Pin D4 and<br>Pin D5. |



AN12959A

#### • Power supply and logic sequence

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed. The timing control of power-ON/OFF and each logic according to the procedure below should be recommended for the best pop performance caused in switching.

1. The sequence of the power supply and each logic



Note) \*: This IC contains the pre-charge circuit. It is time until each bias is stabilized from Standby Off. It depends for this time on the capacity value linked to a reference voltage terminal (VREF and VREFSP), and the capacity value and resistance linked to an input terminal (IN\_R and IN\_L). It is a recommendation value in a constant given in the example of ■ Application Circuit Example (Block Diagram).

2. The sequence of VCC and VCC SP and VCC D

This IC does not have a rising and falling order in VCC, VCC\_SP, and VCC\_D. Rising and falling times of them are recommended 1 ms or more.



• Explanation on mainly functions

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed.

- 1. Power supply
  - 1) Power supply for output amplifier

The output amplifier operates with voltage applied to VCC\_SP. When power supply is applied to only VCC\_SP in AN12959A, the product does not operate. (In case where voltage is not applied to VCC and VCC\_D), it gets in Standby condition.



2) Power supply for control system

The control system operates with power supply applied to VCC pin. (I2C logic, clock generation circuit, etc.)

3) Power supply for signal system

The signal system operates with the internal regulator of 5 V. 5 V, reference voltage of the internal regulator is generated from VCC\_SP using VCC power supply. By setting signal voltage at 5 V, the dynamic range of the signal can be secured sufficiently. When the gain of the input amplifier is 0 dB, clip occurs at the amplitude of 3 V[p-p] (typ.) in input signal.

- Power supply for I2C interface
  I<sup>2</sup>C interface operates with power supply applied to VCC\_D pin. I2C circuit operates with VCC.
- 5) High voltage at shut-down pin

Please use the power supply applied to VCC\_D or apply voltage from the outside. Threshold voltage depends on the voltage to VCC\_D.

• Explanation on mainly functions (continued)

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed.

#### 2. Speaker amplifier



1) the gain for a input amplifier can be set with an external resistance.

Input impedance is also set with the external resistance. When the gain for the input amplifier is set at  $\pm 0$  dB, the total gain for the speaker amplifier is  $\pm 26$  dB or  $\pm 20$  dB (It can be selected with I<sup>2</sup>C).

When the external resistance for the input amplifier is assumed as R1, R2,

 $Gain = 20 \log (R2 / R1)$ Zin = R1



C2.

R2

In case of R1 = 10 k $\Omega$ , R2 = 10 k $\Omega$  with the constants in the above fig, the gain for the input amplifier is ±0 dB and impedance is 10 k $\Omega$ . During operation, keep the voltage of R1 and R2 at more than 5 k $\Omega$ .

2) With an external capacity added to the input amplifier, LPF, which removes an unwanted high frequency element, can be constructed.

When external resistance is assumed as R2, capacity as C2,

fc = 1 / 
$$(2 \pi \times R2 \times C2)$$

In case of R2 = 10 k $\Omega$ , C2 = 1500 pF with the constants in the above fig, Cut-off frequency, fc is 10.6 kHz.

• Explanation on mainly functions (continued)

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed.

- 2. Speaker amplifier (continued)
  - With the smaller capacity of the input AC coupling capacitor, HPF, which removes unwanted low frequency element, can be constructed. When input resistance is assumed as R1, and AC coupling capacitor as C1, R2

$$fc = 1 / (2 \pi \times R1 \times C1)$$

In case of R1 = 10 k $\Omega$ , C1 = 0.1  $\mu$ F, cut-off frequency, fc is 160 Hz. In case of R1 = 10 k $\Omega$ , C1 = 0.022  $\mu$ F, cut-of frequency, fc is 720 Hz.



 4) Bus Boost circuit can be constructed by adding capacity (RBB) and resistance (CBB) to the input amplifier. The frequency to increase 3 dB is assumed as fo

| fo =           | $1 / (2 \times \pi \times \text{Rf} \times \text{CBB})$ | RBB       |
|----------------|---------------------------------------------------------|-----------|
| Bus Boost Gain | 20 log ((Rf + RBB) / Rf)                                |           |
| Ao =           | 20 log ((Rf + RBB) / Rin)                               | CBB       |
|                |                                                         | Cin Rin + |

3. Protection circuit for speaker amplifier

1) Thermal protection circuit

- The thermal protection circuit operates at the Tj of approximately 150°C. The thermal protection circuit is reset automatically when the temperature drops.
- 2) Output pin short protection circuit
  - Output pin-power supply line short protection
  - Output-to-output pin short protection
  - · Output pin-GND line short protection

If short-circuit is no longer detected, it will return automatically.

Note) Operation is not guaranteed although the protection circuit is built in. Moreover, hundred percent inspection is not guaranteed.

Explanation on mainly functions (continued)

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed.

#### 4. Cautions

1) Cautions about AGC

Signal output in the input amplifier is detected and converted to forward current. Compared this forward current with reference voltage, if the forward current is larger, AGC turns ON.

When the frequency band of the speaker is narrower than that of the amplifier.

If maximum input is made in low frequency band, AGC operates to decrease volume. Namely, low sound part is not heard from a speaker, but AGC reacts to low sound part to turn down the volume. Please carefully design so that the frequency bands is synchronized between the speaker and amplifier.

Note) Frequency characteristics should be set not only for the speaker, but in the built-in condition.



The below Graph shows when the values of resistance and capacity are changed.

#### 2) Cautions about VCC\_SP ON/OFF

With VCC in AN12959A always on, when VCC\_SP is turned ON/OFF, I<sup>2</sup>C data is retained. When VCC\_SP is turned ON  $\rightarrow$  OFF  $\rightarrow$  ON without I2C control, pop sound comes out, as starting time for the amplifier gets significantly long. (Input amplifier, AGC circuit, and standard voltage are provided by VCC\_SP).

Note) Please never fail to turn ON Standby and SP\_Save with I<sup>2</sup>C first, and then turn OFF VCC\_SP. Next, turn ON VCC\_SP, and turn OFF Standby and SP\_Save to operate amplifier with I<sup>2</sup>C.

If Standby is switched from ON to OFF with I<sup>2</sup>C, the amplifier starts within a short time, as a circuit runs to quickly charge an external condenser connected to Vref pin.

(When VCC\_SP is turned ON  $\rightarrow$  OFF  $\rightarrow$  ON without Standby control, the circuit of fast charge does not run.) Please space the time of 30 ms from turning Standby ON  $\rightarrow$  OFF to SP Save OFF.

3) Cautions about shut-down with SD pin

During normal operation, when a shut-down pin is turned Low directly, shock noise comes out.

As SP\_Save is set in mute, first turn ON SP\_Save, and then turn ON Standby to stop operation. Finally, set shut-down pin to Low.

• Simulation of output current waveform

Note) The characteristics listed below are reference values based on the IC design and are not guaranteed.

(There is twice as much difference as between current and voltage in a piezoelectric speaker per 1 channel.) A piezoelectric speaker of ceramic lamination type is used.



If output waveform is clipped without resistance of more than 7.5  $\Omega \times 2$  at amplifier output, excessive current runs. Please never fail to insert resistance in use. Excessive current can cause intermittent output signal with load-short protection operated.

- Technical Data (continued)
- $P_D T_a$  diagram



#### Usage Notes

- 1. Please carry out the thermal design with sufficient margin such that the power dissipation will not be exceeded, based on the conditions of power supply, load and surrounding temperature. Although indicated also in the column of the maximum rating, the maximum rating becomes an instant and the marginal value which must not exceed. It sufficiently evaluates, and I use-wish-do so that it may not exceed certainly. Moreover, don't impress neither voltage nor current to PIN which is not indicated. It may destroy in both cases.
- 2. Please pay attention to the pattern layout in order to prevent damage due to short circuit between pins. In addition, for the pin configuration, please refer to the Pin Descriptions.
- 3. Please absolutely do not mount the LSI in the reverse direction on to the printed-circuit-board. It might be damaged when the electricity is turned on.
- 4. Please do a visual inspection on the printed-circuit-board before turning on the power supply, otherwise damage might happen due to problems such as a solder-bridge between the pins of the semiconductor device. Also perform a full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the LSI during transportation.
- 5. Please take notice in the use of this product that it might break or occasionally smoke when an abnormal state occurs such as SP output pin (Pin A2, B1, D1, E2)-power supply pin short, SP output pin-GND short, or SP output-to-SP output-pin short (load short).
- 6. When using the LSI for model deployment or new products, perform fully the safety verification including the long-turn reliability for each product.
- 7. Please do not make it open, because the open SD pin (Pin B3) is not fixed.

## Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.

Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.

- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20080805