

# L6726A

# Single phase PWM controller

### Feature

- Flexible power supply from 5V to 12V
- Power conversion input as low as 1.5V
- 1% output voltage accuracy
- High-current integrated drivers
- Adjustable output voltage
- 0.8V internal reference
- Sensorless and programmable OCP across Low-side R<sub>dsON</sub>

Subsystem power supply (MCH, IOCH, PCI...)

- Oscillator internally fixed at 270kHz
- Programmable soft-start
- LS-LESS start up
- Disable function
- FB disconnection protection

Memory and termination Supply

CPU & DSP power supply

Distributed power supply

General DC / DC converters

SO-8 package

Applications



## Description

L6726A is a single-phase step-down controller with integrated high-current drivers that provides complete control logic, protections and reference voltage to realize in an easy and simple way general DC-DC converters by using a compact SO-8 package.

Device flexibility allows managing conversions with power input  $V_{\rm IN}$  as low as 1.5V and device supply voltage ranging from 5V to 12V.

L6726A provides simple control loop with transconductance error amplifier. The integrated 0.8V reference allows regulating output voltage with  $\pm 1\%$  accuracy over line and temperature variations. Oscillator is internally fixed to 270kHz.

L6726A provides programmable over current protection. Current information is monitored across the Low-Side mosfet  $R_{dsON}$  saving the use of expensive and space-consuming sense resistors.

FB disconnection protection prevents excessive and dangerous output voltages in case of floating FB pin.

#### Table 1. Device summary

| Order codes | Package | Packaging   |
|-------------|---------|-------------|
| L6726A      | SO-8    | Tube        |
| L6726ATR    | SO-8    | Tape & Reel |

| 1 | Турі | Typical application circuit and block diagram |  |  |  |  |
|---|------|-----------------------------------------------|--|--|--|--|
|   | 1.1  | Application circuit                           |  |  |  |  |
|   | 1.2  | Block diagram                                 |  |  |  |  |
| 2 | Pins | description and connection diagrams5          |  |  |  |  |
|   | 2.1  | Pin descriptions                              |  |  |  |  |
|   | 2.2  | Thermal data                                  |  |  |  |  |
| 3 | Elec | trical specifications7                        |  |  |  |  |
|   | 3.1  | Absolute maximum ratings 7                    |  |  |  |  |
|   | 3.2  | Electrical characteristics 7                  |  |  |  |  |
| 4 | Devi | ce description                                |  |  |  |  |
| 5 | Driv | er section                                    |  |  |  |  |
|   | 5.1  | Power dissipation 11                          |  |  |  |  |
| 6 | Soft | start and disable                             |  |  |  |  |
|   | 6.1  | Low-Side-Less start up (LSLess) 12            |  |  |  |  |
|   | 6.2  | Enable / disable 12                           |  |  |  |  |
| 7 | Prot | ections                                       |  |  |  |  |
|   | 7.1  | Over current protection 13                    |  |  |  |  |
|   |      | 7.1.1 Over current threshold setting13        |  |  |  |  |
|   | 7.2  | Feedback disconnection protection             |  |  |  |  |
|   | 7.3  | Under voltage lock out 14                     |  |  |  |  |



| 8  | Application details |                             |    |  |  |
|----|---------------------|-----------------------------|----|--|--|
|    | 8.1                 | Output voltage selection    | 15 |  |  |
|    | 8.2                 | Compensation network        | 15 |  |  |
|    | 8.3                 | Soft Start time calculation | 18 |  |  |
|    | 8.4                 | Layout guidelines           | 18 |  |  |
|    | 8.5                 | Embedding L6726A-based VRs  | 20 |  |  |
| 9  | Packa               | age mechanical data         | 21 |  |  |
| 10 | Revis               | ion history                 | 23 |  |  |



# **1** Typical application circuit and block diagram

# 1.1 Application circuit



#### Figure 1. Typical application circuit

### 1.2 Block diagram



#### Figure 2. Block diagram

57

# 2 Pins description and connection diagrams

#### Figure 3. Pins connection (top view)



# 2.1 Pin descriptions

#### Table 2. Pins descriptions

| Pin n | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | BOOT       | HS Driver Supply.<br>Connect through a capacitor (100nF) to the floating node (LS-Drain) pin<br>and provide necessary bootstrap diode from VCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2     | UGATE      | HS Driver Output. Connect to HS mosfet gate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3     | GND        | All internal references, logic and drivers are connected to this pin.<br>Connect to the PCB ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4     | LGATE / OC | <i>LGATE</i> . LS Driver Output. Connect to LS mosfet gate.<br><i>OC</i> . Over Current threshold set. During a short period of time following VCC rising over UVLO threshold, a 10µA current is sourced from this pin.<br>Connect to GND with an $R_{OCSET}$ resistor greater than 5k $\Omega$ to program OC Threshold. The resulting voltage at this pin is sampled and held internally as the OC set point. Maximum programmable OC threshold is 0.55V. A voltage greater than 0.75V (max) activates an internal clamp and causes OC threshold to be set at 400 mV. $R_{OCSET}$ not connected sets the 400mV default threshold. |
| 5     | VCC        | Device and LS Driver power supply. Operative range from 4.1V to 13.2V. Filter with at least $1\mu$ F MLCC to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6     | FB         | Error Amplifier Inverting Input.<br>Connect with a resistor $R_{FB}$ to the output regulated voltage. Additional resistor $R_{OS}$ to GND may be used to regulate voltages higher than the reference.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7     | COMP / DIS | <i>COMP</i> : Error Amplifier Output. Connect with an $R_F - C_F // C_P$ to GND to compensate the device control loop in conjunction to the FB pin.<br>During the Soft-Start phase, a 10µA current is sourced from this pin so the compensation capacitors also act to program the SS time.<br><i>DIS.</i> The device can be disabled by pulling this pin lower than 0.4V (min). Setting free the pin, the device enables again.                                                                                                                                                                                                   |
| 8     | PHASE      | HS Driver return path, current-reading and adaptive-dead-time monitor. Connect to the LS drain to sense $R_{dsON}$ drop to measure the output current. This pin is also used by the adaptive-dead-time control circuitry to monitor when HS mosfet is OFF.                                                                                                                                                                                                                                                                                                                                                                         |



# 2.2 Thermal data

#### Table 3. Thermal data

| Symbol            | Parameter                                             | Value      | Unit |
|-------------------|-------------------------------------------------------|------------|------|
| R <sub>thJA</sub> | Thermal resistance junction to ambient <sup>(1)</sup> | 85         | °C/W |
| T <sub>MAX</sub>  | Maximum junction temperature                          | 150        | °C   |
| T <sub>STG</sub>  | Storage temperature range                             | -40 to 150 | °C   |
| TJ                | Junction temperature range                            | -20 to 150 | °C   |

1. Measured with the component mounted on a 2S2P board in free air (6.7cm x 6.7cm,  $35\mu$ m (P) and 17.5 $\mu$ m (S) copper thickness).

# 3 Electrical specifications

## 3.1 Absolute maximum ratings

#### Table 4. Absolute maximum ratings

| Symbol             | Parameter <sup>(1)</sup>                 | Value                                                                                    | Unit |
|--------------------|------------------------------------------|------------------------------------------------------------------------------------------|------|
| V <sub>CC</sub>    | to GND                                   | -0.3 to 15                                                                               | V    |
| V <sub>BOOT</sub>  | to PHASE<br>to GND                       | 15<br>45                                                                                 | v    |
| V <sub>UGATE</sub> | to PHASE<br>to PHASE; t < 50ns<br>to GND | -0.3 to (V <sub>BOOT</sub> - V <sub>PHASE</sub> ) + 0.3<br>-1<br>V <sub>BOOT</sub> + 0.3 | v    |
| V <sub>PHASE</sub> | to GND                                   | -8 to 30                                                                                 | V    |
| V <sub>LGATE</sub> | to GND<br>to GND; t < 50ns               | -0.3 to V <sub>CC</sub> + 0.3<br>-2.5                                                    | v    |
|                    | FB, COMP to GND                          | -0.3 to 3.6                                                                              | V    |

1. ESD immunity for FB pin is guaranteed up to ±1000V (Human Body Model)

# 3.2 Electrical characteristics

#### Table 5. Electrical characteristics

(V<sub>CC</sub> = 12V;  $T_A$  = -20°C to +85°C unless otherwise specified).

| Symbol            | Parameter                | Test conditions             | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------|-----------------------------|------|------|------|------|
| Recommen          | ded operating conditions |                             |      |      |      |      |
| V <sub>CC</sub>   | Device supply voltage    | Soo Eiguro 1                | 4.1  |      | 13.2 | V    |
| V <sub>IN</sub>   |                          | – See <i>Figure 1</i>       |      |      | 13.2 | V    |
|                   | Conversion input voltage | V <sub>CC</sub> < 7.0V      |      |      | 19.0 | V    |
| Supply curr       | ent and power-ON         |                             |      |      |      |      |
| I <sub>CC</sub>   | VCC supply current       | UGATE and LGATE = OPEN      |      | 6    |      | mA   |
| I <sub>BOOT</sub> | BOOT supply current      | UGATE = OPEN; PHASE to GND  |      | 0.5  |      | mA   |
| UVLO              | VCC Turn-ON              | VCC Rising                  |      |      | 4.1  | V    |
|                   | Hysteresis               |                             |      | 0.2  |      | V    |
| Oscillator        |                          |                             |      |      |      |      |
| F <sub>SW</sub>   |                          | $T_A = 0^{\circ}C$ to +70°C | 243  | 270  | 297  | kHz  |
|                   | Main oscillator accuracy |                             | 225  | 270  | 315  | κΠΖ  |
| $\Delta V_{OSC}$  | PWM ramp amplitude       |                             |      | 1.1  |      | V    |
| d <sub>MAX</sub>  | Maximum duty cycle       |                             | 80   |      |      | %    |



Table 5. Electrical characteristics (continued)  $(V_{CC} = 12V; T_A = -20^{\circ}C \text{ to } +85^{\circ}C \text{ unless otherwise specified}).$ 

| Symbol                  | Parameter Test conditions Min.  |                                                          | Min. | Тур. | Max. | Unit |
|-------------------------|---------------------------------|----------------------------------------------------------|------|------|------|------|
| Reference               |                                 |                                                          |      |      | 1    |      |
|                         |                                 | $V_{OUT} = 0.8V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$   | -1   | -    | 1    | %    |
|                         | Output voltage accuracy         | V <sub>OUT</sub> = 0.8V                                  | -1.5 | -    | 1.5  | 70   |
| Transconduc             | ctance error amplifier          |                                                          |      |      |      |      |
| gm                      | Transconductance <sup>(1)</sup> |                                                          |      |      | 5    | mS   |
| I <sub>FB</sub>         | Input bias current              | Sourced from FB                                          |      | 100  |      | nA   |
| A <sub>0</sub>          | Open loop gain <sup>(1)</sup>   |                                                          |      | 70   |      | dB   |
| F <sub>0</sub>          | Unity gain <sup>(1)</sup>       |                                                          |      | 4    |      | MHz  |
| I <sub>COMP</sub>       | Current capability              | Source current                                           |      | 360  |      | μA   |
|                         | Current capability              | Sink current                                             |      | -360 |      | μA   |
| Soft-Start an           | d disable                       |                                                          |      |      |      |      |
| I <sub>SS</sub>         | Soft-start current              | From COMP pin                                            |      | 10   |      | μA   |
| DIS                     | Disable threshold               | COMP falling                                             | 0.4  | 0.5  |      | V    |
| Gate drivers            |                                 |                                                          | ·    |      |      |      |
| I <sub>UGATE</sub>      | HS source current               | BOOT - PHASE = 5V to 12V                                 |      | 1.5  |      | Α    |
| R <sub>UGATE</sub>      | HS sink resistance              | BOOT - PHASE = 5V to 12V                                 |      | 1.1  |      | Ω    |
| I <sub>LGATE</sub>      | LS source current               | VCC = 5V to 12V                                          |      | 1.5  |      | Α    |
| R <sub>LGATE</sub>      | LS sink resistance              | VCC = 5V to 12V                                          |      | 0.65 |      | Ω    |
| Over-current            | protection                      |                                                          |      |      | 1    |      |
| IOCSET                  | OCSET current source            | ent sourceSourced from LGATE pin.<br>See Section 7.1.110 |      |      | μΑ   |      |
| V <sub>OC_SW</sub>      | OC switch-over threshold        | V <sub>LGATE/OC</sub> rising                             |      |      | 780  | mV   |
| V <sub>OCTH_FIXED</sub> | Fixed OC threshold              | V <sub>PHASE</sub> to GND                                |      | -400 |      | mV   |

1. Guaranteed by design, not subject to test.

## 4 Device description

L6726A is a single-phase PWM controller with embedded high-current drivers that provides complete control logic and protections to realize in an easy and simple way a general DC-DC step-down converter. Designed to drive N-channel MOSFETs in a synchronous buck topology, with its high level of integration this 8-pin device allows reducing cost and size of the power supply solution.

L6726A is designed to operate from a 5V or 12V supply bus. Thanks to the high precision 0.8V internal reference, the output voltage can be precisely regulated to as low as 0.8V with  $\pm$ 1% accuracy over line and temperature variations (between 0°C and +70°C). The switching frequency is internally set to 270kHz.

This device provides a simple control loop with externally compensated transconductance error-amplifier and programmable soft start. Low-Side-Less feature allows the device to perform soft-start over pre-charged output avoiding negative spikes at the load side.

In order to avoid load damages, L6726A provides programmable threshold over current protection. Output current is monitored across Low-Side MOSFET  $R_{dsON}$ , saving the use of expensive and space-consuming sense resistor. L6726A also features FB disconnection protection, preventing dangerous uncontrolled output voltages in case of floating FB pin.



## 5 Driver section

The integrated high-current drivers allow using different types of power MOSFET (also multiple MOSFETs to reduce the equivalent  $R_{dsON}$ ), maintaining fast switching transition.

The driver for high-side MOSFET uses BOOT pin for supply and PHASE pin for return. The driver for low-side MOSFET uses the VCC pin for supply and GND pin for return.

The controller embodies an anti-shoot-through and adaptive dead-time control to minimize low side body diode conduction time, maintaining good efficiency while saving the use of Schottky diode:

- to check for high-side MOSFET turn off, PHASE pin is sensed. When the voltage at PHASE pin drops down, the low-side MOSFET gate drive is suddenly applied;
- to check for low-side MOSFET turn off, LGATE pin is sensed. When the voltage at LGATE has fallen, the high-side MOSFET gate drive is suddenly applied.

If the current flowing in the inductor is negative, voltage on PHASE pin will never drop. To allow the low-side MOSFET to turn-on even in this case, a watchdog controller is enabled: if the source of the high-side MOSFET doesn't drop, the low side MOSFET is switched on so allowing the negative current of the inductor to recirculate. This mechanism allows the system to regulate even if the current is negative.

Power conversion input is flexible: 5V, 12V bus or any bus that allows the conversion (See maximum duty cycle limitation and recommended operating conditions) can be chosen freely.



#### 5.1 **Power dissipation**

L6726A embeds high current MOSFET drivers for both high side and low side MOSFETs: it is then important to consider the power that the device is going to dissipate in driving them in order to avoid overcoming the maximum junction operative temperature.

Two main terms contribute in the device power dissipation: bias power and drivers power.

 Device Bias Power (P<sub>DC</sub>) depends on the static consumption of the device through the supply pins and it is simply quantifiable as follow (assuming to supply HS and LS drivers with the same VCC of the device):

$$\mathsf{P}_{\mathsf{DC}} = \mathsf{V}_{\mathsf{CC}} \cdot (\mathsf{I}_{\mathsf{CC}} + \mathsf{I}_{\mathsf{BOOT}})$$

Drivers power is the power needed by the driver to continuously switch on and off the external MOSFETs; it is a function of the switching frequency, the voltage supply of the driver and total gate charge of the selected MOSFETs. It can be quantified considering that the total power P<sub>SW</sub> dissipated to switch the MOSFETs (easy calculable) is dissipated by three main factors: external gate resistance (when present), intrinsic MOSFET resistance and intrinsic driver resistance. This last term is the important one to be determined to calculate the device power dissipation. The total power dissipated to switch the MOSFETs results:

 $\mathbf{P}_{SW} = \mathbf{F}_{SW} \cdot [\mathbf{Q}_{gHS} \cdot (\mathbf{V}_{BOOT} - \mathbf{V}_{PHASE}) + \mathbf{Q}_{gLS} \cdot \mathbf{V}_{CC}]$ 

where  $V_{BOOT}$  -  $V_{PHASE}$  is the voltage across the bootstrap capacitor.

External gate resistors helps the device to dissipate the switching power since the same power  $P_{SW}$  will be shared between the internal driver impedance and the external resistor resulting in a general cooling of the device.





# 6 Soft start and disable

L6726A implements a soft start to smoothly charge the output filter avoiding high in-rush currents to be required from the input power supply. The device sources a  $10\mu$ A soft start current from COMP, linearly charging the compensation network capacitors. The ramping COMP voltage is compared to the oscillator triangular waveform generating PWM pulses of increasing width that charge the output capacitors.

When the FB voltage crosses 800 mV, the output voltage is in regulation: soft start phase will end and the transconductance error amplifier output will be enabled closing the control loop.

In the event of an over current during soft start, the over current logic will override the soft start sequence and will shut down the PWM logic and both the high side and low side gates. This condition is latched, cycle VCC to recover.

The device sources soft start current only when VCC power supply is above UVLO threshold and over current threshold setting phase has been completed.

## 6.1 Low-Side-Less start up (LSLess)

L6726A performs a special sequence in enabling LS driver to switch: during the soft-start phase, the LS driver results disabled (LS = OFF) until the HS starts to switch. This avoids the dangerous negative spike on the output voltage that can happen if starting over a pre-charged output and limits the output discharge (amount of output discharge depends on programmed SS time length: the shorter the programmed SS, the more limited the output discharge).

If the output voltage is pre-charged to a voltage higher than the final one, the HS would never start to switch. In this case, LS is enabled and discharges the output to the final regulation value.





#### 6.2 Enable / disable

The device can be disabled by pushing COMP / DIS pin under 0.4V (min). In this condition HS and LS MOSFETs are turned off, and the  $10\mu$ A SS current is sourced from COMP / DIS pin. Setting free the pin, the device enables again performing a new SS.



# 7 Protections

#### 7.1 Over current protection

The over current feature protects the converter from a shorted output or overload, by sensing the output current information across the Low Side MOSFET drain-source on-resistance,  $R_{dsON}$ . This method reduces cost and enhances converter efficiency by avoiding the use of expensive and space-consuming sense resistors.

The low side  $R_{dsON}$  current sense is implemented by comparing the voltage at the PHASE node when LS MOSFET is turned on with the programmed OCP threshold voltage, internally held. If the monitored voltage drop (GND to PHASE) exceeds this threshold, an Over Current Event is detected. If two Over Current Events are detected in two consecutive switching cycles, the protection will be triggered and the device will turn off both LS and HS MOSFETs in a latched condition.

To recover from Over Current Protection triggered, VCC power supply must be cycled.

#### 7.1.1 Over current threshold setting

L6726A allows to easily program an Over Current Threshold ranging from 50mV to 550mV, simply by adding a resistor (R<sub>OCSET</sub>) between LGATE and GND.

During a short time following VCC rising over UVLO threshold, an internal 10µA current ( $I_{OCSET}$ ) is sourced from LGATE pin, determining a voltage drop across  $R_{OCSET}$ . This voltage drop will be sampled and internally held by the device as Over Current Threshold. The OC setting procedure overall time length ranges from 5.5ms to 6.5ms, proportionally to the threshold being set.

Connecting a R<sub>OCSET</sub> resistor between LGATE and GND, the programmed threshold will be:

$$I_{OCth} = \frac{I_{OCSET} \cdot R_{OCSET}}{R_{dsON}}$$

 $R_{OCSET}$  values range from 5k $\Omega$  to 55k $\Omega$ .

If the voltage drop across  $R_{OCSET}$  is too low, the system will be very sensitive to start-up inrush current and noise. This can result in undesired OCP triggering. In this case, consider increasing  $R_{OCSET}$  value.

In case R<sub>OCSET</sub> is not connected, the device switches the OCP threshold to a 400mV default value: an internal safety clamp on LGATE is triggered as soon as LGATE voltage reaches 700mV (typ), enabling the 400mV default threshold and suddenly ending OC setting phase.

See *Figure 6* for OC threshold setting procedure timings picture and oscilloscope sample waveforms.

#### 7.2 Feedback disconnection protection

In order to provide load protection even if FB pin is not connected, a 100nA bias current is always sourced from this pin. If FB pin is not connected, bias current will permanently pull up FB: this forces COMP pin low, avoiding output voltage rising to dangerous levels.



L6726A

5



OC threshold setting procedure timings (top) and waveforms (bottom) Figure 6.

#### 7.3 Under voltage lock out

In order to avoid anomalous behaviors of the device when the supply voltage is too low to support its internal rails, UVLO is provided: the device will start up when VCC reaches UVLO upper threshold and will shutdown when VCC drops below UVLO lower threshold.

The 4.1V maximum UVLO upper threshold allows L6726A to be supplied from 5V and 12V busses in or-ing diode configuration.



OCP trip, default threshold, LS: STD38NH02L (left). UVLO turn off (right) Figure 7.

# 8 Application details

#### 8.1 Output voltage selection

L6726A is capable to precisely regulate an output voltage as low as 0.8V. In fact, the device comes with a fixed 0.8V internal reference that guarantees the output regulated voltage to be within  $\pm 1\%$  tolerance over line and temperature variations between 0°C and 70°C (excluding output resistor divider tolerance, when present).

Output voltage higher than 0.8V can be achieved by adding a resistor  $R_{OS}$  between FB pin and ground. Referring to *Figure 1*, the steady state DC output voltage will be:

$$V_{OUT} = V_{REF} \cdot \left(1 + \frac{R_{FB}}{R_{OS}}\right)$$

where V<sub>REF</sub> is 0.8V.

### 8.2 Compensation network

The control loop shown in *Figure 8* is a voltage mode control loop. The error amplifier is a transconductance type with fixed gain (3.3mS typ.). The FB voltage is regulated to the internal reference, thus the output voltage is fixed accordingly to the output resistor divider (when present).

Transconductance error amplifier output current generates a voltage across  $Z_F$  which is compared to oscillator saw-tooth waveform to provide PWM signal to the driver section. PWM signal is then transferred to the switching node with  $V_{IN}$  amplitude. This waveform is filtered by the output filter.





The converter transfer function is the small signal transfer function between the voltage at the output node of the EA (COMP) and V<sub>OUT</sub>. This function has a double pole (complex conjugate) at frequency  $F_{LC}$  depending on the L-C<sub>OUT</sub> resonance and a zero at  $F_{ESR}$ 



depending on the output capacitor ESR. The DC Gain of the modulator is simply the input voltage V<sub>IN</sub> divided by the peak-to-peak oscillator voltage  $\Delta V_{OSC}$ .

 $V_{OUT}$  is scaled and transferred to FB node by the output resistor divider.

The compensation network closes the loop joining FB and COMP node with transfer function ideally equal to  $-gm \cdot Z_F$ .

Compensation goal is to close the control loop assuring high DC regulation accuracy, good dynamic performances and stability. To achieve this, the overall loop needs high DC gain, high bandwidth and good phase margin.

High DC gain is achieved giving an integrator shape to compensation network transfer function. Loop bandwidth ( $F_{0dB}$ ) can be fixed choosing the right  $R_F$ ; however, for stability, it should not exceed  $F_{SW}/2\pi$ . To achieve a good phase margin, the control loop gain has to cross 0dB axis with -20dB/decade slope.

As an example, *Figure 9* shows an asymptotic bode plot of a type II compensation.



Figure 9. Example of type II compensation.

• Open loop converter singularities:

a) 
$$F_{LC} = \frac{1}{2\pi \sqrt{L \cdot C_{OUT}}}$$

b) 
$$F_{ESR} = \frac{1}{2\pi \cdot C_{OUT} \cdot ESR}$$

• Compensation Network singularities frequencies:

a) 
$$F_Z = \frac{1}{2\pi \cdot R_F \cdot C_F}$$

b) 
$$F_{P} = \frac{1}{2\pi \cdot R_{F} \cdot \left(\frac{C_{F} \cdot C_{P}}{C_{F} + C_{P}}\right)}$$



Type II compensation relies on the zero introduced by the output capacitors bank to achieve stability. Thus, a needed condition to successfully apply type II compensation is  $F_{ESR} < F_{0dB}$  (usually true when output capacitor is based on electrolytic, aluminium electrolytic or tantalum capacitor).

To define compensation network components values, the below suggestions may be followed:

a) Set the output resistor divider in order to obtain the desired output voltage:

$$\frac{R_{FB}}{R_{OS}} = \frac{V_{OUT}}{V_{REF}} - 1$$

Usual values of R<sub>FB</sub> and R<sub>OS</sub> ranges from some hundreds of  $\Omega$  to some k $\Omega$  (consider trade-off between power dissipation on output resistor divider and offset introduced by FB bias current).

If the desired output voltage is equal to internal reference,  $R_{OS}$  has to be NC and FB pin can be directly connected to  $V_{OUT}$ 

 b) Set R<sub>F</sub> in order to obtain the desired closed loop regulator bandwidth according to the approximated formula:

$$R_{F} = \frac{F_{OdB} \cdot F_{ESR}}{F_{LC}^{2}} \cdot \frac{\Delta V_{OSC}}{V_{IN}} \cdot \frac{1}{gm} \cdot \frac{R_{FB} + R_{OS}}{R_{OS}}$$

If  $V_{OUT} = V_{REF}$  just consider (R<sub>FB</sub>+R<sub>OS</sub>)/R<sub>OS</sub> factor equal to 1.

c) Place  $F_Z$  below  $F_{LC}$  (typically 0.2 ·  $F_{LC}$ ):

$$C_{F} = \frac{5}{2\pi \cdot R_{F} \cdot F_{LC}}$$

d) Place F<sub>P</sub> at 0.5 F<sub>SW</sub>:

$$C_{P} = \frac{C_{F}}{\pi \cdot R_{F} \cdot C_{F} \cdot F_{SW} - 1} \cong \frac{1}{\pi \cdot R_{F} \cdot F_{SW}}$$

- e) Check that compensation network gain is lower than open loop transconductance EA gain.
- f) Estimate phase margin obtained (it should be greater than 45°) and repeat, modifying parameters, if necessary.



#### 8.3 Soft Start time calculation

To calculate SS time ( $t_{SS}$ ), the following approximated equation can be used ( $C_P << C_F$ ):

$$t_{SS} = \frac{C_{F} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \Delta V_{OSC}}{I_{SS}}$$

The previous equation refers only to  $V_{OUT}$  ramp up time. The time elapsed from the end of OC setting phase or COMP set free to the beginning of  $V_{OUT}$  ramp up (see *Figure 6*) can be approximately estimated as follow:

$$t_{delay} = \frac{C_{F} \cdot 0.8V}{I_{SS}}$$

Once calculated t<sub>SS</sub>, also the current delivered by the converter during SS to charge the output capacitor bank can be estimated:

$$I_{\text{startup}} = \frac{C_{\text{OUT}} \cdot V_{\text{OUT}}}{t_{\text{SS}}}$$

#### 8.4 Layout guidelines

L6726A provides control functions and high current integrated drivers to implement highcurrent step-down DC-DC converters. In this kind of application, a good layout is very important.

The first priority when placing components for these applications has to be reserved to the power section, minimizing the length of each connection and loop as much as possible. To minimize noise and voltage spikes (EMI and losses) power connections (highlighted in *Figure 10*) must be a part of a power plane and anyway realized by wide and thick copper traces: loop must be anyway minimized. The critical components, i.e. the power MOSFETs, must be close one to the other. The use of multi-layer printed circuit board is recommended.





The input capacitance ( $C_{IN}$ ), or at least a portion of the total capacitance needed, has to be placed close to the power section in order to eliminate the stray inductance generated by the copper traces. Low ESR and ESL capacitors are preferred, MLCC are suggested to be connected near the HS drain.

Use proper number of vias when power traces have to move between different planes on the PCB in order to reduce both parasitic resistance and inductance. Moreover, reproducing the same high-current trace on more than one PCB layer will reduce the parasitic resistance associated to that connection.

18/24



5

Connect output bulk capacitors ( $C_{OUT}$ ) as near as possible to the load, minimizing parasitic inductance and resistance associated to the copper trace, also adding extra decoupling capacitors along the way to the load when this results in being far from the bulk capacitors bank.

Gate traces and phase trace must be sized according to the driver RMS current delivered to the power MOSFET. The device robustness allows managing applications with the power section far from the controller without losing performances. Anyway, when possible, it is recommended to minimize the distance between controller and power section. See *Figure 11* for drivers current paths.

Small signal components and connections to critical nodes of the application, as well as bypass capacitors for the device supply, are also important. Locate bypass capacitor (VCC and Bootstrap capacitor) and loop compensation components as close to the device as practical. For over current programmability, place  $R_{OCSET}$  close to the device and avoid leakage current paths on LGATE / OC pin, since the internal current source is only 10µA

Systems that do not use Schottky diode in parallel to the Low-Side MOSFET might show big negative spikes on the PHASE pin. This spike must be limited within the absolute maximum ratings (for example, adding a gate resistor in series to HS MOSFET gate, or a phase resistor in series to PHASE pin), as well as the positive spike, but has an additional consequence: it causes the bootstrap capacitor to be over-charged. This extra-charge can cause, in the worst case condition of maximum input voltage and during particular transients, that boot-to-phase voltage overcomes the absolute maximum ratings also causing device failures. It is then suggested in this case to limit this extra-charge by adding a small resistor in series to the bootstrap diode (R<sub>D</sub> in *Figure 1*).



#### Figure 11. Drivers turn-on and turn-off paths

#### 8.5 Embedding L6726A-based VRs...

When embedding the VR into the application, additional care must be taken since the whole VR is a switching DC/DC regulator and the most common system in which it has to work is a digital system such as MB or similar. In fact, latest MBs have become faster and more powerful: high speed data busses are more and more common and switching-induced noise produced by the VR can affect data integrity if additional layout guidelines are not followed. Few easy points must be considered mainly when routing traces in which switching high currents flow (switching high currents cause voltage spikes across the stray inductance of the traces causing noise that can affect the near traces):

When reproducing high current path on internal layers, keep all layers the same size in order to avoid "surrounding" effects that increase noise coupling.

Keep safe guard distance between high current switching VR traces and data busses, especially if high-speed data busses, to minimize noise coupling.

Keep safe guard distance or filter properly when routing bias traces for I/O sub-systems that must walk near the VR.

Possible causes of noise can be located in the PHASE connections, MOSFETs gate drive and Input voltage path (from input bulk capacitors and HS drain). Also GND connection must be considered if not insisting on a power ground plane. These connections must be carefully kept far away from noise-sensitive data busses.

Since the generated noise is mainly due to the switching activity of the VR, noise emissions depend on how fast the current switches. To reduce noise emission levels, it is also possible, in addition to the previous guidelines, to reduce the current slope and thus to increase the switching times: this will cause, as a consequence of the higher switching time, an increase in switching losses that must be considered in the thermal design of the system.



# 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| le 6. SO-8 mechanical data |      |      |      |       |       |       |
|----------------------------|------|------|------|-------|-------|-------|
| Dim.                       |      | mm.  |      |       |       |       |
|                            | Min  | Тур  | Мах  | Min   | Тур   | Мах   |
| А                          | 1.35 |      | 1.75 | 0.053 |       | 0.069 |
| A1                         | 0.10 |      | 0.25 | 0.004 |       | 0.010 |
| A2                         | 1.10 |      | 1.65 | 0.043 |       | 0.065 |
| В                          | 0.33 |      | 0.51 | 0.013 |       | 0.020 |
| С                          | 0.19 |      | 0.25 | 0.007 |       | 0.010 |
| D <sup>(1)</sup>           | 4.80 |      | 5.00 | 0.189 |       | 0.197 |
| E                          | 3.80 |      | 4.00 | 0.15  |       | 0.157 |
| е                          |      | 1.27 |      |       | 0.050 |       |
| Н                          | 5.80 |      | 6.20 | 0.228 |       | 0.244 |
| h                          | 0.25 |      | 0.50 | 0.010 |       | 0.020 |
|                            |      |      |      |       |       |       |

Table 6. SO-8 mechanical data

1. D and F does not include mold flash or protrusions. Mold flash or potrusions shall not exceed 0.15mm (.006inch) per side.

1.27

0.10

0° (min.), 8° (max.)

0.016

#### Figure 12. Package dimensions

0.40

L

k

ddd



0.050

0.004

57

# 10 Revision history

#### Table 7. Revision history

| Date        | Revision | Changes                                       |
|-------------|----------|-----------------------------------------------|
| 16-Oct-2006 | 1        | Initial release.                              |
| 26-Oct-2006 | 2        | Mechanical data dimensions updated            |
| 30-Jul-2007 | 3        | Updated Figure 1 on page 4, tables 2, 3, 4, 5 |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

