| L9950 |
| ---: | ---: |
| L9950XP |

## Door actuator driver

## Features

- One full bridge for 6 A load $\left(\mathrm{R}_{\mathrm{on}}=150 \mathrm{~m} \Omega\right)$
- Two half bridges for 3 A load $\left(\mathrm{R}_{\mathrm{on}}=300 \mathrm{~m} \Omega\right.$ )

■ Two half bridges for 1.5A load ( $\mathrm{R}_{\mathrm{on}}=800 \mathrm{~m} \Omega$ )

- One highside driver for 6A load $\left(R_{o n}=100 \mathrm{~m} \Omega\right)$
- Four highside drivers for 1.5 A load ( $\mathrm{R}_{\mathrm{on}}=800 \mathrm{~m} \Omega$ )
- Programmable softstart function to drive loads with higher inrush currents (i.e. current $>6 \mathrm{~A},>3 \mathrm{~A},>1.5 \mathrm{~A}$ )
- Very low current consumption in standby mode ( $\mathrm{I}_{\mathrm{S}}<6 \mu \mathrm{~A}$ typ; $\mathrm{I}_{\mathrm{CC}}<25 \mu \mathrm{~A}$ typ; $\mathrm{T}_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}$ )
■ All outputs short circuit protected
- Current monitor output for $300 \mathrm{~m} \Omega, 150 \mathrm{~m} \Omega$ and 100 m highside drivers
- All outputs over temperature protected

■ Open load diagnostic for all outputs

- Overload diagnostic for all outputs
- Seperated half bridges for door lock motor
- PWM control of all outputs

■ Charge pump output for reverse polarity protection


## Applications

■ Door actuator driver with bridges for door lock and safe lock, mirror axis control, mirror fold and highside driver for mirror defroster and four 10W-light bulbs.

## Description

The L9950 and L9950XP are microcontroller driven multifunctional door actuator driver for automotive applications. Up to five DC motors and five grounded resistive loads can be driven with six half bridges and five highside drivers. The integrated standard serial peripheral interface (SPI) controls all operation modes (forward, reverse, brake and high impedance). All diagnostic informations are available via SPI.

Table 1. Device summary

| Package | Order codes |  |
| :---: | :---: | :---: |
|  | Part number (tube) | Part number (tape and reel) |
| PowerSO-36 | L9950 | L9950TR |
| PowerSSO-36 | L9950XP | L9950XPTR |

## Contents

1 Block diagram and pin description ..... 6
2 Electrical specifications ..... 9
2.1 Absolute maximum ratings ..... 9
2.2 ESD protection ..... 9
2.3 Thermal data ..... 9
2.4 Temperature warning and thermal shutdown ..... 10
2.5 Electrical characteristics ..... 10
2.6 SPI - electrical characteristics ..... 14
3 Application information ..... 20
3.1 Dual power supply: VS and VCC ..... 20
3.2 Standby mode ..... 20
3.3 Inductive loads ..... 20
3.4 Diagnostic functions ..... 20
3.5 Overvoltage and under voltage detection ..... 21
3.6 Temperature warning and thermal shutdown ..... 21
3.7 Open-load detection ..... 21
3.8 Over load detection ..... 21
3.9 Current monitor ..... 22
3.10 PWM inputs ..... 22
3.11 Cross current protection ..... 22
3.12 Programmable soft start function to drive loads with higher inrush current ..... 22
4 Functional description of the SPI ..... 24
4.1 Serial Peripheral Interface (SPI) ..... 24
4.2 Chip Select Not (CSN) ..... 24
4.3 Serial Data In (DI) ..... 24
4.4 Serial Data Out (DO) ..... 25
4.5 Serial clock (CLK) ..... 25
4.6 Input data register ..... 25
4.7 Status register ..... 25
4.8 Test mode ..... 26
5 Packages thermal data ..... 31
6 Package and packing information ..... 32
6.1 ECOPACK ${ }^{\circledR}$ ..... 32
6.2 PowerSO-36 package information ..... 32
6.3 PowerSSO-36 package information ..... 34
6.4 PowerSO-36 packing information ..... 35
6.5 PowerSSO-36 packing information ..... 37
7 Revision history ..... 38

## List of tables

Table 1. Device summary ..... 1
Table 2. Pin definitions and functions ..... 6
Table 3. Absolute maximum ratings ..... 9
Table 4. ESD protection ..... 9
Table 5. Thermal data ..... 9
Table 6. Temperature warning and thermal shutdown ..... 10
Table 7. Supply ..... 10
Table 8. Overvoltage and under voltage detection ..... 11
Table 9. Current monitor output ..... 11
Table 10. Charge pump output ..... 11
Table 11. OUT1 - OUT11 ..... 12
Table 12. Delay time from standby to active mode. ..... 14
Table 13. Inputs: CSN, CLK, PWM1/2 and DI ..... 14
Table 14. DI timing ..... 15
Table 15. DO ..... 15
Table 16. DO timing ..... 16
Table 17. CSN timing ..... 16
Table 18. Test mode ..... 26
Table 19. SPI - input data and status registers 0 ..... 27
Table 20. SPI - input data and status registers 1 ..... 29
Table 21. PowerSO-36 mechanical data ..... 33
Table 22. PowerSSO-36 mechanical data ..... 34
Table 23. Document revision history ..... 38

## List of figures

Figure 1. Block diagram ..... 6
Figure 2. Configuration diagram (top view) ..... 8
Figure 3. SPI - transfer timing diagram ..... 16
Figure 4. SPI - input timing ..... 17
Figure 5. SPI - DO valid data delay time and valid time ..... 17
Figure 6. SPI - DO enable and disable time ..... 18
Figure 7. SPI - driver turn-on/off timing, minimum csn hi time ..... 18
Figure 8. SPI - timing of status bit 0 (fault condition) ..... 19
Figure 9. Example of programmable soft start function for inductive loads ..... 23
Figure 10. Packages thermal data ..... 31
Figure 11. PowerSO-36 package dimensions ..... 32
Figure 12. PowerSSO-36 package dimensions ..... 34
Figure 13. PowerSO-36 tube shipment (no suffix) ..... 35
Figure 14. PowerSO-36 tape and reel shipment (suffix "TR") ..... 36
Figure 15. PowerSSO-36 tube shipment (no suffix) ..... 37
Figure 16. PowerSSO-36 tape and reel shipment (suffix "TR") ..... 37

## 1 Block diagram and pin description

Figure 1. Block diagram


Table 2. Pin definitions and functions

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| $1,18,19,36$ | GND | Ground. <br> Reference potential. <br> Important: for the capability of driving the full current at the outputs all <br> pins of GND must be externally connected. |
| 2,35 | OUT11 | Highside driver output 11. <br> The output is built by a highside switch and is intended for resistive <br> loads, hence the internal reverse diode from GND to the output is <br> missing. For ESD reason a diode to GND is present but the energy <br> which can be dissipated is limited. The highside driver is a power <br> DMOS transistor with an internal parasitic reverse diode from the <br> output to VS (bulk-drain-diode). The output is over-current and open <br> load protected. <br> Important: for the capability of driving the full current at the outputs both <br> pins of OUT11 must be externally connected. |

Table 2. Pin definitions and functions (continued)

| Pin | Symbol | Function |
| :---: | :---: | :---: |
| $\begin{aligned} & 3 \\ & 4 \\ & 5 \end{aligned}$ | OUT1 OUT2 OUT3 | Hal bridge output 1,2,3. <br> The output is built by a highside and a lowside switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal parasitic reverse diode (bulk-drain-diode: highside driver from output to VS, lowside driver from GND to output). This output is over-current and open load protected. |
| $\begin{gathered} 6,7,14,15, \\ 23,24,25,28, \\ 29,32 \end{gathered}$ | VS | Power supply voltage (external reverse protection required. <br> For this input a ceramic capacitor as close as possible to GND is recommended. <br> Important: for the capability of driving the full current at the outputs all pins of VS must be externally connected. |
| 8 | DI | Serial data input. <br> The input requires CMOS logic levels and receives serial data from the microcontroller. The data is an 24bit control word and the least significant bit (LSB, bit 0 ) is transferred first. |
| 9 | CM/PWM2 | Current monitor output/PWM2 input. <br> Depending on the selected multiplexer bits of Input Data Register this output sources an image of the instant current through the corresponding highside driver with a ratio of $1 / 10.000$. This pin is bidirectional. The microcontroller can overdrive the current monitor signal to provide a second PWM input for the outputs OUT9 and OUT10. |
| 10 | CSN | Chip select not input/test mode. <br> This input is low active and requires CMOS logic levels. The serial data transfer between L9950 and micro controller is enabled by pulling the input CSN to low level. If an input voltage of more than 7.5 V is applied to CSN pin the L9950 will be switched into a test mode. |
| 11 | DO | Serial data output. <br> The diagnosis data is available via the SPI and this tristate output. The output will remain in tristate, if the chip is not selected by the input CSN (CSN = high). |
| 12 | VCC | Logic supply voltage. <br> For this input a ceramic capacitor as close as possible to GND is recommended. |
| 13 | CLK | Serial clock input. <br> This input controls the internal shift register of the SPI and requires CMOS logic levels. |
| $\begin{gathered} \text { 16,17, 20,21, } \\ 22 \end{gathered}$ | OUT4 OUT5 OUT6 | Half bridge output 4,5,6: see OUT1 (pin 3). Important: for the capability of driving the full current at the outputs both pins of OUT4 (OUT5, respectively) must be externally connected. |
| 26 | CP | Charge pump output. <br> This output is provided to drive the gate of an external n-channel power MOS used for reverse polarity protection |

Table 2. Pin definitions and functions (continued)

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| 27 | PWM1 | PWM1 input. <br> This input signal can be used to control the drivers OUT1-OUT8 and <br> OUT11 by an external PWM signal. |
| 30 | OUT7, | Highside driver output $7,8,9,10$. <br> The output is built by a highside switch and is intended for resistive <br> loads, hence the internal reverse diode from GND to the output is <br> missing. For ESD reason a diode to GND is present but the energy <br> which can be dissipated is limited. The highside driver is a power <br> DMOS transistor with an internal parasitic reverse diode from the <br> output to VS (bulk-drain-diode). The output is over-current and open <br> load protected. |
| 33 | OUT8, |  |
| 34 | OUT9, |  |

Figure 2. Configuration diagram (top view)


## 2 Electrical specifications

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality document.

Table 3. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | DC supply voltage | -0.3 to 28 | V |
|  | Single pulse $\mathrm{t}_{\text {max }}<400 \mathrm{~ms}$ | 40 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Stabilized supply voltage, logic supply | -0.3 to 5.5 | V |
| $\mathrm{V}_{\mathrm{D}}, \mathrm{V}_{\mathrm{DO}}, \mathrm{V}_{\mathrm{CLK}}$, <br> $\mathrm{V}_{\mathrm{CSN}}, \mathrm{V}_{\text {pwm1 }}$ | Digital input/output voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{CM}}$ | Current monitor output | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{CP}}$ | Charge pump output | -25 to $\mathrm{V}_{\mathrm{S}}+11$ | V |
| $\mathrm{I}_{\text {OUT } 1,2,3,6,7,8,9,10}$ | Output current | $\pm 5$ | A |
| $\mathrm{I}_{\text {OUT4,5,11 }}$ | Output current | $\pm 10$ | A |

### 2.2 ESD protection

Table 4. ESD protection

| Parameter | Value | Unit |
| :---: | :---: | :---: |
| All pins | $\pm 4^{(1)}$ | kV |
| Output pins: OUT1 - OUT11 | $\pm 8^{(2)}$ | kV |

1. HBM according to CDF-AEC-Q100-002.
2. HBM with all unzapped pins grounded.

### 2.3 Thermal data

Table 5. Thermal data

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{j}}$ | Operating junction temperature | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

### 2.4 Temperature warning and thermal shutdown

Table 6. Temperature warning and thermal shutdown

| Symbol | Parameter | Min. | Typ. | Max. | Unit |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{jTW}}$ oN | Temperature warning threshold junction <br> temperature | $\mathrm{T}_{\mathrm{j}}$ <br> increasing | - | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jTW OFF }}$ | Temperature warning threshold junction <br> temperature | $\mathrm{T}_{\mathrm{j}}$ <br> decreasing | 130 | - | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{jTW}}$ HYS | Temperature warning hysteresis |  | - | 5 | - | ${ }^{\circ} \mathrm{K}$ |
| $\mathrm{T}_{\text {jSD ON }}$ | Thermal shutdown threshold junction <br> temperature | $\mathrm{T}_{\mathrm{j}}$ <br> increasing | - | - | 170 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD OFF }}$ | Thermal shutdown threshold junction <br> temperature | $\mathrm{T}_{\mathrm{j}}$ <br> decreasing | 150 | - | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD HYS }}$ | Thermal shutdown hysteresis |  | - | 5 | - | ${ }^{\circ} \mathrm{K}$ |

### 2.5 Electrical characteristics

$\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified.
The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

Table 7. Supply

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating supply voltage range |  | 7 | - | 28 | V |
| $I_{s}$ | VS DC supply current | $\mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V}$ <br> active mode <br> OUT1 - OUT11 floating | - | 7 | 20 | mA |
|  | VS quiescent supply current | $\mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ <br> standby mode <br> OUT1 - OUT11 floating $\mathrm{T}_{\text {test }}=-40^{\circ} \mathrm{C}, 25^{\circ} \mathrm{C}$ | - | 4 | 12 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | VCC DC supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V} \\ & \mathrm{CSN}=\mathrm{V}_{\mathrm{CC}}, \text { active mode } \end{aligned}$ | - | 1 | 3 | mA |
|  | VCC quiescent supply current | $\mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V}$ <br> $\mathrm{CSN}=\mathrm{V}_{\mathrm{CC}}$ standby mode <br> OUT1 - OUT11 floating $\mathrm{T}_{\text {test }}=-40^{\circ} \mathrm{C}, 25^{\circ} \mathrm{C}$ | - | 25 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{S}}+\mathrm{I}_{\mathrm{CC}}$ | Sum quiescent supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.3 \mathrm{~V} \\ & \mathrm{CSN}=\mathrm{V}_{\mathrm{CC}} \\ & \text { standby mode } \\ & \text { OUT1-OUT11 floating } \\ & \mathrm{T}_{\text {test }}=-40^{\circ} \mathrm{C}, 25^{\circ} \mathrm{C} \end{aligned}$ | - | 31 | 75 | $\mu \mathrm{A}$ |

Table 8. Overvoltage and under voltage detection

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {SUV ON }}$ | VS UV-threshold voltage | $\mathrm{V}_{\text {S }}$ increasing | 5.9 | - | 7.2 | V |
| $\mathrm{~V}_{\text {SUV OFF }}$ | VS UV-threshold voltage | $\mathrm{V}_{\text {S }}$ decreasing | 5.5 | - | 6.5 | V |
| $\mathrm{~V}_{\text {SUV hyst }}$ | VS UV-hysteresis | $\mathrm{V}_{\text {SUV ON }}-\mathrm{V}_{\text {SUV OFF }}$ | - | 0.5 | - | V |
| $\mathrm{V}_{\text {SOV OFF }}$ | VS OV-threshold voltage | $\mathrm{V}_{\text {S }}$ increasing | 18 | - | 24.5 | V |
| $\mathrm{~V}_{\text {SOV ON }}$ | VS OV-threshold voltage | $\mathrm{V}_{\text {S }}$ decreasing | 17.5 | - | 22 | V |
| $\mathrm{~V}_{\text {SOV hyst }}$ | VS OV-hysteresis | $\mathrm{V}_{\text {SOV OFF }}-\mathrm{V}_{\text {SOV ON }}$ | - | 1 | - | V |
| $\mathrm{V}_{\text {POR OFF }}$ | Power-on-reset threshold | $\mathrm{V}_{\mathrm{CC}}$ increasing | - | - | 4.4 | V |
| $\mathrm{~V}_{\text {POR ON }}$ | Power-on-reset threshold | $\mathrm{V}_{\mathrm{CC}}$ decreasing | 3.1 | - | - | V |
| $\mathrm{V}_{\text {POR hyst }}$ | Power-on-reset hysteresis | $\mathrm{V}_{\text {POR OFF }}-\mathrm{V}_{\text {POR ON }}$ | - | 0.3 | - | V |

Table 9. Current monitor output

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CM}}$ | Functional voltage range | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0 |  | 4 | V |
| $\mathrm{I}_{\text {CM, },}$ | Current monitor output ratio: <br> $\mathrm{I}_{\mathrm{CM}} / \mathrm{I}_{\text {OUT1,4,5,6,11 }}$ | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 4 \mathrm{~V}, \mathrm{VCC}=5 \mathrm{~V}$ | - | $\frac{1}{10.000}$ | - | - |
| $\mathrm{I}_{\text {CM acc }}$ | Current monitor accuracy | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 3.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\text {Out,min }}=500 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{Out} 4,5,11, \max }=5.9 \mathrm{~A} \\ & \mathrm{I}_{\text {Out } 1,6, \max }=2.9 \mathrm{~A} \\ & (\mathrm{FS}=\text { full scale }=600 \mu \mathrm{~A}) \end{aligned}$ | - | $\begin{gathered} 4 \%+ \\ 1 \% F S \end{gathered}$ | $\begin{gathered} 8 \%+ \\ 2 \% F S \end{gathered}$ | - |

Table 10. Charge pump output

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CP}}$ | Charge pump output <br> voltage | $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}, \mathrm{I}_{\mathrm{CP}}=-60 \mu \mathrm{~A}$ | 6 | - | 13 | V |
|  | $\mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{CP}}=-80 \mu \mathrm{~A}$ | 8 | - | 13 | V |  |
|  | $\mathrm{~V}_{\mathrm{S}} \geq 12 \mathrm{~V}, \mathrm{I}_{\mathrm{CP}}=-100 \mu \mathrm{~A}$ | 10 | - | 13 | V |  |
| $\mathrm{I}_{\mathrm{CP}}$ | Charge pump output <br> Current | $\mathrm{V}_{\mathrm{CP}}=\mathrm{V}_{\mathrm{S}}+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 95 | 150 | 300 | $\mu \mathrm{~A}$ |

Table 11. OUT1 - OUT11

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ron OUT1, ron outb | On-resistance to supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout } 1,6= \pm 1.5 \mathrm{~A} \end{aligned}$ | - | 300 | 400 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { louT } 1,6= \pm 1.5 \mathrm{~A} \end{aligned}$ | - | 450 | 600 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout }, 6= \pm 1.5 \mathrm{~A} \end{aligned}$ | - | 300 | 400 | $\mathrm{m} \Omega$ |
| ron OUT2, ron outa | On-resistance to supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout } 2,3= \pm 0.8 \mathrm{~A} \end{aligned}$ | - | 800 | 1100 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { lout } 2,3= \pm 0.8 \mathrm{~A} \\ & \text { O } \end{aligned}$ | - | 1250 | 1700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{l}_{\text {OUT } 2,3}= \pm 0.8 \mathrm{~A} \end{aligned}$ | - | 800 | 1100 | $\mathrm{m} \Omega$ |
| ron OUT4, ron outs | On-resistance to supply or GND | $\begin{aligned} & \mathrm{VS}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT4,5 }= \pm 3.0 \mathrm{~A} \end{aligned}$ | - | 150 | 200 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \mathrm{l}_{\text {OUT } 4,5}= \pm 3.0 \mathrm{~A} \end{aligned}$ | - | 225 | 300 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { lout }, 5= \pm 3.0 \mathrm{~A} \end{aligned}$ | - | 150 | 200 | $\mathrm{m} \Omega$ |
| ${ }^{r}$ ON OUT7, <br> ron OUT8, <br> ron outa, <br> ron OUT10 | On-resistance to supply | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \text { louT7,8,9,10 }=-0.8 \mathrm{~A} \end{aligned}$ | - | 800 | 1100 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { lout }, 8,9,10=-0.8 \mathrm{~A} \end{aligned}$ | - | 1250 | 1700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{l}_{\text {OUT } 7,8,9,10}=-0.8 \mathrm{~A} \end{aligned}$ | - | 800 | 1100 | $\mathrm{m} \Omega$ |
| ron OUT11 | On-resistance to supply | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{l}_{\text {OUT11 }}=-3.0 \mathrm{~A} \end{aligned}$ | - | 100 | 150 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \text { louT11 }=-3.0 \mathrm{~A} \end{aligned}$ | - | 150 | 200 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{l}_{\text {OUT11 }}=-3.0 \mathrm{~A} \end{aligned}$ | - | 100 | 150 | $\mathrm{m} \Omega$ |
| $\\|_{\text {OUt1 }}$ l, \|lout6 | Output current limitation to supply or GND | Sink and source, $V_{S}=13.5 \mathrm{~V}$ | 3 | - | 5 | A |
| Il ${ }_{\text {OUt2 }}$ I, ${ }^{11}$ OUT3 | Output current limitation to supply or GND | Sink and source, $V_{S}=13.5 \mathrm{~V}$ | 1.5 | - | 2.5 | A |
| II OUt4 ${ }^{1}$, II OUT5 | Output current limitation to supply or GND | Sink and source, $V_{S}=13.5 \mathrm{~V}$ | 6 | - | 10 | A |
| Il outil, <br> lloutsl, <br> Il OUt9, <br> IIOUT10 | Output current limitation to GND | Source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 1.5 | - | 2.5 | A |

Table 11. OUT1 - OUT11 (continued)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIOUT11 | Output current limitation to GND | Source, $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 6 | - | 10 | A |
| $\mathrm{t}_{\mathrm{dONH}}$ | Output delay time, highside driver on | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V},$ corresponding lowside driver is not active | 20 | 40 | 80 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {d OFF H }}$ | Output delay time, highside driver off | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 50 | 150 | 300 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}} \mathrm{ONL}$ | Output delay time, lowside driver on | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V},$ corresponding highside driver is not active | 15 | 30 | 70 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d} \text { OFF } \mathrm{L}}$ | Output delay time, lowside driver off | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ | 80 | 150 | 300 | $\mu \mathrm{s}$ |
| ${ }^{\text {D H HL }}$ | Cross current protection time, source to sink | $\mathrm{t}_{\mathrm{d} \text { ONL }}-\mathrm{t}_{\mathrm{d}}$ OFF H, | - | 200 | 400 | $\mu \mathrm{s}$ |
| $t_{\text {D LH }}$ | Cross current protection time, sink to source | $\mathrm{t}_{\mathrm{d}} \mathrm{ONH}-\mathrm{t}_{\mathrm{d}}$ OFFL | - | 200 | 400 | $\mu \mathrm{s}$ |
| $\mathrm{l}_{\text {QLH }}$ | Switched-off output current highside drivers of OUT1-11 | $\mathrm{V}_{\text {OUT1-11 }}=0 \mathrm{~V}$, standby mode | 0 | -2 | -5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT1-11 }}=0 \mathrm{~V}$, active mode | -40 | -15 | 0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{QLL}}$ | Switched-off output current lowside drivers of OUT1-6 | $\mathrm{V}_{\text {OUT1-6 }}=\mathrm{V}_{\mathrm{S}}$, standby mode | 0 | 110 | 180 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT1-6 }}=\mathrm{V}_{\text {S }}$, active mode | -40 | -15 | 0 | $\mu \mathrm{A}$ |
| loLD1 | Open load detection current of OUT1 |  | 5 | 30 | 80 | mA |
| IoLD23 | Open load detection current of OUT2, OUT3 |  | 15 | 40 | 60 | mA |
| Iold45 | Open load detection current of OUT4 and OUT5 |  | 60 | 150 | 300 | mA |
| IoLD6 | Open load detection current of OUT6 |  | 30 | 70 | 150 | mA |
| IOLD78910 | Open load detection current of OUT7, OUT8, OUT9, OUT10 |  | 15 | 40 | 60 | mA |
| IOLD11 | Open load detection current of OUT11 |  | 30 | 150 | 300 | mA |
| $\mathrm{t}_{\mathrm{dOL}}$ | Minimum duration of open load condition to set the status bit |  | 500 | - | 3000 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {ISC }}$ | Minimum duration of overcurrent condition to switch off the driver |  | 10 | - | 100 | $\mu \mathrm{s}$ |

Table 11. OUT1 - OUT11 (continued)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{dV}_{\text {OUT16 }} / \mathrm{dt}$ | Slew rate of OUT1,OUT6 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}= \pm 1.5 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{dV}_{\text {OUT23 }} / \mathrm{dt}$, dV ${ }_{\text {OUT78910 }} / \mathrm{dt}$ | Slew rate of OUT2/3 and OUT7-OUT10 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}=-0.8 \mathrm{~A} \end{aligned}$ | 0.09 | 0.2 | 0.4 | V/ $/ \mathrm{s}$ |
| $\mathrm{dV}_{\text {OUT45 }} / \mathrm{dt}$ | Slew rate of OUT4, OUT5 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}= \pm 3.0 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | $\mathrm{V} / \mu \mathrm{s}$ |
| $\mathrm{dV}_{\text {OUT11 }} / \mathrm{dt}$ | Slew rate of OUT11 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V} \\ & \mathrm{I}_{\text {load }}=3.0 \mathrm{~A} \end{aligned}$ | 0.1 | 0.2 | 0.4 | V/ $/ \mathrm{s}$ |

### 2.6 SPI - electrical characteristics

$\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

Table 12. Delay time from standby to active mode

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {set }}$ | Delay time | Switching from standby to active mode. <br> Time until output drivers are enabled <br> after CSN going to high. | - | 160 | 300 | $\mu \mathrm{~s}$ |

Table 13. Inputs: CSN, CLK, PWM1/2 and DI

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {inL }}$ | Input low level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 1.5 | 2.0 | - | V |
| $\mathrm{V}_{\text {inH }}$ | Input high level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | - | 3.0 | 3.5 | V |
| $\mathrm{~V}_{\text {inHyst }}$ | Input hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 0.5 | - | - | V |
| $\mathrm{I}_{\mathrm{CSN}}$ in | Pull up current at input CSN | $\mathrm{V}_{\mathrm{CSN}}=3.5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ | -40 | -20 | -8 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CLK}}$ in | Pull down current at input CLK | $\mathrm{V}_{\mathrm{CLK}}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DI} \text { in }}$ | Pull down current at input DI | $\mathrm{V}_{\mathrm{DI}}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\text {PWM1 in }}$ | Pull down current at input <br> PWM1 | $\mathrm{V}_{\text {PWM }}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\text {in }}$ | Input capacitance at input <br> CSN, CLK, DI and PWM1/2 | $\mathrm{V}_{\mathrm{CC}}=0$ to 5.3 V | - | 10 | 15 | pF |

Note: $\quad$ Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 14. DI timing

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CLK}}$ | Clock period | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 1000 | - | - | ns |
| $\mathrm{t}_{\text {CLKH }}$ | Clock high time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 | - | - | ns |
| $\mathrm{t}_{\text {CLKL }}$ | Clock low time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 | - | - | ns |
| $\mathrm{t}_{\text {set }}$ CSN | CSN setup time, CSN low <br> before rising edge of CLK | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 | - | - | ns |
| $\mathrm{t}_{\text {set CLK }}$ | CLK setup time, CLK high <br> before rising edge of CSN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 400 | - | - | ns |
| $\mathrm{t}_{\text {set DI }}$ | DI setup time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 200 | - | - | ns |
| $\mathrm{t}_{\text {hold time }}$ | DI hold time | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 200 | - | - | ns |
| $\mathrm{t}_{\text {in }}$ | Rise time of input signal DI, <br> CLK, CSN | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | - | - | 100 | ns |
| $\mathrm{t}_{\text {fin }}$ | Fall time of input signal <br> CLK, DI, | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | - | - | 100 | ns |

Note: DI timing parameters tested in production by a passed/failed test:
$T j=-40^{\circ} \mathrm{C} /+25^{\circ} \mathrm{C}$ : SPI communication @ 2 MHZ .
Tj=+125 ${ }^{\circ} \mathrm{C}$ : SPI communication @ 1.25 MHZ.
Table 15. DO

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DOL}}$ | Output low level | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-2 \mathrm{~mA}$ | - | 0.2 | 0.4 | V |
| $\mathrm{~V}_{\mathrm{DOH}}$ | Output high level | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{CC}}-0.4$ | $\mathrm{~V}_{\mathrm{CC}}-0.2$ | - | V |
| $\mathrm{I}_{\mathrm{DOLK}}$ | Tristate leakage current | $\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\mathrm{CC}}$, <br> $0 \mathrm{~V}<\mathrm{V}_{\mathrm{DO}}<\mathrm{V}_{\mathrm{CC}}$ | -10 | - | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{DO}}{ }^{(1)}$ | Tristate input <br> capacitance | $\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\mathrm{CC}}$, <br> $0 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.3 \mathrm{~V}$ | - | 10 | 15 | pF |

1. Value of input capacity is not measured in production test. Parameter guaranteed by design.

Table 16. DO timing

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{r}} \mathrm{DO}$ | DO rise time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{l}_{\text {load }}=-1 \mathrm{~mA}$ | - | 80 | 140 | ns |
| $\mathrm{t}_{\mathrm{f}} \mathrm{DO}$ | DO fall time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=1 \mathrm{~mA}$ | - | 50 | 100 | ns |
| $\mathrm{t}_{\text {en } \mathrm{DO}}$ tri L | DO enable time from tristate to low level | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=1 \mathrm{~mA} \\ & \text { pull-up load to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | - | 100 | 250 | ns |
| $\mathrm{t}_{\text {dis DO L tri }}$ | DO disable time from low level to tristate | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=4 \mathrm{~mA} \\ & \text { pull-up load to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | - | 380 | 450 | ns |
| $\mathrm{t}_{\text {en }} \mathrm{DO}$ tri H | DO enable time from tristate to high level | $C_{L}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=-1 \mathrm{~mA}$ pull-down load to GND | - | 100 | 250 | ns |
| $\mathrm{t}_{\text {dis DO H tri }}$ | DO disable time from high level to tristate | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=-4 \mathrm{~mA} \\ & \text { pull-down load to GND } \end{aligned}$ | - | 380 | 450 | ns |
| $t_{\text {d Do }}$ | DO delay time | $\begin{aligned} & \mathrm{V}_{\mathrm{DO}}<0.3 \mathrm{~V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{DO}}>0.7 \mathrm{~V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ | - | 50 | 250 | ns |

Table 17. CSN timing

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CSN_HI,stb }}$ | Minimum CSN HI time, <br> switching from standby mode | Transfer of SPI command <br> to Input Register | - | 20 | 50 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{CSN}} \mathrm{HI}$, min | Maximum CSN HI time, <br> active mode | Transfer of SPI command <br> to input register | - | 2 | 4 | $\mu \mathrm{~s}$ |

Figure 3. SPI - transfer timing diagram


Figure 4. SPI - input timing


Figure 5. SPI - DO valid data delay time and valid time


Figure 6. SPI - DO enable and disable time


Figure 7. SPI - driver turn-on/off timing, minimum csn hi time


Figure 8. SPI - timing of status bit $\mathbf{0}$ (fault condition)


## 3 Application information

### 3.1 Dual power supply: $\mathbf{V}_{\mathbf{S}}$ and $\mathbf{V}_{\mathrm{CC}}$

The power supply voltage $\mathrm{V}_{\mathrm{S}}$ supplies the half bridges and the highside drivers. An internal charge-pump is used to drive the highside switches. The logic supply voltage $\mathrm{V}_{\mathrm{CC}}$ (stabilized 5 V ) is used for the logic part and the SPI of the device.

Due to the independent logic supply voltage the control and status information will not be lost, if there are temporary spikes or glitches on the power supply voltage. In case of poweron ( $\mathrm{V}_{\mathrm{CC}}$ increases from under voltage to $\mathrm{V}_{\mathrm{POR} \text { OFF }}=4.2 \mathrm{~V}$ ) the circuit is initialized by an internally generated power on reset (POR). If the voltage $\mathrm{V}_{\mathrm{CC}}$ decreases under the minimum threshold ( $\mathrm{V}_{\mathrm{POR} \text { ON }}=3.4 \mathrm{~V}$ ), the outputs are switched to tristate (high impedance) and the status registers are cleared.

### 3.2 Standby mode

The standby mode of the L9950 is activated by clearing the bit 23 of the Input Data Register 0 . All latched data will be cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at $\mathrm{V}_{\mathrm{S}}\left(\mathrm{V}_{\mathrm{CC}}\right)$ is less than $6 \mu \mathrm{~A}(50 \mu \mathrm{~A})$ for $\mathrm{CSN}=$ high ( DO in tristate). By switching the $\mathrm{V}_{\mathrm{CC}}$ voltage a very low quiescent current can be achieved. If bit 23 is set, the device will be switched to active mode.

### 3.3 Inductive loads

Each half bridge is built by an internally connected highside and a lowside power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs OUT1 to OUT6 without external free wheeling diodes. The highside drivers OUT7 to OUT11 are intended to drive resistive loads. Hence only a limited energy ( $\mathrm{E}<1 \mathrm{~mJ}$ ) can be dissipated by the internal ESD diodes in freewheeling condition. For inductive loads ( $\mathrm{L}>100 \mu \mathrm{H}$ ) an external free wheeling diode connected to GND and the corresponding output is needed.

### 3.4 Diagnostic functions

All diagnostic functions (over/open load, power supply over-/undervoltage, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least $32 \mu \mathrm{~s}$ (open load: 1 ms , respectively) before the corresponding status bit in the status registers will be set. The filters are used to improve the noise immunity of the device. Open load and temperature warning function are intended for information purpose and will not change the state of the output drivers. On contrary, the overload and thermal shutdown condition will disable the corresponding driver (overload) or all drivers (thermal shutdown), respectively. Without setting the over-current recovery bits in the Input Data register, the microcontroller has to clear the over-current status bits to reactivate the corresponding drivers.

### 3.5 Overvoltage and under voltage detection

If the power supply voltage $\mathrm{V}_{\mathrm{S}}$ rises above the overvoltage threshold $\mathrm{V}_{\text {SOV OFF }}$ (typical 21 V ), the outputs OUT1 to OUT11 are switched to high impedance state to protect the load. When the voltage $\mathrm{V}_{\mathrm{S}}$ drops below the under voltage threshold $\mathrm{V}_{\text {SUV OFF }}$ (UV switch OFF voltage), the output stages are switched to the high impedance to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). If the supply voltage $\mathrm{V}_{\mathrm{S}}$ recovers to normal operating voltage the outputs stages return to the programmed state (input register 0: bit 20=0).

If the under voltage/overvoltage recovery disable bit is set, the automatic turn-on of the drivers is deactivated. The microcontroller needs to clear the status bits to reactivate the drivers. It is recommended to set bit 20 to avoid a possible high current oscillation in case of a shorted output to GND and low battery voltage.

### 3.6 Temperature warning and thermal shutdown

If junction temperature rises above $T_{j}$ Tw a temperature warning flag is set and is detectable via the SPI. If junction temperature increases above the second threshold $T_{j S D}$, the thermal shutdown bit will be set and power DMOS transistors of all output stages are switched off to protect the device. In order to reactivate the output stages the junction temperature must decrease below $T_{j S D}-T_{j S D}$ HYS and the thermal shutdown bit has to be cleared by the microcontroller.

### 3.7 Open-load detection

The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least $1 \mathrm{~ms}\left(\mathrm{t}_{\mathrm{dOL}}\right)$ the corresponding open load bit is set in the status register. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3ms) can be used to test the open load status without changing the mechanical/electrical state of the loads.

### 3.8 Over load detection

In case of an over-current condition a flag is set in the status register in the same way as open load detection. If the over-current signal is valid for at least $t_{\text {ISC }}=32 \mu \mathrm{~s}$, the overcurrent flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. If the over-current recovery bit of the output is zero the microcontroller has to clear the status bits to reactivate the corresponding driver.

### 3.9 Current monitor

The current monitor output sources a current image at the current monitor output which has a fixed ratio $(1 / 10000)$ of the instantaneous current of the selected highside driver. The bits 18 and 19 of the Input Data Register 0 control which of the outputs OUT1, OUT4, OUT5, OUT6 and OUT11 will be multiplexed to the current monitor output. The current monitor output allows a more precise analysis of the actual state of the load rather than the detection of an open or overload condition. For example this can be used to detect the motor state (starting, free running, stalled). Moreover, it is possible to regulate the power of the defroster more precise by measuring the load current. The current monitor output is bidirectional (c.f. PWM inputs).

### 3.10 PWM inputs

Each driver has a corresponding PWM enable bit which can be programmed by the SPI interface. If the PWM enable bit is set, the output is controlled by the logically AND combination of the PWM signal and the output control bit in Input Data Register. The outputs OUT1-OUT8 and OUT11 are controlled by the PWM1 input and the outputs OUT9/10 are controlled by the bidirectional input CM/PMW2. For example, the two PWM inputs can be used to dim two lamps independently by external PWM signals.

### 3.11 Cross current protection

The six half brides of the device are cross current protected by an internal delay time. If one driver (LS or HS) is turned off the activation of the other driver of the same half bridge will be automatically delayed by the cross current protection time. After the cross current protection time is expired the slew rate limited switch off phase of the driver will be changed to a fast turn-off phase and the opposite driver is turned on with slew rate limitation. Due to this behavior it is always guaranteed that the previously activated driver is totally turned off before the opposite driver will start to conduct.

### 3.12 Programmable soft start function to drive loads with higher inrush current

Loads with start-up currents higher than the over-current limits (e.g. inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable soft start function (i.e. overcurrent recovery mode). Each driver has a corresponding over-current recovery bit. If this bit is set, the device will automatically switchon the outputs again after a programmable recovery time. The duty cycle in over-current condition can be programmed by the SPI interface to be about $12 \%$ or $25 \%$. The PWM modulated current will provide sufficient average current to power up the load (e.g. heat up the bulb) until the load reaches operating condition.

The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch on light bulbs by setting the over-current Recovery bit for the first 50 ms . After clearing the recovery bit the output will be automatically disabled if the overload condition still exits.

Figure 9. Example of programmable soft start function for inductive loads


## 4 Functional description of the SPI

### 4.1 Serial Peripheral Interface (SPI)

This device uses a standard SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in following mode: CPOL $=0$ and $\mathrm{CPHA}=0$.

For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK.

This device is not limited to microcontroller with a build-in SPI. Only three CMOS-compatible output pins and one input pin will be needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN $=0$, the DO pin will reflect the status bit 0 (fault condition) of the device which is a logical or of all bits in the status registers 0 and 1. The microcontroller can poll the status of the device without the need of a full SPI communication cycle.

Note: $\quad$ In contrast to the SPI standard the least significant bit (LSB) will be transferred first (see Figure 3).

### 4.2 Chip Select Not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) will be in high impedance state. A low signal will activate the output driver and a serial communication can be started. The state when CSN is going low until the rising edge of CSN will be called a communication frame. If the CSN input pin is driven above 7.5 V , the L9950 will go into a test mode. In the test mode the DO will go from tri state to active mode.

### 4.3 Serial Data In (DI)

The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and shifted into an internal 24 bit shift register. At the rising edge of the CSN signal the contents of the shift register will be transferred to Data Input Register. The writing to the selected Data Input Register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame.

Note: $\quad$ Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

### 4.4 Serial Data Out (DO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out.

### 4.5 Serial clock (CLK)

The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) will change with the falling edge of the CLK signal.

### 4.6 Input data register

The device has two input registers. The first bit (bit 0 ) at the DI input is used to select one of the two Input Registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register will be written to the selected Input Data Register only if a frame of exact 24 data bits are detected. Depending on bit 0 the contents of the selected status register will be transferred to DO during the current communication frame. Bit 1-17 controls the behavior of the corresponding driver.

If bit 23 is zero, the device will go into the standby mode. The bits 18 and 19 are used to control the current monitor multiplexer. Bit 22 is used to reset all status bits in both status registers. The bits in the status registers will be cleared after the current communication frame (rising edge of CSN).

### 4.7 Status register

This devices uses two status registers to store and to monitor the state of the device. Bit 0 is used as a fault bit and is a logical NOR combination of bits 1-22 in both status registers. The state of this bit can be polled by the microcontroller without the need of a full SPI communication cycle. If one of the over-current bits is set, the corresponding driver will be disabled. If the over-current recovery bit of the output is not set the microcontroller has to clear the over-current bit to enable the driver. If the thermal shutdown bit is set, all drivers will go into a high impedance state. Again the microcontroller has to clear the bit to enable the drivers.

## $4.8 \quad$ Test mode

The test mode can be entered by rising the CSN input to a voltage higher than 7.0 V. In the test mode the inputs CLK, DI, PWM1/2 and the internal 2 MHz CLK can be multiplexed to data output DO for testing purpose. Furthermore the over-current thresholds are reduced by a factor of 4 to allow EWS testing at lower current. For EWS testing a special test pad is available to measure the internal bandgap voltage, the TW and TSD thresholds.

The internal logic prevents that the Hi-Side and Lo-Side driver of the same half-bridge can be switched on at the same time. In the test mode this combination is used to multiplex the desired signals according to following table:

Table 18. Test mode


Table 19. SPI - input data and status registers 0

|  | Input register 0 (write) |  |  |  |  | Status register 0 (read) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Name |  | Comment |  |  | Name | Comment |
| 23 | Enable bit |  | If Enable Bit is set the device will be switched in active mode. If Enable Bit is cleared device go into standby mode and all bits are cleared. After poweron reset device starts in standby mode. |  |  | Always 1 | A broken VCC or SPI connection of the L9950 can be detected by the microcontroller, because all 24 bits low or high is not a valid frame. |
| 22 | Reset bit |  | If Reset Bit is set both status registers will be cleared after rising edge of CSN input. |  |  | $\mathrm{V}_{\text {S }}$ overvoltage | In case of an overvoltage or undervoltage event the corresponding bit is set and the outputs are deactivated. If VS voltage recovers to normal operating conditions outputs are reactivated automatically (if Bit 20 of status register 0 is not set). |
| 21 | OC recovery duty cycle |  | This bit defines in combination with the overcurrent recovery bit (Input Register 1) the duty cycle in over-current condition of an activated driver. |  |  | $\mathrm{V}_{\mathrm{S}}$ undervoltage |  |
|  | 0: 12\% | $\begin{gathered} 1: \\ 25 \% \end{gathered}$ |  |  |  |  |  |
| 20 | Overvoltage/Un dervoltage recovery disable |  | If this bit is set the microcontroller has to clear the status register after undervoltage/overvoltage event to enable the outputs. |  |  | Thermal shutdown | In case of an thermal shutdown all outputs are switched off. <br> The microcontroller has to clear the TSD bit by setting the Reset Bit to reactivate the outputs. |
| 19 |  |  | Depe comb 19 th (1/10 HS o plexe | ding ation curre 00) of put w to the | f bit 18 and image the selected be multiCM output: | Temperature warning | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown. |
| 18 | Current monitor select bits |  | Bit 19 | Bit 18 | Output | Not ready bit | After switching the device from standby mode to active mode an internal timer is started to allow charge pump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchronizing testing events (e.g. measuring filter times). |
|  |  |  | 0 | 0 | OUT11 |  |  |
|  |  |  | 1 | 0 | $\begin{gathered} \text { OUT1/OUT } \\ 6 \end{gathered}$ |  |  |
|  |  |  | 0 | 1 | OUT5 |  |  |
|  |  |  | 1 | 1 | OUT4 |  |  |
|  |  |  | HS driver of OUT1 is only selected if HS driver OUT1 is switched on and HS driver OUT6 is not activated. |  |  |  |  |

Table 19. SPI - input data and status registers 0 (continued)

| Bit | Input register 0 (write) |  | Status register 0 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 17 | OUT11 - HS on/off | If a bit is set the selected output driver is switched on. If the corresponding PWM enable bit is set (Input Register 1) the driver is only activated if PWM1 (PWM2) input signal is high. The outputs of OUT1-OUT6 are half bridges. If the bits of HSand LS driver of the same half bridge are set, the internal logic prevents that both drivers of this output stage can be switched on simultaneously in order to avoid a high internal current from VS to GND. In test mode (CSN>7.5 V) this bit combinations are used to multiplex internal signals to the DO output. | OUT11 - HS over-current | In case of an over-current event the corresponding status bit is set and the output driver is disabled. If the overcurrent Recovery Enable bit is set (Input Register 1) the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle (Bit 21). <br> If the over-current recovery bit is not set the microcontroller has to clear the over-current bit (Reset Bit) to reactivate the output driver. |
| 16 | $\begin{aligned} & \text { OUT10 - HS } \\ & \text { on/off } \end{aligned}$ |  | OUT10 - HS over-current |  |
| 15 | OUT9 - HS on/off |  | OUT9 - HS over-current |  |
| 14 | $\begin{gathered} \text { OUT8 - HS } \\ \text { on/off } \end{gathered}$ |  | OUT8 - HS over-current |  |
| 13 | $\begin{gathered} \text { OUT7 - HS } \\ \text { on/off } \end{gathered}$ |  | OUT7 - HS over-current |  |
| 12 | OUT6 - HS on/off |  | OUT6 - HS over-current |  |
| 11 | $\begin{gathered} \text { OUT6 - LS } \\ \text { on/off } \end{gathered}$ |  | OUT6 - LS over-current |  |
| 10 | OUT5 - HS on/off |  | OUT5 - HS over-current |  |
| 9 | OUT5 - LS on/off |  | OUT5 - LS over-current |  |
| 8 | OUT4 - HS on/off |  | OUT4 - HS over-current |  |
| 7 | OUT4 - LS on/off |  | OUT4 - LS over-current |  |
| 6 | OUT3 - HS on/off |  | OUT3-HS over-current |  |
| 5 | $\begin{aligned} & \text { OUT3 - LS } \\ & \text { on/off } \end{aligned}$ |  | OUT3 - LS over-current |  |
| 4 | $\begin{aligned} & \text { OUT2 - HS } \\ & \text { on/off } \end{aligned}$ |  | OUT2 - HS over-current |  |
| 3 | $\begin{gathered} \text { OUT2 - LS } \\ \text { on/off } \end{gathered}$ |  | OUT2 - LS over-current |  |
| 2 | OUT1 - HS on/off |  | OUT1 - HS over-current |  |
| 1 | $\begin{aligned} & \text { OUT1 - LS } \\ & \text { on/off } \end{aligned}$ |  | OUT1 - LS over-current |  |
| 0 |  | 0 | No error bit | A logical NOR combination of all bits 1 to 22 in both status registers. |

Table 20. SPI - input data and status registers 1

|  | Input register 1 (write) |  | Status register 1 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 23 | Enable bit | If Enable bit is set the device will be switched in active mode. If Enable Bit is cleared device go into standby mode and all bits are cleared. After poweron reset device starts in standby mode. | Always 1 | A broken VCC or SPI connection of the L9950 can be detected by the microcontroller, because all 24 bits low or high is not a valid frame. |
| 22 | OUT11 OC Recovery Enable | In case of an over-current event the over-current status bit (Status Register 0 ) is set and the output is switched off. If the over-current Recovery Enable bit is set the output will be automatically reactivated after a delay time resulting in a PWM modulated current with a programmable duty cycle (Bit 21 of Input Data Register 0). Depending on occurrence of Overcurrent Event and internal clock phase it is possible that one recovery cycle is executed even if this bit is set to zero. | VS overvoltage | In case of an overvoltage or undervoltage event the corresponding bit is set and the outputs are deactivated. If VS voltage recovers to normal operating conditions outputs are reactivated automatically. |
| 21 | OUT10 OC Recovery Enable |  | VS undervoltage |  |
| 20 | OUT9 OC Recovery Enable |  | Thermal shutdown | In case of an thermal shutdown all outputs are switched off. The microcontroller has to clear the TSD bit by setting the Reset Bit to reactivate the outputs. |
| 19 | OUT8 OC <br> Recovery Enable |  | Temperature warning | This bit is for information purpose only. It can be used for a thermal management by the microcontroller to avoid a thermal shutdown. |
| 18 | OUT7 OC <br> Recovery enable |  | Not ready bit | After switching the device from standby mode to active mode an internal timer is started to allow charge pump to settle before the outputs can be activated. This bit is cleared automatically after start up time has finished. Since this bit is controlled by internal clock it can be used for synchronizing testing events(e.g. measuring filter times). |

Table 20. SPI - input data and status registers 1 (continued)

| Bit | Input register 1 (write) |  | Status register 1 (read) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Name | Comment | Name | Comment |
| 17 | OUT6 OC <br> Recovery <br> Enable | After 50 ms the bit can be cleared. If over-current condition still exists, a wrong load can be assumed. | OUT11 - HS open load | The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least $1 \mathrm{~ms}\left(\mathrm{t}_{\mathrm{dOL}}\right)$ the corresponding open load bit is set. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3 ms ) can be used to test the open load status without changing the mechanical/electrical state of the loads. |
| 16 | OUT5 OC Recovery Enable |  | $\begin{gathered} \text { OUT10 - HS } \\ \text { open load } \end{gathered}$ |  |
| 15 | OUT4 OC Recovery Enable |  | $\begin{aligned} & \text { OUT9 - HS } \\ & \text { open load } \end{aligned}$ |  |
| 14 | OUT3 OC Recovery Enable |  | OUT8 - HS open load |  |
| 13 | OUT2 OC Recovery Enable |  | OUT7 - HS <br> open load |  |
| 12 | OUT1 OC Recovery Enable |  | OUT6 - HS open load |  |
| 11 | OUT11 PWM1 Enable | If the PWM1/2 Enable Bit is set and the output is enabled (Input Register 0 ) the output is switched on if PWM1/2 input is high and switched off if PWM1/2 input is low. OUT9 and OUT10 is controlled by PWM2 input all other outputs are controlled by PWM1 input. | OUT6 - LS open load | The open load detection monitors the load current in each activated output stage. If the load current is below the open load detection threshold for at least $1 \mathrm{~ms}\left(\mathrm{t}_{\mathrm{dOL}}\right)$ the corresponding open load bit is set. Due to mechanical/electrical inertia of typical loads a short activation of the outputs (e.g. 3 ms ) can be used to test the open load status without changing the mechanical/electrical state of the loads. |
| 10 | OUT10 PWM2 Enable |  | OUT5 - HS <br> open load |  |
| 9 | OUT9 PWM2 Enable |  | OUT5 - LS open load |  |
| 8 | OUT8 PWM1 Enable |  | OUT4 - HS <br> open load |  |
| 7 | OUT7 PWM1 Enable |  | OUT4 - LS open load |  |
| 6 | OUT6 PWM1 Enable |  | $\begin{aligned} & \text { OUT3 - HS } \\ & \text { open load } \end{aligned}$ |  |
| 5 | OUT4 PWM1 Enable |  | OUT3 - LS open load |  |
| 4 | OUT4 PWM1 Enable |  | OUT2 -HS open load |  |
| 3 | OUT3 PWM1 Enable |  | OUT2- LS open load |  |
| 2 | OUT4 PWM1 Enable |  | $\begin{aligned} & \hline \text { OUT1 - HS } \\ & \text { open load } \end{aligned}$ |  |
| 1 | OUT4 PWM1 Enable |  | OUT1 - LS open load |  |
| 0 |  | 1 | No Error bit | A logical NOR combination of all bits 1 to 22 in both status registers. |

## 5 Packages thermal data

Figure 10. Packages thermal data


## 6 Package and packing information

### 6.1 ECOPACK ${ }^{\circledR}$

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com.
ECOPACK ${ }^{\circledR}$ is an ST trademark.

### 6.2 PowerSO-36 package information

Figure 11. PowerSO-36 package dimensions


Table 21. PowerSO-36 mechanical data

| Symbol | Millimeters |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A | - | - | 3.60 |
| a1 | 0.10 | - | 0.30 |
| a2 | - | - | 3.30 |
| a3 | 0 | - | 0.10 |
| b | 0.22 | - | 0.38 |
| c | 0.23 | - | 0.32 |
| D * | 15.80 | - | 16.00 |
| D1 | 9.40 | - | 9.80 |
| E | 13.90 | - | 14.5 |
| E1 * | 10.90 | - | 11.10 |
| E2 | - | - | 2.90 |
| E3 | 5.80 | - | 6.20 |
| e | - | 0.65 | - |
| e3 | - | 11.05 | - |
| G | 0 | - | 0.10 |
| H | 15.50 | - | 15.90 |
| h | - | - | 1.10 |
| L | 0.8 | - | 1.10 |
| M | - | - | - |
| N | - | - | 10 deg |
| R | - | - | - |
| s | - | - | 8 deg |

### 6.3 PowerSSO-36 package information

Figure 12. PowerSSO-36 package dimensions


Table 22. PowerSSO-36 mechanical data

| Symbol | Millimeters |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A | 2.15 | - | 2.45 |
| A2 | 2.15 | - | 2.35 |
| a1 | 0 | - | 0.10 |
| b | 0.18 | - | 0.36 |
| c | 0.23 | - | 0.32 |
| $\mathrm{D}^{(1)}$ | 10.10 | - | 10.50 |
| E | 7.4 | - | 7.6 |
| e | - | - | - |
| e3 | - | -3 | - |
| G | - | - | 0.1 |
| G1 | - | - | 0.06 |
| H | 10.1 | - | 10.5 |
| h | - | - | 0.4 |
| k | $0^{\circ}$ | $8^{\circ}$ |  |

Table 22. PowerSSO-36 mechanical data (continued)

| Symbol | Millimeters |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| L | 0.55 | - | 0.85 |
| M | - | 4.3 | - |
| N | - | - | $10^{\circ}$ |
| Q | - | 1.2 | - |
| S | - | 0.8 | - |
| T | - | 2.9 | - |
| X | - | 3.65 | - |
| Y | - | 1 | - |

1. "D" and "E" do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.15 mm per side (0.006").

### 6.4 PowerSO-36 packing information

Figure 13. PowerSO-36 tube shipment (no suffix)


Figure 14. PowerSO-36 tape and reel shipment (suffix "TR")


### 6.5 PowerSSO-36 packing information

Figure 15. PowerSSO-36 tube shipment (no suffix)



All dimensions are in mm .

Figure 16. PowerSSO-36 tape and reel shipment (suffix "TR")


REEL DIMENSIONS

| Base qty | 1000 |
| :--- | :---: |
| Bulk qty | 1000 |
| A (max) | 330 |
| $\mathbf{B}$ ( $\mathbf{m i n})$ | 1.5 |
| C ( $\mathbf{\pm 0 . 2 )}$ | 13 |
| F | 20.2 |
| $\mathbf{G}$ (+2 $/ \mathbf{- 0})$ | 24.4 |
| $\mathbf{N}$ (min) | 100 |
| $\mathbf{T}$ (max) | 30.4 |

TAPE DIMENSIONS
According to Electronic Industries Association (EIA) Standard 481 rev. A, Feb. 1986

| Tape width | W | 24 |
| :---: | :---: | :---: |
| Tape hole spacing | P 0 ( $\pm 0.1$ ) | 4 |
| Component spacing | P | 12 |
| Hole diameter | D ( $\pm 0.05$ ) | 1.55 |
| Hole diameter | D1 (min) | 1.5 |
| Hole position | F ( $\pm 0.1$ ) | 11.5 |
| Compartment depth | K (max) | 2.85 |
| Hole spacing | P1 ( $\pm 0.1$ ) | 2 |



User Direction of Feed

-
Empty components pockets sealed with cover tape.

User direction of feed

## 7 Revision history

Table 23. Document revision history

| Date | Revision | Description of changes |
| :---: | :---: | :---: |
| Apr-2004 | 1 | First Issue |
| Jun-2004 | 2 | Changed maturity from product preview to final; Changed values in the Table 4: ESD protection |
| Jul-2004 | 3 | Minor changes |
| Jun-2005 | 4 | PowerSSO-36 package insertion |
| Jul-2005 | 5 | Figure 1 modification |
| Sep-2005 | 6 | Features modification; <br> Table 7 modification ( $\mathrm{I}_{\mathrm{CC}} ; \mathrm{I}_{\mathrm{S}}+\mathrm{I}_{\mathrm{CC}}$ ); <br> Figure 10 modification; $\mathrm{I}_{\mathrm{QLL}}$ modification. |
| 14-Nov-2007 | 7 | Document restructured and reformatted. <br> Added PowerSO-36 packing information and PowerSSO-36 packing information. |
| 05-Nov-2008 | 8 | Updated Table 22: PowerSSO-36 mechanical data. |
| 30-Mar-2009 | 9 | Changed Section : Application on cover page Changed Section 6.1: ECOPACK ${ }^{\circledR}$ |
| 09-Jun-2009 | 10 | Table 22: PowerSSO-36 mechanical data: <br> - Changed A (max) value from 2.50 to 2.45 <br> - Changed A2 (max) value from 2.40 to 2.35 <br> - Changed L (max) value from 0.90 to 0.85 |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

