



#### Typical Applications

The HMC675LP3E is ideal for:

- ATE Applications
- High Speed Instrumentation
- Digital Receiver Systems
- Pulse Spectroscopy
- High Speed Trigger Circuits
- Clock & Data Restoration

### **Functional Diagram**



#### **Features**

Propagation Delay: 100 ps

Overdrive & Slew Rate Dispersion: 10 ps

Minimum Pulse Width: 60 ps

Resistor Programmable Hysteresis

Differential Latch Control

Active Gain: 43 dB

Power Dissipation: 100 mW

RSPECL and RSECL Versions Available 16 Lead 3x3mm SMT Package: 9mm<sup>2</sup>

### **General Description**

The HMC675LP3E is a SiGe monolithic, ultra fast comparator which features reduced swing CML output drivers and latch inputs. The comparator supports 10 Gbps operation while providing 100 ps propagation delay and 60 ps minimum pulse width with 0.2 ps rms random jitter (RJ). Overdrive and slew rate dispersion are typically 10 ps, making the device ideal for a wide range of applications from ATE to broadband communications. The reduced swing CML output stage is designed to directly drive 400 mV into 50 Ohms terminated to GND. The HMC675LP3E features high speed latch and programmable hysteresis and may be configured to operate in either latch mode, or as a tracking comparator.

### Electrical Specifications, TA = +25° C Vcci= +3.3 V, Vcco = 0 V, Vee = -3 V, VTERM = 0

| -                                             |            |       |      |      |         |
|-----------------------------------------------|------------|-------|------|------|---------|
| Parameter                                     | Conditions | Min.  | Тур. | Max  | Units   |
| Input Voltage Range                           |            | -2    |      | 2    | V       |
| Input Differential Voltage                    |            | -1.75 |      | 1.75 | V       |
| Input Offset Voltage                          |            |       | ±5   |      | mV      |
| Input Offset Voltage, Temperature Coefficient |            |       | 15   |      | μV / °C |
| Input Bias Current                            |            |       | 15   |      | uA      |
| Input Bias Current Temperature Coefficient    |            |       | 50   |      | nA / °C |
| Input Offset Current                          |            |       | 4    |      | μΑ      |
| Input Impedance                               |            |       | 50   |      | Ω       |
| Common Mode Input Impedance                   |            |       | 350  |      | ΚΩ      |
| Differential Input Impedance                  |            |       | 15   |      | ΚΩ      |
| Active Gain                                   |            |       | 43   |      | dB      |
| Common Mode Rejection Ratio                   |            |       | 80   |      | dB      |
| Hysteresis                                    | Rhys = ∞   |       | ±1   |      | mV      |







#### Latch Enable Characteristics

| Parameter                                                    | Conditions   | Min. | Тур. | Max | Units |
|--------------------------------------------------------------|--------------|------|------|-----|-------|
| Latch Enable Input Impedance                                 | Each Pin     |      | 8    |     | ΚΩ    |
| Latch to Output Delay, t <sub>PDOL</sub> , t <sub>PDOH</sub> | VOD = 200 mV |      | 85   |     | ps    |
| Latch Minimum Pulse Width, t <sub>PL</sub>                   | VOD = 200 mV |      | 20   |     | ps    |
| Latch Enable Input Range                                     | VOD = 200 mV | 1.6  |      | 2.4 | ٧     |
| Latch Setup Time, t <sub>s</sub>                             | VOD = 200 mV |      | 45   |     | ps    |
| Latch Hold Time, t <sub>H</sub>                              |              |      | -42  |     | ps    |

### DC Output Characteristics, with 50 $\Omega$ to GND

| Parameter                         | Conditions | Min. | Тур. | Max  | Units |
|-----------------------------------|------------|------|------|------|-------|
| Output Voltage High Level, Voh    |            | -10  |      | 0    | mV    |
| Output Voltage Low Level, Vol     |            | -420 | -400 | -380 | mV    |
| Output Voltage Differential Swing |            | 410  | 400  | 380  | mV    |

#### **AC Performance**

| Parameter                                                                                                                          | Conditions                                               | Min. | Тур. | Max  | Units        |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|------|------|--------------|
| Propagation Delay - t <sub>PD</sub> , t <sub>PDL</sub> , t <sub>PDH</sub>                                                          | VOD = 500 mV                                             | 70   | 100  | 130  | ps           |
| Propagation Delay, Temperature Coefficient                                                                                         |                                                          |      | 0.45 |      | ps / °C      |
| Propagation Delay Skew<br>(Rising to Falling Transition)                                                                           | VOD - 500 mV                                             |      | 10   |      | ps           |
| VOD Dispersion                                                                                                                     | 50mV < VOD < 1 V                                         |      | 10   |      | ps           |
| Tpd vs. Common Mode Dispersion,<br>-1.75V <vcm <1.75v<="" td=""><td>VOD = 500 mV</td><td></td><td>3</td><td></td><td>ps</td></vcm> | VOD = 500 mV                                             |      | 3    |      | ps           |
| Noise (RTI)                                                                                                                        |                                                          |      | 3.2  |      | nV/√(Hz) RTI |
| Equivalent Input Bandwidth [1]                                                                                                     |                                                          | 8.5  | 10   | 10.5 | GHz          |
| Deterministic Jitter (pp)                                                                                                          | Deterministic Jitter at 10 Gbps<br>with ±100mV Overdrive |      | 2    |      | ps           |
| Random Jitter (rms)                                                                                                                | Random Jitter at 10 Gbps<br>with ±100mV Overdrive        |      | 0.2  |      | ps rms       |
| Minimum Pulse Width                                                                                                                |                                                          |      | 60   |      | ps           |
| Q / QB Rise Time                                                                                                                   | From 20% to 80%                                          |      | 27   |      | ps           |
| Q / QB Fall Time                                                                                                                   | From 20% to 80%                                          |      | 18   |      | ps           |

### **Power Supply Requirements**

| on one property and plant contents |            |      |      |     |       |
|------------------------------------|------------|------|------|-----|-------|
| Parameter                          | Conditions | Min. | Тур. | Max | Units |
| Input Supply Current, Icci         |            |      | 9    |     | mA    |
| Output Supply Current, Icco        |            |      | 8    |     | mA    |
| Vee Current, lee                   |            |      | 24   |     | mA    |
| Power Dissipation, Pd              |            |      | 100  |     | mW    |
| PSRR, Vcci                         |            |      | 35   |     | dB    |
| PSRR, Vee                          |            |      | 35   |     | dB    |

Note 1: Equivalent Input Bandwidth is calculated with the following formula:  $Bweq=0.22/\sqrt{(TRCOMP^2-TRIN^2)}$  where TRIN is the 20%/80% transition time of a quasi-Gaussian signal applied to the comparator input, and TRCOMP is the effective transition time digitized by the comparator.





#### Dispersion vs. Overdrive Voltage



### Propagation Delay vs. Common Mode[1]



### Output Voltage vs. Temperature



## Comparator Hysteresis vs. Rhys Control Resistor



#### Eye Diagram



[1] Vcci = 3.3V, Vcc0 = 0, Vee = -3V,  $V_{TERM} = 0$ 





#### **Timing Diagram**



#### **Timing Descriptions**

| Symbol            | Timing                            | Description                                                                                                                                                        |
|-------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>PDH</sub>  | Input to output high delay        | Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output low-to-high transition. |
| t <sub>PDL</sub>  | Input to output low delay         | Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output high-to-low transition. |
| t <sub>PLDH</sub> | Latch enable to output high delay | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output low-to-high transition.              |
| t <sub>PLDL</sub> | Latch enable to output low delay  | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output high-to-low transition.              |
| t <sub>H</sub>    | Minimum hold time                 | Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs.          |
| t <sub>PL</sub>   | Minimum latch enable pulse width  | Minimum time that the latch enable signal must be high to acquire an input signal change.                                                                          |
| t <sub>S</sub>    | Minimum setup time                | Minimum time before the negative transition of the latch enable signal that an input signal change must be present to be acquired and held at the outputs.         |
| t <sub>R</sub>    | Output rise time                  | Amount of time required to transition from a low to a high output as measured at the 20% and 80% points.                                                           |
| t <sub>r</sub>    | Output fall time                  | Amount of time required to transition from a high to a low output as measured at the 20% and 80% points.                                                           |
| V <sub>OD</sub>   | Voltage overdrive                 | Difference between the input voltages V <sub>A</sub> and V <sub>B</sub> .                                                                                          |





### **Absolute Maximum Ratings**

| -0.5V to +4V        |
|---------------------|
| -0.5V to +4V        |
| -0.5V to +3V        |
| -2V to +2V          |
| -2V to +2V          |
| -0.5V to Vcci +0.5V |
| Vee to GND          |
| ±1 mA               |
| 20 mA               |
| 125°C               |
| 1.74 W              |
| 23 °C/W             |
| -65°C to +150°C     |
| -40°C to +85°C      |
| Class 1A            |
|                     |



#### **Outline Drawing**







#### NOTES:

- 1. LEADFRAME MATERIAL: COPPER ALLOY
- 2. DIMENSIONS ARE IN INCHES [MILLIMETERS]
- 3. LEAD SPACING TOLERANCE IS NON-CUMULATIVE
- 4. PAD BURR LENGTH SHALL BE 0.15mm MAXIMUM. PAD BURR HEIGHT SHALL BE 0.05mm MAXIMUM.
- 5. PACKAGE WARP SHALL NOT EXCEED 0.05mm.
- ALL GROUND LEADS AND GROUND PADDLE MUST BE SOLDERED TO PCB RF GROUND.
- 7. REFER TO HITTITE APPLICATION NOTE FOR SUGGESTED LAND PATTERN.

#### Package Information

| Part Number | Package Body Material                              | Lead Finish   | MSL Rating | Package Marking [2] |
|-------------|----------------------------------------------------|---------------|------------|---------------------|
| HMC675LP3E  | RoHS-compliant Low Stress Injection Molded Plastic | 100% matte Sn | MSL1 [1]   | <u>H675</u><br>XXXX |

<sup>[1]</sup> Max peak reflow temperature of 260 °C

<sup>[2] 4-</sup>Digit lot number XXXX





### **Pin Descriptions**

| Pin Number | Function     | Description                                                                                                                                                                                                                                                                            | Interface Schematic |
|------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 1          | VTP          | Termination resistor return pin for Vp Input.                                                                                                                                                                                                                                          | VTP,                |
| 2          | INP          | Non-Inverting analog input                                                                                                                                                                                                                                                             | VTN 50Ω             |
| 3          | INN          | Inverting analog input                                                                                                                                                                                                                                                                 | INP,                |
| 4          | VTN          | Termination resistor return pin for Vn input                                                                                                                                                                                                                                           |                     |
| 5, 16      | Vcci         | Positive supply voltage input stage.                                                                                                                                                                                                                                                   |                     |
| 6          | <u>LE</u>    | Latch enable bar input pin, inverting side.                                                                                                                                                                                                                                            | Vcci                |
| 7          | LE           | Latch enable bar input pin, non-inverting side.                                                                                                                                                                                                                                        | Vee                 |
| 8          | N/C          | Pin is not connected inside the package.<br>Connect package pin to GND for improved noise.                                                                                                                                                                                             |                     |
| 9, 12      | Vcco         | Positive supply voltage for the output stage.                                                                                                                                                                                                                                          |                     |
| 10         | Q            | Inverting output. Q bar is at logic low if the analog voltage at the non-inverting input, INP, is greater than the analog voltage at the inverting input, INN, provided that the comparator is in compare mode. Refer to the LE/LE bar descriptions (pins 6, 7) for more information.  | 500                 |
| 11         | Q            | Non-inverting output. Q is at logic high if the analog voltage at the non-inverting input, INP, is greater than the analog voltage at the inverting input, INN, provided that the comparator is in compare mode. Refer to the LE/LE bar descriptions (pins 6, 7) for more information. |                     |
| 14         | HYS          | Hysteresis Control pin. This pin should be left disconnected for zero hysteresis. Connect to Vee with a resistor to add the desired amount of hysteresis. Refer to Figure on page 6-34. to determine the correct sizing of Rhys hysteresis control resistor.                           | O HYS               |
| 13         | Vee          | Negative power supply, -3V.                                                                                                                                                                                                                                                            |                     |
| 15         | RTN          | Return for ESD protection.                                                                                                                                                                                                                                                             |                     |
|            | Package Base | Exposed paddle must be connected to Vee.                                                                                                                                                                                                                                               |                     |





#### **Evaluation PCB**



#### **Back Side**





v00 1110



# 10 GHz LATCHED COMPARATOR WITH RSCML OUTPUT STAGE

#### List of Materials for Evaluation PCB 125932 [1]

| Item                         | Description                          |
|------------------------------|--------------------------------------|
| J1                           | 8 Pos. Vertical TIN                  |
| J2 - J7                      | 2.92 mm 40 GHz Jack                  |
| J8                           | Terminal Strip, Single Row 3 Pin SMT |
| JP1, JP2                     | 2 Pos. Vertical TIN                  |
| C1 - C3, C5, C6,<br>C8 - C10 | 100 pF Capacitor, 0402 Pkg.          |
| C4, C7, C11                  | 330 pF Capacitor, 0402 Pkg.          |
| C11 - C13                    | 4.7 μF Tantalum                      |
| TP1 - TP4                    | DC Pin, Swage Mount                  |
| U1                           | HMC675LP3E Comparator                |
| PCB                          | 125929 Evaluation PCB                |

<sup>[1]</sup> Reference this number when ordering complete evaluation PCB

[2] Circuit Board Material: Rogers 4350 or Arlon 25FR

The circuit board used in the application should use RF circuit design techniques. Signal lines should have 50 Ohm impedance while the package ground leads should be connected directly to the ground plane similar to that shown. A sufficient number of via holes should be used to connect the top and bottom ground planes in order to provide good RF grounding to 25 GHz. The evaluation circuit board shown is available from Hittite upon request.

### **Application Circuit**

