|     | REVISIONS                                                                                                                                                                                                                                          |                 |                    |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|
| LTR | DESCRIPTION                                                                                                                                                                                                                                        | DATE (YR-MO-DA) | APPROVED           |
| С   | Convert to standardized military drawing format. Added device type 02. Technical changes in 1.3, 1.4, table I and Table II. Delete CAGE 31019. Add CAGE 18714. No approved sources for device type 01. Add figure 3. Editorial changes throughout. | 89-07-26        | M. A. Frye         |
| D   | Add device 03. Update boilerplate.                                                                                                                                                                                                                 | 94-03-08        | Monica L. Poelking |
| Е   | Update boilerplate to MIL-PRF-38535 requirements jak                                                                                                                                                                                               | 01-03-20        | Thomas M. Hess     |
| F   | Made change to paragraph 3.5. Update boilerplate to MIL-PRF-38535 requirements LTG                                                                                                                                                                 | 05-03-14        | Thomas M. Hess     |

Device type 01AX is inactive for new design as of 1 Oct. 1986

FIRST PAGE OF THIS DRAWING HAS BEEN CHANGED.

## **CURRENT CAGE CODE 67268**

| REV                                                        |                         |                 |      |   |                                                            |    |       |                      |      |      |     |      |     |   |   |
|------------------------------------------------------------|-------------------------|-----------------|------|---|------------------------------------------------------------|----|-------|----------------------|------|------|-----|------|-----|---|---|
| SHEET                                                      |                         |                 |      |   |                                                            |    |       |                      |      |      |     |      |     |   |   |
| REV                                                        |                         |                 |      |   |                                                            |    |       |                      |      |      |     |      |     |   |   |
| SHEET                                                      |                         |                 |      |   |                                                            |    |       |                      |      |      |     |      |     |   |   |
| REV STATUS                                                 | REV                     | F               | F    | F | F                                                          | F  | F     | F                    | F    | F    | F   | F    | F   |   |   |
| OF SHEETS                                                  | SHEET                   | 1               | 2    | 3 | 4                                                          | 5  | 6     | 7                    | 8    | 9    | 10  | 11   | 12  |   |   |
| PMIC N/A                                                   | PREPARED BY<br>A. J. Fo | ley             |      |   |                                                            | DE | EFENS | E SU                 | PPLY | CEN  | TER | COLU | MBU | S | 2 |
| STANDARD<br>MICROCIRCUIT<br>DRAWING                        | CHECKED BY<br>C. R. Ja  | ckson           |      |   | COLUMBUS, OHIO 43218-3990<br>http://www.dscc.dla.mil       |    |       |                      |      |      |     |      |     |   |   |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS | APPROVED BY<br>Nelson   | A. Hau          | ck   |   | MICROCIRCUIT, DIGITAL, CMOS, NOR GATES, MONOLITHIC SILICON |    |       |                      |      |      |     |      |     |   |   |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE                  | DRAWING APPRO           | DVAL E<br>09-26 | DATE |   | Silver                                                     |    |       |                      |      |      |     |      |     |   |   |
| AMSC N/A REVISION LEVEL F                                  |                         |                 |      |   | SI                                                         |    |       | E COI<br><b>4933</b> | DE   | 10/2 |     | 770  | 44  |   |   |
|                                                            |                         |                 |      |   | SHE                                                        | ΞT |       | 1                    | OF   | 12   |     |      |     |   |   |

DSCC FORM 2233 APR 97

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u> |
|-------------|----------------|-------------------------|
| 01          | 4078B          | 8-input NOR gate        |
| 02          | 4078B          | 8-input NOR/OR gate     |
| 03          | 4002B          | 4-input NOR gate        |

1.2.2 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| Α              | GDFP5-F14 or CDFP6-F14 | 14               | Flat pack     |
| С              | GDIP1-T14 or CDIP2-T14 | 14               | Dual-in-line  |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| Supply voltage range (V <sub>DD</sub> ) device type 01  |                    |
|---------------------------------------------------------|--------------------|
| Input voltage range                                     |                    |
| DC input current (any one input)                        | ±10 mA             |
| Storage temperature range (T <sub>STG</sub> )           | 65°C to +150°C     |
| Maximum power dissipation (P <sub>D</sub> )             | 500 mW <u>2</u> /  |
| Lead temperature (soldering, 10 seconds)                | +300°C             |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | . See MIL-STD-1835 |
| Junction temperature (T <sub>J</sub> )                  | +175°C             |

1.4 Recommended operating conditions. 1/

| Supply voltage range (V <sub>DD</sub> )            | +3.0 V dc to +18.0 V dc |
|----------------------------------------------------|-------------------------|
| Minimum low level input voltage (V <sub>IH</sub> ) |                         |
|                                                    |                         |
| Case operating temperature range (T <sub>C</sub> ) | 55°C to +125°C          |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 2 |

 $<sup>\</sup>underline{1}$ / Voltages referenced to the  $V_{SS}$  terminal.

 $<sup>\</sup>underline{2}$ / For T<sub>A</sub> = +100°C to +125°C, derate linearly at 12 mW/°C to 200 mW.

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 3 |

- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein).
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 4 |

| Test                      | Symbol          | Test conditions $ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C $ unless otherwise specified                                                                                                                                                | Device<br>type | Group A<br>subgroups | Lin   | nits  | Unit |
|---------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|-------|-------|------|
|                           |                 |                                                                                                                                                                                                                                          |                |                      | Min   | Max   |      |
| Quiescent current         | I <sub>DD</sub> | $V_{DD} = 5.0 \text{ V}$                                                                                                                                                                                                                 | 01             | 1, 2, 3              |       | 10.0  | μΑ   |
|                           | <u>1</u> /      | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                                                                                                                                                                      | 02, 03         | 1, 3                 |       | 0.25  |      |
|                           | 1"              |                                                                                                                                                                                                                                          |                | 2                    |       | 7.5   |      |
|                           |                 | V <sub>DD</sub> = 10.0 V                                                                                                                                                                                                                 | 01             | 1, 2, 3              |       | 20.0  |      |
|                           |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                                                                                                                                                                      | 02, 03         | 1, 3                 |       | 0.5   |      |
|                           |                 |                                                                                                                                                                                                                                          |                | 2                    |       | 15.0  |      |
|                           |                 | V <sub>DD</sub> = 15.0 V                                                                                                                                                                                                                 | 01             | 1, 2, 3              |       | 40.0  |      |
|                           |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                                                                                                                                                                      | 02, 03         | 1, 3                 |       | 1.0   |      |
|                           |                 |                                                                                                                                                                                                                                          |                | 2                    |       | 30.0  |      |
|                           |                 | V <sub>DD</sub> = 20.0 V <u>2</u> /                                                                                                                                                                                                      | 02, 03         | 1, 3                 |       | 5.0   |      |
|                           |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                                                                                                                                                                                                      |                | 2                    |       | 150.0 |      |
| Low level output voltage  | V <sub>OL</sub> | $V_{DD} = 5.0 \text{ V} \frac{1}{\text{J}}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD},    I_0    < 1.0 \text{ µA}$                                                                                                                           | All            | 1, 2, 3              |       | 0.05  | V    |
| C                         |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}, \mid I_{O} \mid < 1.0  \mu\text{A}$ $V_{DD} = 10.0 \text{ V } \underline{1}/$ $V_{IN} = 0.0 \text{ V or } V_{DD}, \mid I_{O} \mid < 1.0  \mu\text{A}$                                                | All            | 1, 2, 3              |       | 0.05  |      |
|                           |                 | $V_{DD} = 15.0 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD},  I_O  < 1.0  \mu\text{A}$                                                                                                                                               | All            | 1, 2, 3              |       | 0.05  |      |
| High-level output voltage | V <sub>OH</sub> | $V_{DD} = 5.0 \text{ V} \ \underline{1}/$<br>$V_{IN} = V_{DD} \text{ or } 0.0 \text{ V},   I_{O}   < 1.0 \mu\text{A}$                                                                                                                    | All            | 1, 2, 3              | 4.95  |       | V    |
| -                         |                 | $\begin{aligned} & V_{IN} = V_{DD} \text{ or } 0.0 \text{ V, }    I_{O}   < 1.0  \mu\text{A} \\ & V_{DD} = 10.0 \text{ V } \underline{1} / \\ & V_{IN} = V_{DD} \text{ or } 0.0 \text{ V, }    I_{O}   < 1.0  \mu\text{A} \end{aligned}$ | All            | 1, 2, 3              | 9.95  |       |      |
|                           |                 | $V_{DD}$ = 15.0 V<br>$V_{IN}$ = $V_{DD}$ or 0.0 V,   $I_{O}$   < 1.0 $\mu$ A                                                                                                                                                             | All            | 1, 2, 3              | 14.95 |       |      |
| Low level input voltage   | V <sub>IL</sub> | $V_{DD} = 5.0 \text{ V}$<br>$V_{OUT} = 0.5 \text{ V or } 4.5 \text{ V}$                                                                                                                                                                  | All            | 1, 2, 3              |       | 1.5   | V    |
| -                         |                 | $V_{DD} = 10.0 \text{ V} \frac{1}{}$<br>$V_{OUT} = 1.0 \text{ V} \text{ or } 9.0 \text{ V}$                                                                                                                                              | All            | 1, 2, 3              |       | 3.0   |      |
|                           |                 | V <sub>DD</sub> = 15.0 V<br>V <sub>OUT</sub> = 1.5 V or 13.5 V                                                                                                                                                                           | All            | 1, 2, 3              |       | 4.0   |      |
| High-level input voltage  | V <sub>IH</sub> | $V_{DD} = 5.0 \text{ V}$<br>$V_{OUT} = 0.5 \text{ V or } 4.5 \text{ V}$                                                                                                                                                                  | All            | 1, 2, 3              | 3.5   |       | V    |
| •                         |                 | V <sub>DD</sub> = 10.0 V <u>1</u> /<br>V <sub>OUT</sub> = 1.0 V or 9.0 V                                                                                                                                                                 | All            | 1, 2, 3              | 7.0   |       |      |
|                           |                 | V <sub>DD</sub> = 15.0 V<br>V <sub>OUT</sub> = 1.5 V or 13.5 V                                                                                                                                                                           | All            | 1, 2, 3              | 11.0  |       |      |

See footnotes at end of table.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 5 |

| Test                 | Symbol          | Test conditions -55°C ≤ T <sub>C</sub> ≤ +125°C                  | Device<br>type | Group A subgroups | Limits |      | Unit |
|----------------------|-----------------|------------------------------------------------------------------|----------------|-------------------|--------|------|------|
|                      |                 | unless otherwise specified                                       |                |                   | Min    | Max  |      |
| Output drive current | I <sub>DP</sub> | $V_{DD} = 5.0 \text{ V}, V_{OUT} = 4.6 \text{ V}$                | 01             | 1, 2, 3           | -0.3   |      | mA   |
| (source) P channel   |                 | V <sub>DD</sub> = 10.0 V, V <sub>OUT</sub> = 9.5 V               |                |                   | -0.65  |      |      |
|                      |                 | V <sub>DD</sub> = 15.0 V, V <sub>OUT</sub> = 13.5 V              |                |                   | -2.2   |      |      |
| Output drive current | I <sub>DN</sub> | $V_{DD} = 5.0 \text{ V}, V_{OUT} = 0.4 \text{ V}$                | 01             | 1, 2, 3           | 0.3    |      | mA   |
| (sink) N channel     |                 | $V_{DD} = 10.0 \text{ V}, V_{OUT} = 0.5 \text{ V}$               |                |                   | 0.65   |      |      |
|                      |                 | $V_{DD} = 15.0 \text{ V}, V_{OUT} = 1.5 \text{ V}$               |                |                   | 2.2    |      |      |
| Low-level output     | I <sub>OL</sub> | $V_{DD} = 5.0 \text{ V}$                                         | 02, 03         | 1                 | 0.51   |      | mA   |
| current<br>(sink)    | <u>3</u> /      | $V_{OUT} = 0.4 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD}$ |                | 2                 | 0.36   |      |      |
| (e.i.i.y             | <u> </u>        | VIN = 0.0 V OI VDD                                               |                | 3                 | 0.64   |      |      |
|                      |                 | V <sub>DD</sub> = 10.0 V                                         | 02, 03         | 1                 | 1.3    |      |      |
|                      |                 | $V_{OUT} = 0.5 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD}$ |                | 2                 | 0.9    |      |      |
|                      |                 |                                                                  |                | 3                 | 1.6    |      |      |
|                      |                 | V <sub>DD</sub> = 15.0 V                                         | 02, 03         | 1                 | 3.4    |      |      |
|                      |                 | $V_{OUT} = 1.5 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD}$ |                | 2                 | 2.4    |      |      |
|                      |                 | V <sub>IN</sub> = 0.0 V OI V <sub>DD</sub>                       |                | 3                 | 4.2    |      |      |
| High-level output    | I <sub>OH</sub> | V <sub>DD</sub> = 5.0 V                                          | 02, 03         | 1                 | -0.51  |      | mA   |
| current              | <u>3</u> /      | $V_{OUT} = 4.6 \text{ V}$<br>$V_{IN} = 0.0 \text{ V or } V_{DD}$ |                | 2                 | -0.36  |      |      |
| (source)             |                 |                                                                  | 3              | -0.64             |        | 1    |      |
|                      |                 | V <sub>DD</sub> = 5.0 V                                          | 02, 03         | 1                 | -1.6   |      |      |
|                      |                 | $V_{OUT} = 2.5 \text{ V}$                                        |                | 2                 | -1.15  |      |      |
|                      |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                              |                |                   |        |      | -    |
|                      |                 | V <sub>DD</sub> = 10.0 V                                         | 02, 03         | 3<br>1            | -2.0   |      |      |
|                      |                 | $V_{OUT} = 9.5 \text{ V}$                                        | 02, 00         |                   | -1.3   |      |      |
|                      |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                              |                | 2                 | -0.9   |      |      |
|                      |                 | V 45.0 V                                                         | 22.22          | 3                 | -1.6   |      |      |
|                      |                 | $V_{DD} = 15.0 \text{ V}$<br>$V_{OUT} = 13.5 \text{ V}$          | 02, 03         | 1                 | -3.4   |      |      |
|                      |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                              |                | 2                 | -2.4   |      |      |
|                      |                 |                                                                  |                | 3                 | -4.2   |      |      |
| Input current        | I <sub>IN</sub> | $V_{DD} = 18.0 \text{ V}$                                        | All            | 1, 3              |        | ±0.1 | μА   |
|                      |                 | $V_{IN} = 0.0 \text{ V or } V_{DD}$                              |                | 2                 |        | ±1.0 |      |
| Input capacitance    | C <sub>IN</sub> | $V_{IN} = 0.0 \text{ V}$ $T_C = +25^{\circ}\text{C}$             | All            | 4                 |        | 7.5  | pF   |
| - · · · ·            |                 | See 4.3.1b                                                       | All            | 7 0               |        |      |      |

See footnotes at end of table.

See 4.3.1c

Functional tests

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 6 |

All

7, 8

|                         |                    | TABLE I. Electrical r                       | performance character                                  | ristics – Cor  | ntinued.             |     |        |      |
|-------------------------|--------------------|---------------------------------------------|--------------------------------------------------------|----------------|----------------------|-----|--------|------|
| Test                    | Symbol             | -55°C ≤ T                                   | onditions<br>C <sub>C</sub> ≤ +125°C<br>wise specified | Device<br>type | Group A<br>subgroups | Lir | mits   | Unit |
|                         |                    |                                             |                                                        |                | <u> </u>             | Min | Max    |      |
| Propagation delay       | t <sub>PHL</sub> , | $C_L = 50 \text{ pF}$                       | V <sub>DD</sub> = 5.0 V                                | 01             | 9, 10, 11            |     | 1275.0 | ns   |
| time, data to<br>output | t <sub>PLH</sub>   | $R_L = 200 \text{ k}\Omega$<br>See figure 4 |                                                        | 02             | 9                    |     | 300.0  |      |
| σαιραί                  |                    | See ligure 4                                |                                                        |                | 10, 11               |     | 390.0  |      |
|                         |                    |                                             |                                                        | 03             | 9                    |     | 250.0  |      |
|                         |                    |                                             |                                                        |                | 10, 11               |     | 375.0  |      |
|                         |                    |                                             | V <sub>DD</sub> = 10.0 V <u>1</u> /                    | 01             | 9, 10, 11            |     | 510.0  |      |
|                         |                    |                                             |                                                        | 02             | 9                    |     | 150.0  |      |
| ĺ                       |                    |                                             |                                                        |                | 10, 11               |     | 195.0  |      |
| ĺ                       |                    |                                             |                                                        | 03             | 9                    |     | 120.0  |      |
| ĺ                       |                    |                                             |                                                        |                | 10, 11               |     | 180.0  |      |
| ĺ                       |                    |                                             | V <sub>DD</sub> = 15.0 V <u>1</u> /                    | 01             | 9, 10, 11            |     | 360.0  |      |
| ĺ                       |                    |                                             |                                                        | 02             | 9                    |     | 110.0  |      |
| ĺ                       |                    |                                             |                                                        |                | 10, 11               |     | 143.0  |      |
| ĺ                       |                    |                                             |                                                        | 03             | 9                    |     | 90.0   |      |
| ĺ                       |                    |                                             |                                                        |                | 10, 11               |     | 135.0  |      |
| Transition time         | t <sub>THL</sub> , | $C_L = 50 \text{ pF}$                       | V <sub>DD</sub> = 5.0 V                                | All            | 9                    |     | 200.0  | ns   |
| 1                       | t <sub>TLH</sub>   | $R_L = 200 \text{ k}\Omega$<br>See figure 4 |                                                        |                | 10, 11               |     | 300.0  |      |
|                         |                    | See ligure 4                                | V <sub>DD</sub> = 10.0 V <u>1</u> /                    | <b>-</b>       | 9                    |     | 100.0  |      |

V<sub>DD</sub> = 15.0 V <u>1</u>/

10, 11

9

10, 11

150.0

80.0

120.0

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 7 |

<sup>&</sup>lt;u>1</u>/ This condition is guaranteed, if not tested, to the specified limits in table I.

At -55°C this test is performed with  $V_{DD}$  = 18 V. <u>2</u>/

The  $I_{OL}$  and  $I_{OH}$  tests are tested 100% at +25°C, and guaranteed, if not tested, at +125°C and -55°C. <u>3</u>/

| Device type     | 01       | 02          | 03       |
|-----------------|----------|-------------|----------|
| Case outlines   | A and C  | С           | С        |
| Terminal number | Te       | rminal symb | ol       |
| 1               | NC       | J           | J        |
| 2               | Α        | Α           | Α        |
| 3               | В        | В           | В        |
| 4               | С        | С           | C        |
| 5               | D        | D           | D        |
| 6               | NC       | NC          | NC       |
| 7               | $V_{SS}$ | $V_{SS}$    | $V_{SS}$ |
| 8               | NC       | NC          | NC       |
| 9               | Е        | Е           | Е        |
| 10              | F        | F           | F        |
| 11              | G        | G           | G        |
| 12              | Н        | Н           | Н        |
| 13              | Y        | K           | K        |
| 14              | $V_{DD}$ | $V_{DD}$    | $V_{DD}$ |

NC = No connection

FIGURE 1. <u>Terminal connections</u>.

|   | Device type 01           |   |   |   |   |   |   |             |
|---|--------------------------|---|---|---|---|---|---|-------------|
|   | Inputs                   |   |   |   |   |   |   | Outputs     |
| Α | В                        | С | D | Е | F | G | Н | <b>&gt;</b> |
| L | L                        | L | L | L | L | L | L | Н           |
|   | All other combinations L |   |   |   |   |   |   |             |

| Device type 02             |   |   |   |   |   |       |   |   |   |
|----------------------------|---|---|---|---|---|-------|---|---|---|
| Inputs Outputs             |   |   |   |   |   | tputs |   |   |   |
| Α                          | В | С | D | Е | F | G     | Н | K | 7 |
| L                          | L | L | L | L | L | L     | L | L | Н |
| All other combinations H L |   |   |   |   |   |       |   |   |   |

|                        | Device type 03 |   |   |   |   |   |   |     |      |
|------------------------|----------------|---|---|---|---|---|---|-----|------|
|                        | Inputs         |   |   |   |   |   |   | Out | puts |
| Α                      | В              | С | D | Е | F | G | Н | J   | K    |
| L                      | L              | L | L |   |   |   |   | Н   |      |
|                        |                |   |   | L | L | L | L |     | Н    |
| All other combinations |                |   |   |   |   | L | L |     |      |

H = High voltage level L = Low voltage level

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 8 |



 $\overline{Y} = A+B+C+D+E+F+G+H$ 

# DEVICE TYPE 02



 $J = \overline{A+B+C+D+E+F+G+H}$  K = A+B+C+D+E+F+G+H

## DEVICE TYPE 03

A -



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044   |
|-------------------------------------------------------------|------------------|---------------------|---------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 9 |





## NOTES:

- 1.  $R_L = 200 \text{ k}\Omega$
- 2.  $C_L = 50 \text{ pF}$  (includes probe and test jig capacitance)
- 3. Input pulse:

 $V_{GEN} = V_{DD} \pm 1.0\%$   $t_w = 1.0 \pm 0.1 \mu s$   $t_r = t_f = 20 \pm 2.0 ns$ PRR = 200 kHz

4. All unused inputs must be tied to  $V_{SS}$ .

FIGURE 4. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 77044 |
|----------------------------------|------------------|----------------|-------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET |
| COLUMBUS, OHIO 43218-3990        |                  | F              | 10    |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroup 4 (C<sub>IN</sub> measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. Capacitance shall be measured between the designated terminal and V<sub>SS</sub> at a frequency of 1 MHz. Test all applicable pins on 5 devices with zero failures.
    - c. Subgroups 7 and 8 shall include verification of the truth table as specified on figure 2.
  - 4.3.2 Groups C and D inspections.
    - a. End-point electrical parameters shall be as specified in table II herein.
    - b. Steady-state life test conditions, method 1005 of MIL-STD-883.
      - (1) Test condition A, B, C, and D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
      - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 77044    |
|-------------------------------------------------------------|------------------|---------------------|----------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 11 |

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  |                                                                           |
| Final electrical test parameters (method 5004)               | 1, 2, 3, 7, 9<br><u>1</u> /                                               |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4, 7, 8, 9, 10, 11<br><u>2</u> /                                 |
| Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3                                                                   |

- 1/ PDA applies to subgroup 1.
- Subgroups 10 and 11, if not tested, shall be guaranteed to the specified limits in table I.
- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990 or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 77044    |
|-------------------------------------------------------------|------------------|---------------------|----------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>F | SHEET 12 |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 05-03-14

Approved sources of supply for SMD 77044 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/SMCR/.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 7704401AA <u>3</u> /                               | <u>4</u> /               | CD4078BK/3                          |
| 7704401CA                                          | <u>4</u> /               | 883C4078BC                          |
| 7704402CA                                          | 01295                    | CD4078BF3A                          |
| 7704403CA                                          | 01295                    | CD4002BF3A                          |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Inactive for new design.
- 4/ No longer available from an approved source of supply.

 Vendor CAGE
 Vendor name

 number
 and address

01295 Texas Instruments Inc.

Semiconductor Group 8505 Forest Ln. P.O. Box 660199 Dallas, TX 75243

Point of contact: U.S. Highway 75 South

P.O. Box 84, M/S 853 Sherman, TX 75090-9493

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.