# Low Distortion Wideband Op Amp # **APPLICATIONS:** - fast, precision A/D conversion - · wide dynamic range IF amps - test waveform generation - VCO drivers - DDS postamps - radar/communication receivers - line drivers #### **DESCRIPTION:** The CLC207 is a wideband, low distortion operational amplifier designed specifically for applications requiring both high speed and wide dynamic range. Utilizing Comlinear's proprietary current feedback architecture, the CLC207 offers performance far superior to that of conventional voltage feedback op amps. The most attractive feature of the CLC207 is its extremely low distortion: -80/-85dBc 2nd/3rd harmonics at 20MHz (2V<sub>pp</sub>, R<sub>L</sub> = 200 $\Omega$ ). The CLC207 also provides -3dB bandwidth of 170MHz at a gain of +20, settles to 0.1% in 22ns and slews at a rate of 2400V/ $\mu$ s, yet is unity-gain stable without external compensation. The combination of these features positions the CLC207 as the right choice for high speed applications requiring exceptional signal purity. High speed, high resolution A/D and D/A converter systems requiring low distortion operation, will find the CLC207 an excellent choice. Wide dynamic range systems such as radar and communication receivers will find that the CLC207's low harmonic distortion and low noise make it an attractive high speed solution. The addition of the CLC207 to the 205/206 Series of high speed operational amplifiers broadens the selection of features available from which to choose. The CLC205 offers low power operation, the CLC206 offers higher drive operation, and the CLC207 offers operation with extremely low distortion, all of which are pin compatible and overdrive protected. The CLC207 is constructed using thin-film resistor/bipolar transistor technology and is available in three versions. The CLC207AI is specified over a temperature range of -25°C to +85°C. The CLC207AK, which features burn-in and tested hermeticity, is specified and tested over a temperature range of -55°C to +125°C. The CLC207A8C is specified and tested over a temperature range of -55°C to +125°C and is screened to MIL-STD-883 for high-reliability applications. All three versions come in 12-pin, TO-8 packages. The DESC SMD number is 5962-90977. **Typical Performance** | parameter | +7 | +20 | +50 | -1 | -20 | -50 | units | |-------------------------|-----|-----|-----|-----|-----|-----|-------| | -3dB bandwidth | 220 | 170 | 80 | 220 | 130 | 80 | MHz | | rise time | 1.7 | 2.2 | 4.7 | 1.7 | 2.9 | 4.7 | ns | | slew rate | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | V/ns | | settling time (to 0.1%) | 22 | 22 | 20 | 21 | 20 | 19 | ns | # FEATURES (typical): - −80/−85dBc 2nd/3rd harmonics at 20MHz - −3dB bandwidth of 170 MHz - 0.1% settling in 22ns - 2400V/μs slew rate - overdrive protection - 3MΩ input resistance - output may be current limited January 1993 Comlinear Corporation • 4800 Wheaton Drive, Fort Collins, CO 80525 • (303) 226-0500 • FAX (303) 226-0564 DS207.01 | PARAMETERS CONDITIONS | | TYP | MAX & MIN RATINGS | | | UNITS | SYMBOL | |--------------------------------------------------------------|-------------------------------------------------------------------------|------------|-------------------|--------------|--------------|--------------------|----------| | Ambient Temperature | CLC207AI | +25°C | −25°C | +25°C | + 85°C | | | | Ambient Temperature | CLC207A8/AK | +25°C | −55°C | +25°C | +125°C | | | | FREQUENCY DOMAIN RES | PONSE | 1 -1 | | | | | | | *-3dB bandwidth | V<2V | 170 | >140 | >140 | >125 | MHz | SSBW | | | $V_{\text{out}} < 10V_{\text{pp}}$<br>$V_{\text{out}} < 2V_{\text{pp}}$ | 100 | >72 | >80 | >80 | MHz | LSBW | | gain flatness | $V_{out} < 2V_{pp}$ | | : | | | İ | | | * peaking<br>* peaking | 0.1 to 35MHz | 0 | <0.3 | <0.3 | < 0.5 | dB | GFPL | | peaking | >35MHz | 0 | < 0.5 | < 0.5 | <0.8 | dB | GFPH | | 1011011 | at 70MHz | - | <0.8 | <0.8 | <0.8 | dB | GFR | | group delay<br>linear phase deviation | to 70MHz<br>to 50MHz | 3.0 ± .2 | | | | ns | GD | | | 10 SUMINZ | 0.8 | <3.0 | <2.0 | <3.0 | ļ | LPD | | TIME DOMAIN RESPONSE | | | ] | | | | | | rise and fall time | 2V step | 2.2 | <2.6 | <2.6 | <3.0 | ns | TRS | | | 10V step | 4.8 | < 5.5 | <5.5 | <5.5 | ns | TRL | | settling time to 0.1%<br>to 0.05% | 10V step, note 2 | 22 | <27 | <27 | <27 | ns | TS | | overshoot | 10V step, note 2 | 24<br> 7 | <30 | <30 | <30 | ns | TSP | | slewrate | 5V step<br>20V <sub>pp</sub> @ 50MHz | 2400 | <14<br>>1800 | <14<br>>2000 | <14<br>>2000 | % | OS<br>SR | | | | 2400 | /1000 | /2000 | -2000<br> | V/μs | on | | DISTORTION AND NOISE F | | | | | [ | | HD2 | | *2nd harmonic distortion | $2V_{pp}$ , 20MHz, $R_L = 200\Omega^*$ | -80 | <-68 | <-76 | <-76 | dBc | 1102 | | *3rd harmonic distortion | $R_L = 100\Omega$ | -69 | <-64 | <-64 | <-64 | dBc | HD2 | | ora narmonic distortion | $2V_{pp}$ , 20MHz, $R_{L} = 200\Omega^{*}$<br>$R_{L} = 100\Omega$ | -85<br>-69 | <-76<br><-64 | <-76<br><-64 | <-76<br><-64 | dBc | HD3 | | equivalent noise input | H <sub>L</sub> = 10022 | -09 | 64 | <-04 | <-64 | dBc | HD3 | | voltage | >100kHz | 1.6 | <1.8 | <1.8 | <1.8 | nV/√Hz | VN | | inverting current | >100kHz | 20 | <23 | <23 | <23 | pA/√Hz | ICN | | non-inverting current | >100kHz | 2.2 | <2.5 | <2.5 | <2.5 | pA/√Hz | NCN | | noise floor | >100kHz | -158 | <-157 | <-157 | <-157 | dBm <sub>1Hz</sub> | SNF | | integrated noise | 1kHz to 150MHz | 33 | <38 | <38 | <38 | μν '''້ | INV | | integrated noise | 5MHz to 150MHz | 33 | <38 | <38 | <38 | μV | INV | | STATIC DC PERFORMANCE | DataSh | reet4U.co | ım | | | | | | *input offset voltage | | eet4U.co | <8.0 | <8.0 | <11.0 | l mv | VIO | | average temperature coeff | | 11 | <25 | <25 | <25 | μV/°C | DVIO | | *input bias current | non⊰nverting | 3.0 | <25 | <15 | <15 | μ <b>Α</b> | IBN | | average temperature coeff | | 15 | <100 | <100 | <100 | nA/⁰C | DIBN | | *input bias current | inverting | 2.0 | <22 | <10 | <25 | μA | IBI | | average temperature coeff | licient | 20 | <150 | <150 | <150 | nA/°C | DIBI | | *power supply rejection ratio<br>common mode rejection ratio | _ | 69 | >55 | >55 | >55 | dB | PSRR | | *supply current | no load | 60 | >50<br><27 | >50<br><27 | >50<br><29 | dB<br>mA | CMRR | | | | | ~21 | ~21 | | 111/4 | 100 | | MISCELLANEOUS PERFORI | | | | | | l | <b> </b> | | non-inverting input resistance | DC<br>70MHz | 3.0 | >1.0 | >1.0 | >1.0 | MΩ | RIN | | non inverting input conscite | | ll 5.0 l | <7.0 | <7.0 | <7.0 | pF | CIN | | non-inverting input capacitance | | | | -04 | -04 1 | 1 ' | 1 00 | | output impedance | DC | - | <0.1 | <0.1 | <0.1 | Ω | RO | | output impedance output voltage range | | ±12 | | <0.1<br>>±11 | <0.1<br>>±11 | V | vo | | output impedance | DC | - | <0.1 | | | | | The state of s at Digitalina $V_{\rm CC}$ ±20V ±150mA |V<sub>CC</sub>|>15V |V<sub>CC</sub>|≤15V $\pm (29 - |V_{CC}|)V$ $\pm (|V_{CC}| - 1)V$ differential input voltage ±άV junction temperature +175°C operating temperature range A8/AK: DataSheet4storage temperature lead temperature (soldering 10s) inverting input current self limit -25°C to + 85°C - 55°C to +125°C -65°C to +150°C +300°C $V_{CC}$ I<sub>out</sub> V<sub>CM</sub> gain range ±5V to ±15V ±100ma $\pm (|V_{CC}|-5)V$ +7 to +50, -1 to -50 ICL # Notes: note 1: Parameters preceded by an \* are 100% tested. A8 and AK units are tested at -55°C, +25°C and +125°C. At units are tested at +25°C, though performance at -25°C and +85°C is guaranteed as shown above. note 2: Settling time specifications require the use of an external feedback resistor (2kΩ). note 3: In Al units, the noise specifications are guaranteed (but not tested) as shown above. A8 and AK units tested with $R_{\rm f} = 200\Omega$ . 3 - 32 Comlinear reserves the right to change specifications without notice. Figure 1: recommended non-inverting gain circuit Test fixture schematics are available upon request. #### **Overdrive Protection** Unlike most other high-speed op amps, the CLC207 is not damaged by saturation caused by overdriving input signals (where $V_{ln} \times gain > max.V_{out}$ ). The CLC207 self limits the current at the inverting input when the output is saturated (see the inverting input current self limit specification); this ensures that the amplifier will not be damaged due to excessive internal currents during overdrive. For protection against input signals which would exceed either the maximum differential or common mode input voltage, the diode clamp circuits below may be used. Figure 3: diode clamp circuits for common mode and et4U.com differential mode protection ## Short Circuit Protection Damage caused by short circuits at the output may be prevented by limiting the output current to safe levels. The most simple current limit circuit calls for placing resistors between the output stage collector supplies and the output stage collectors (pins 12 and 10). The value of this resistor is determined by: $$R_c = V_c / I_i - R_i$$ Where I<sub>I</sub> is the desired limit current and R<sub>I</sub> is the minimum expected load resistance (0 $\Omega$ for a short to ground). Bypass capacitors of $0.01\mu F$ on should be used on the collectors as in Figures 1 and 2. A more sophisticated current limit circuit which provides a limit current independent of R<sub>i</sub> is shown below. Figure 4: active current limit circuit (50mA) With the component values indicated, current limiting occurs at 50mA. For other values of current limit (I<sub>I</sub>), select R<sub>c</sub> to DataSheel's Values of current filling, scientification of Q3' (or Q4) at a current of $[2V_{cc}-1.4]/R_x$ , where $R_x \le [(2V_{cc}-1.4)/I]$ $B_{min}$ . Also, $B_{min}$ is the minimum beta of Q1 (or Q2) at a current of $I_1$ . Since the limit current depends on V<sub>be</sub>, which is temperature dependent, the limit current is likewise temperature dependent. If a temperature- Figure 2: recommended inverting gain circuit independent current limit circuit is needed, contact Comlinear. # Controlling Bandwidth and Passband Response In most applications, a feedback resistor value of $2k\Omega$ will optimum performance; nonetheless, applications may require a resistor of some other value. The response versus R<sub>f</sub> plot on the previous page shows how decreasing R, will increase bandwidth (and frequency response peaking, which may lead to instability). Conversely, large values of feedback resistance tend to roll off the response. The best settling time performance requires the use of an external feedback resistor. (Use of the internal resistor results in 0.1% to 0.2% settling tail.) The settling performance may be improved slightly by adding a capacitance of 0.4pF in parallel with the feedback resistor. (Settling time specifications reflect performance with an external feedback resistor but with no external capacitance.) ### Thermal Model $$\begin{aligned} & P_{\text{circuit}} = [(+V_{\text{cc}}) - (-V_{\text{cc}})]^2 / 1.77 k\Omega \\ & P_{\text{xxx}} = [(\pm V_{\text{cc}}) - V_{\text{out}} - (I_{\text{col}}) (R_{\text{col}} + 6)] (I_{\text{col}}) \\ & (\% \text{ duty cycle}) \end{aligned}$$ (For positive Vo and Vo, this is the power in the npn output stage.) (For negative Vo and Voc, this is the power in the pnp output stage.) θ<sub>ca</sub>=65°C/W in still air without a heatsink 35°C/W in still air with a Thermalloy 2268B 15°C/W in 300ft/min air with a Thermalloy 2268B (Thermalloy 2240 works equally well.) Icol = Vour/Rioad or 3mA, whichever is greater. (Include feedback R in R<sub>load</sub>.) $R_{col}$ is a resistor (33 $\Omega$ recommended) between the xxx collector and $\pm V_{cc}$ $T_{j (pnp)} = P_{pnp}(200 + \theta_{ca}) + (P_{cir} + P_{npn}) \theta_{ca} + T_{a}$ similar for T<sub>j (npn)</sub> $T_{j (cir)} = P_{cir}(17.5 + \theta_{ca}) + (P_{pno} + P_{non}) \theta_{ca} + T_{a}$ #### **Printed Circuit Lavout** As with any high frequency device, a good PCB layout will enhance the performance of the CLC207. Good ground plane construction and power supply bypassing close to the package are critical to achieving full performance. In the noninverting configuration, the amplifier is sensitive to stray capacitance to ground at the inverting input. Hence, the inverting node connections should be small with minimal stray capacitance to the ground plane or other nodes. Shunt capacitance across the feedback resistor should not be used U.com to compensate for this effect. Evaluation PC boards (part number 730008 for inverting.) 730009 for non-inverting) for the CLC207 are available from Comlinear at minimal cost.