



# **Digital Signal Processor for TV**

#### ■Package

### General Description

The NJU26102 is a digital signal processor that provides Delay, eala, ViVA2+, PEQ. and AGC.

The NJU26102 is suitable for audio products such as TV, CD radio- cassette, speakers system, and others.



■ FEATURES NJU26102FR1

#### - Software

• 3D sound : eala (NJRC Original Surround), BBE ViVA, BBE ViVA+

- Sound Enhancement: : BBE, BBE Mach3Bass
- AGC
- 5Band PEQ
- Tone Control
- Audio Delay (fs=48kHz: Max. 25ms, fs=44.1kHz: Max. 27ms, fs=32kHz: Max. 37ms)
- Master Volume
- WatchDog Clock Output

#### - Hardware

• 24bit Fixed-point Digital Signal Processing

• Maximum System Clock Frequency : 38MHz Max.

• Digital Audio Interface : 3 Input ports / 3 Output ports

Digital Audio Format
I<sup>2</sup>S 24bit, Left- justified, Right-justified, BCK: 32/64fs

• Master / Slave Mode : Master Mode MCK 1/2 fclk, 1/3 fclk

ex. MCK = 384Fs(1/2) or MCK = 256Fs(1/3) at fclk=768Fs

• Power Supply : 2.5V

Input terminal : 3.3V Input tolerantPackage : QFP32-R1 (Pb-Free)

• Two kinds of micro computer interface : I<sup>2</sup>C bus (standard-mode/100kbps)

: Serial interface (4 lines: clock, enable, input data, output data)

The detail hardware specification is described in the "NJU26100 Series Hardware Data Sheet".

www DataSheet4U com

#### **■** Function Block Diagram



Fig. 1 NJU26102 Block Diagram

## ■ DSP Block Diagram



Fig. 2 NJU26102 Function Diagram

# ■ Pin Configuration



Fig. 3 NJU26102 Pin Configuration

# ■ Pin Description

**Table 1** Pin Description

| No. | Symbol    | I/O | Description                              |
|-----|-----------|-----|------------------------------------------|
| 1   | SDO2      | 0   | Audio Data Output 2 L/R                  |
| 2   | SDO1      | 0   | Audio Data Output 1 L/R                  |
| 3   | SDO0      | 0   | Audio Data Output 0 L/R                  |
| 4   | SEL1 *1   |     | Select I <sup>2</sup> C or Serial bus    |
| 5   | SCL/SCK   |     | I <sup>2</sup> C Clock / Serial Clock    |
| 6   | SDA/SDOUT | I/O | I <sup>2</sup> C I/O / Serial Output     |
| U   | 3DA3D001  | 2   | This pin requires a pull-up resistance.  |
| 7   | AD1/SDIN  |     | I <sup>2</sup> C Address / Serial Input  |
| 8   | AD2/SSb   |     | I <sup>2</sup> C Address / Serial Enable |
| 9   | VDDO      | -   | OSC Power Supply +2.5V                   |
| 10  | XI        | ı   | X'tal Clock Input                        |
| 11  | XO        | 0   | OSC Output                               |
| 12  | VSSO      | -   | OSC GND                                  |
| 13  | RESETb    | -   | RESET (active Low)                       |
| 14  | VDDC      | _   | Core Power Supply +2.5V                  |
| 15  | VSSC      |     | Core GND                                 |
| 16  | WDC *2    | 0   | Clock for Watch Dog Timer                |

| No.      | Symbol | 1/0 | Description             |
|----------|--------|-----|-------------------------|
| 17<br>18 | VDDC   | ı   | Core Power Supply +2.5V |
| 19<br>20 | VSSC   | ı   | Core GND                |
| 21<br>22 | VDDR   | -   | I/O Power Supply +2.5V  |
| 23<br>24 | VSSR   | -   | I/O GND                 |
| 25       | SDI0   | ı   | Audio Data Input 0 L/R  |
| 26       | SDI1   | ı   | Audio Data Input 1 L/R  |
| 27       | SDI2   | ı   | Audio Data Input 2 L/R  |
| 28       | LRI    | ı   | LR Clock Input          |
| 29       | BCKI   | ı   | Bit Clock Input         |
| 30       | MCK    | 0   | Master Clock Output     |
| 31       | BCKO   | 0   | Bit Clock Output        |
| 32       | LRO    | 0   | LR Clock Output         |

O: Output,

I/O: Bi-directional

\*1 SEL1: Input

\*2 WDC: Output

<sup>\*</sup> I: Input,

## **■** Digital Audio Interface

The NJU26102 audio interface provides industry standard serial data formats of I<sup>2</sup>S, MSB-first left-justified or MSB-first right-justified. The NJU26102 audio interface provides three data inputs, SDI0, SDI1, SDI2 and three data outputs, SDO0, SDO1, SDO2 as shown in table 2, table 3 and Fig.2. An audio interface input and output data format become the same data format.

Table 2 Serial Audio Input Pin

| Pin No. | Symbol | Description        |     |
|---------|--------|--------------------|-----|
| 25      | SDI0   | Audio Data Input 0 | L/R |
| 26      | SDI1   | Audio Data Input 1 | L/R |
| 27      | SDI2   | Audio Data Input 2 | L/R |

Table 3 Serial Audio Output Pin

| Pin No. | Symbol | Description         |     |
|---------|--------|---------------------|-----|
| 3       | SDO0   | Audio Data Output 0 | L/R |
| 2       | SDO1   | Audio Data Output 1 | L/R |
| 1       | SDO2   | Audio Data Output 2 | L/R |

#### ■ Host Interface

The NJU26102 can be controlled via Serial Host Interface (SHI) using either of two serial bus format: 4-Wire serial bus or I<sup>2</sup>C bus.(Table 4) Data transfers are in 8 bit packets (1 byte) when using either format. Serial Host Interface Pin Description.(Table 5)

Table 4 Serial Host Interface Pin Description

| Pin No. | Symbol | Setting | Host Interface       |
|---------|--------|---------|----------------------|
| 4       | SEL1   | "Low"   | I <sup>2</sup> C bus |
|         |        | "High"  | 4-Wire serial bus    |

Table 5 Serial Host Interface Pin Description

| Pin No. | Symbol<br>(I <sup>2</sup> C bus / Serial) | I <sup>2</sup> C bus Format                           | 4-Wire Serial bus Format     |
|---------|-------------------------------------------|-------------------------------------------------------|------------------------------|
| 5       | SCL/SCK                                   | Serial Clock                                          | Serial Clock                 |
| 6       | SDA/SDOUT                                 | Serial Data Input/Output<br>(Open Drain Input/Output) | Serial Data Output<br>(CMOS) |
| 7       | AD1/SDIN                                  | I <sup>2</sup> C bus address Bit1                     | Serial Data Input            |
| 8       | AD2/SSb                                   | I <sup>2</sup> C bus address Bit2                     | Serial enable                |

Note: SDA/SDOUT pin is a bi-directional open drain.

SDA/SDOUT output is normal CMOS output in case of 4-Wire Serial bus mode and SSb="Low". SDA/SDOUT output is Hi-Z state in case of 4-Wire Serial bus mode and SSb="High". This pin requires a pull-up resister in both 4-Wire serial and I<sup>2</sup>C bus mode.

# ■ I<sup>2</sup>C bus

When the NJU26102 is configured for I<sup>2</sup>C bus communication during the Reset initialization sequence. I<sup>2</sup>C bus interface transfers data to the SDA pin and clocks data to the SCL pin.

AD1 and AD2 pins are used to configure the seven-bit SLAVE address of the serial host interface. (Table 6) This offers additional flexibility to a system design by four different SLAVE addresses of the NJU26102. An address can be arbitrarily set up by the AD1 and AD2 pins. The I<sup>2</sup>C address of AD1/AD2 is decided by connection of AD1/AD2 pins.

AD2 AD1 R/W bit2 bit1 bit7 bit6 bit5 bit4 bit3 bit0 0 0 0 0 R/W 0 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 R/W Start Slave Address (7bit) **ACK** bit bit

Table 6 I<sup>2</sup>C bus SLAVE Address

**Note**: In case of the NJU26102, only single-byte transmission is available. The serial host interface supports "Standard-Mode (100kbps)" I<sup>2</sup>C bus data transfer.

#### ■ 4-Wire Serial Interface

The serial host interface can be configured for 4-Wire Serial bus communication by setting SEL1 pin ="High" during the Reset initialization sequence.

SHI bus communication is full-duplex; a write byte is shifted into the SDIN pin at the same time that a read byte is shifted out of the SDOUT pin. Data transfers are MSB first and are enabled by setting the Slave Select pin Low (SSb=0). Data is clocked into SDIN on rising transitions of SCK. Data is latched at SDOUT on falling transitions of SCK except for the first byte (MSB) which is latched on the falling transitions of SSb.

SDOUT is Hi-Z in case of SSb = "High". SDOUT is CMOS output in case of SSb = "Low". SDOUT needs a pull-up resistor when SDOUT is Hi-Z.



Fig. 4 4-Wire Serial Interface Timing

**Note:** When the data-clock is less than 8 clocks, the input data is shifted to LSB side and is sent to the DSP core at the transition of SSb="High". When the data-clock is more than 8 clocks, the last 8 bit data becomes valid. After sending LSB data, SDOUT transmits the MSB data which is received via SDIN until SSb becomes "High". SDOUT is Hi-Z in case of SSb = "High". SDOUT is CMOS output in case of SSb = "Low". SDOUT needs a pull-up resistor to prevent SDOUT from becoming floating level.

<sup>\*</sup> SLAVE address is 0 when AD1/2 is "Low". SLAVE address is 1 when AD1/2 is "High".

www.DataSheet4U.com

# ■ WatchDog Clock

The NJU26102 outputs clock pulse through WDC (No.16) pin during normal operation. The output toggle cycle (Low/High) from a WDC pin changes with sampling frequencies. (Table 7)

Table7 WatchDog Clock Output Cycle

| Sampling Frequencies | WDC Output Cycle (Low/High) Time |
|----------------------|----------------------------------|
| 32 KHz               | 276ms                            |
| 44.1KHz              | 200ms                            |
| 48 KHz               | 184ms                            |

The NJU26102 generates a clock pulse through the WDC terminal after resetting the NJU26102. The WDC clock is useful to check the status of the NJU26102 operation. For example, a microcomputer monitors the WDC clock and checks the status of the NJU26102. When the WDC clock pulse is lost or not normal clock cycle, the NJU26102 does not operate correctly. Then reset the NJU26102 and set up the NJU26102 again.

**Note:** If input and output of a audio signal stop and an audio interface stops, WDC can't output. That is because it has controlled based on the signal of an audio interface.

## ■ NJU26102 Command Table

Table 8 NJU26102 Command

| No. | Command                        |
|-----|--------------------------------|
| 1   | System State                   |
| 2   | Firmware Version No. Request   |
| 3   | Firmware Mode Select           |
| 4   | Input Select / Fs Select       |
| 5   | Input Trim                     |
| 6   | Master Volume                  |
| 7   | Channel Balance                |
| 8   | AGC Threshold Level            |
| 9   | eala Gain                      |
| 10  | BBE ViVA / ViVA+ Surround Gain |
| 11  | BBE                            |
| 12  | BBE ViVA2+ AGC                 |
| 13  | BBE Mach3Bass                  |
| 14  | EQ Mode                        |
| 15  | PEQ f0 / HPF fc                |
| 16  | Delay Time                     |
| 17  | Continuous Signal Detect       |
| 18  | NOP                            |

**Notes :** In respect to detail command information, request New Japan Radio Co., Ltd. and permission of a licenser (BBE Sound, Inc.) is required.

# NJU26102

www.DataSheet4U.com

#### **■** License Information

1. The NJU26102 is manufactured by New Japan Radio Co.,Ltd. under license from BBE Sound Inc. BBE is a registered trademark of BBE Sound Inc. A license from BBE Sound Inc. must be required before the NJU26102 can be purchased from New Japan Radio Co.,Ltd.

BBE Sound, Inc. 5381 Production Drive Huntington Beach, CA 92649 USA

Tel: 714-897-6766 Fax: 714-896-0736 <a href="http://www.bbesound.com">http://www.bbesound.com</a>

[CAUTION]

The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.