# **Digital Signal Processor for TV**

# General Description

The NJU26103 is a high performance 24-bit digital audio processor for TV that has a QFP32-pin small package.

The NJU26103 provides an internal delay memory to adjust the output delay time for lip sync. Moreover, the NJU26103 adopts SRS WOW technology.

# **FEATURES**

### - Software

- 3D sound : SRS WOW audio technology
- Variable 2 Channels Audio Delay (16 bit data width). fs=48kHz : Max. 42ms, fs=44.1kHz : Max. 46ms, fs=32kHz : Max. 64ms

#### - Hardware

- 24bit Fixed-point Digital Signal Processing
- Maximum System Clock Frequency : 38MHz Max.
- Digital Audio Interface
  2 Input ports / 1 O
- Digital Audio Format
- Master / Slave Mode

Power Supply

Input terminal

- : 2 Input ports / 1 Output ports : I<sup>2</sup>S 24bit, Left- justified, Right-justified, BCK : 32/64fs : Master Mode MCK 1/2 fclk, 1/3 fclk ex. MCK = 384Fs(1/2) or MCK = 256Fs(1/3) at fclk=768Fs : 2.5V : 3.3V Input tolerant
- Package : QFP32-R1 (Pb-Free)
- Two kinds of micro computer interface
- : I<sup>2</sup>C bus (standard-mode/100kbps) : Serial interface (4 lines: clock, enable, input data, output data)

The detail hardware specification is described in the "NJU26100 Series Hardware Data Sheet".

New Japan Radio Co., Ltd.



NJU26103FR1

WW.DataSheet4U.com

Package

# NJU26103

www.DataSheet4U.com

# Function Block Diagram



Fig. 1 NJU26103 Block Diagram





SDI1

#### www.DataSheet4U.com

## Pin Configuration



Fig. 3 NJU26103Pin Configuration

### Pin Description

#### Table 1 Pin Description

| No.    | Symbol    | I/O | Description                              |
|--------|-----------|-----|------------------------------------------|
| 1<br>2 | TEST      | 0   | Open                                     |
| 3      | SDO0      | 0   | Audio Data Output 0 L/R                  |
| 4      | SEL1 *1   | Ι   | Select I <sup>2</sup> C or Serial bus    |
| 5      | SCL/SCK   | Ι   | I <sup>2</sup> C Clock / Serial Clock    |
| 6      | SDA/SDOUT | I/O | I <sup>2</sup> C I/O / Serial Output     |
| U      | SDAVSDOOT | 10  | This pin requires a pull-up resistance.  |
| 7      | AD1/SDIN  | Ι   | I <sup>2</sup> C Address / Serial Input  |
| 8      | AD2/SSb   | I   | I <sup>2</sup> C Address / Serial Enable |
| 9      | VDDO      |     | OSC Power Supply +2.5V                   |
| 10     | XI        | Ι   | X'tal Clock Input                        |
| 11     | XO        | 0   | OSC Output                               |
| 12     | VSSO      |     | OSC GND                                  |
| 13     | RESETb    | Ι   | RESET (active Low)                       |
| 14     | VDDC      |     | Core Power Supply +2.5V                  |
| 15     | VSSC      |     | Core GND                                 |
| 16     | TEST      | I/O | Open                                     |
|        | *2        |     |                                          |

| No.      | Symbol | 10 | Description             |
|----------|--------|----|-------------------------|
| 17<br>18 | VDDC   | -  | Core Power Supply +2.5V |
| 19<br>20 | VSSC   | 1  | Core GND                |
| 21<br>22 | VDDR   | -  | I/O Power Supply +2.5V  |
| 23<br>24 | VSSR   |    | I/O GND                 |
| 25       | SDI0   | I  | Audio Data Input 0 L/R  |
| 26       | SDI1   |    | Audio Data Input 1 L/R  |
| 27       | TEST   |    | Connect to GND          |
| 28       | LRI    | Ι  | LR Clock Input          |
| 29       | BCKI   |    | Bit Clock Input         |
| 30       | MCK    | 0  | Master Clock Output     |
| 31       | BCKO   | 0  | Bit Clock Output        |
| 32       | LRO    | 0  | LR Clock Output         |

\* I: Input,

O: Output,

I/O: Bi-directional

\*1 SEL1 : Input

New Japan Radio Co., Ltd.

# NJU26103

www.DataSheet4U.com

\*2 TEST : Bi-directional

### Digital Audio Interface

The NJU26103 audio interface provides industry standard serial data formats of I<sup>2</sup>S, MSB-first left-justified or MSB-first right-justified. The NJU26103 audio interface provides two data inputs, SDI0, SDI1 and a data output, SDO0 as shown in table 2, table 3 and Fig.2. An audio interface input and output data format become the same data format.

| Table 2 | Serial Audio Input Pin |                    |     |  |
|---------|------------------------|--------------------|-----|--|
| Pin No. | Symbol                 | Description        |     |  |
| 25      | SDI0                   | Audio Data Input 0 | L/R |  |
| 26      | SDI1                   | Audio Data Input 1 | L/R |  |

| Table 3 | Serial Audio Output Pin |                     |     |  |
|---------|-------------------------|---------------------|-----|--|
| Pin No. | Symbol                  | Description         |     |  |
| 3       | SDO0                    | Audio Data Output 0 | L/R |  |

## Host Interface

The NJU26103 can be controlled via Serial Host Interface (SHI) using either of two serial bus format : 4-Wire serial bus or I<sup>2</sup>C bus.(Table 4) Data transfers are in 8 bit packets (1 byte) when using either format. Serial Host Interface Pin Description.(Table 5)

#### Table 4 Serial Host Interface Pin Description

| Pin No. | Symbol | Setting | Host Interface       |  |
|---------|--------|---------|----------------------|--|
| 1       | SEL1   | "Low"   | I <sup>2</sup> C bus |  |
| 4       | OLL!   | "High"  | 4-Wire serial bus    |  |

#### Table 5 Serial Host Interface Pin Description

| Pin No. | Symbol<br>(I <sup>2</sup> C bus / Serial) | I <sup>2</sup> C bus Format                           | 4-Wire Serial bus Format     |
|---------|-------------------------------------------|-------------------------------------------------------|------------------------------|
| 5       | SCL/SCK                                   | Serial Clock                                          | Serial Clock                 |
| 6       | SDA/SDOUT                                 | Serial Data Input/Output<br>(Open Drain Input/Output) | Serial Data Output<br>(CMOS) |
| 7       | AD1 / SDIN                                | I <sup>2</sup> C bus address Bit1                     | Serial Data Input            |
| 8       | AD2 / SSb                                 | I <sup>2</sup> C bus address Bit2                     | Serial enable                |

Note : SDA/SDOUT pin is a bi-directional open drain.

SDA/SDOUT output is normal CMOS output in case of 4-Wire Serial bus mode and SSb="Low". SDA /SDOUT output is Hi-Z state in case of 4-Wire Serial bus mode and SSb="High". This pin requires a pull-up resister in both 4-Wire serial and I<sup>2</sup>C bus mode.

New Japan Radio Co., Ltd.

# NJU26103

www.DataSheet4U.com

# I<sup>2</sup>C bus

When the NJU26103 is configured for I<sup>2</sup>C bus communication during the Reset initialization sequence. I<sup>2</sup>C bus interface transfers data to the SDA pin and clocks data to the SCL pin.

AD1 and AD2 pins are used to configure the seven-bit SLAVE address of the serial host interface. (Table 6) This offers additional flexibility to a system design by four different SLAVE addresses of the NJU26103. An address can be arbitrarily set up by the AD1 and AD2 pins. The  $I^2$ C address of AD1/AD2 is decided by connection of AD1/AD2 pins.





\* SLAVE address is 0 when AD1/2 is "Low". SLAVE address is 1 when AD1/2 is "High".

Note : In case of the NJU26103, <u>only single-byte transmission is available</u>. The serial host interface supports "Standard-Mode (100kbps)" I<sup>2</sup>C bus data transfer.

# ■ 4-Wire Serial Interface

The serial host interface can be configured for 4-Wire Serial bus communication by setting SEL1 pin ="High" during the Reset initialization sequence.

SHI bus communication is full-duplex; a write byte is shifted into the SDIN pin at the same time that a read byte is shifted out of the SDOUT pin. Data transfers are MSB first and are enabled by setting the Slave Select pin Low (SSb=0). Data is clocked into SDIN on rising transitions of SCK. Data is latched at SDOUT on falling transitions of SCK except for the first byte (MSB) which is latched on the falling transitions of SSb.

SDOUT is Hi-Z in case of SSb = "High". SDOUT is CMOS output in case of SSb = "Low". SDOUT needs a pull-up resistor when SDOUT is Hi-Z.



#### Fig. 4 4-Wire Serial Interface Timing

Note: When the data-clock is less than 8 clocks, the input data is shifted to LSB side and is sent to the DSP core at the transition of SSb="High". When the data-clock is more than 8 clocks, the last 8 bit data becomes valid. After sending LSB data, SDOUT transmits the MSB data which is received via SDIN until SSb becomes "High". SDOUT is Hi-Z in case of SSb = "High". SDOUT is CMOS output in case of SSb = "Low". SDOUT needs a pull-up resistor to prevent SDOUT from becoming floating level.

New Japan Radio Co., Ltd.

# ■ NJU26103 Command Table

#### Table 8 NJU26103 Command

| No. | Command          |
|-----|------------------|
| 1   | Fs               |
| 2   | Input Select     |
| 3   | Mode Select      |
| 4   | WOW              |
| 5   | TruBass          |
| 6   | Delay Time       |
| 7   | Program Mode     |
| 8   | Through Output   |
| 9   | WOW Output Trim  |
| 10  | TruBass          |
| 11  | Stereo Width     |
| 12  | System State     |
| 13  | Firmware Version |
| 14  | NOP              |

Notes : In respect to detail command information, request New Japan Radio Co., Ltd. and permission of a licenser (SRS Labs. Inc. ) is required.

Ver.2006-11-27

New Japan Radio Co., Ltd.

www.DataSheet4U.com

# License Information

1. The "SRS", "WOW" technology rights incorporated in the NJU26103 are owned by SRS Labs, a U.S. Corporation and licensed to New Japan Radio Co., Ltd.. Purchaser of NJU26103 must sign a license for use of the chip and display of the Labs trademarks. Any products incorporathing the NJU26103 must be send to SRS Labs for review. "SRS", "WOW" are protected under US and foreign patents issued and/or pending. "SRS", "WOW", SRS and I symbol are trademarks of SRS Labs, Inc. in the United States and selected foreign countries. Neither the purchase of the NJU26103, nor the corresponding sale of audio enhancement equipment conveys the right to sell commercialized recordings made with any SRS technology. SRS Labs requires all set marks to comply with all rules and regulations as outlined in the SRS Trademark Usage Manual separately provided.

For further information, please contact::

SRS Labs, Inc. 2909 Daimler Street. Santa Ana, CA 92705 USA Tel: 949-442-1070 Fax: 949-852-1099 <u>http://www.srslabs.com</u>

[CAUTION]

The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.

New Japan Radio Co., Ltd.