# 5164SL 64K (8K x 8) CMOS SLOW STATIC RAM ## ■ Performance Range | Symbol | Parameter | 5164SL-10 | Units | |-----------------|---------------------------|-----------|-------| | t <sub>AA</sub> | Address Access Time | 100 | ns | | tACS | Chip Select Access Time | 100 | ns | | t <sub>OE</sub> | Output Enable Access Time | 55 | ns | - Static Operation - No Clock/Refresh Required - Equal Access and Cycle Times Simplifies System Design - Single +5V Supply - **■** Power Down Mode - TTL Compatible - **■** Common Data Input and Output - High Reliability 28-Pin 600 Mil PDIP (P) and 28-Pin SOP (PG) Package Types Intel's 5164SL is a 8192-word by 8-bit CMOS static RAM fabricated using CMOS Silicon Gate process. The 5164SL is placed in a standby or reduced power consumption mode by asserting either CS input ( $\overline{\text{CS}}_1$ , $\text{CS}_2$ ) false. When in standby mode, the device is deselected and the outputs are in a high impedance state, independent of the $\overline{\text{WE}}$ input. When device is deselected, standby current is reduced to 2 $\mu$ A typ. @ 25°C. The device will remain in standby mode until both pins are asserted true again. The device has a data retention mode that guarantees that data will remain valid at minimum $V_{\text{CC}}$ of 2.0V. Figure 1. Block Diagram www.DataSheet.in | Pin Con | nections | | Pin Names | |-------------------------------|-----------------------------|----------------------------------|-------------------| | NC 1 | <b>ا</b> الم | A <sub>0</sub> -A <sub>1</sub> ; | Address Input | | A <sub>12</sub> | 28 V <sub>CC</sub><br>27 WE | D <sub>0</sub> -D <sub>7</sub> | Data Input/Output | | A <sub>7</sub> = 3 | 26 CS <sub>2</sub> | CS <sub>1</sub> | Chip Select One | | <b>^6ቯ</b> ⁴ | 25 A <sub>8</sub> | CS <sub>2</sub> | Chip Select Two | | A <sub>5</sub> $\int_{0}^{5}$ | 24 A <sub>9</sub> | WE | Write Enable | | A4 G 6<br>A3 G 7 | 23 A <sub>11</sub><br>22 OE | ŌĒ | Output Enable | | A <sub>2</sub> = 8 | 21 A <sub>10</sub> | V <sub>CC</sub> | Power | | A <sub>1</sub> <b>口</b> 9 | 20 <b>□</b> CS <sub>1</sub> | GND | Ground | | A <sub>0</sub> $\Box$ 10 | 19 D <sub>7</sub> | | | | $D_0 = 11$ | 18 D <sub>06</sub> | | | | D <sub>1</sub> 🗖 12 | 17 D <sub>05</sub> | | | | D <sub>2</sub> 🗖 13 | 16 D D4 | | | | GND ☐ 14 | 15 D <sub>3</sub> | | | | <u> </u> | 240570-2 | | | ## **Device Operation** The 5164SL has three control inputs: Two Chip Selects $(\overline{CS}_1, CS_2)$ and Write Enable $(\overline{WE})$ . $\overline{WE}$ is the data control pin and should be used to gate data at the I/O pins. A write cycle starts at the lowest transition of $\overline{CS}_1$ , low $\overline{WE}$ or high $CS_2$ and ends at the earliest transition of $\overline{\text{CS}}_1$ , high WE or low CS2. Out Enable (OE) is used for precise control of the outputs. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices. | CS₁ | CS <sub>2</sub> | WE | ŌĒ | Mode | 1/0 | Power | | |-----|-----------------|----|----|---------|------------------|---------|--| | н | X | х | Х | Standby | High Z | Standby | | | X | L | х | Х | Standby | High Z | Standby | | | L | н | L | X | Write | D <sub>IN</sub> | Active | | | L | Н | н | L | Read | D <sub>OUT</sub> | Active | | | L | Н | Н | Н | Read | High Z | Active | | **Table 1. Mode Selection Truth Table** # www.DataSheet.in 2 #### ABSOLUTE MAXIMUM RATINGS NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS Voltage referenced to VSS, TA = 0°C to 70°C | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|--------------------|------|-----|-----------------------|-------| | V <sub>CC</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | V <sub>SS</sub> | Ground | 0 | 0 | 0 | ٧ | | V <sub>IH</sub> | Input High Voltage | 2.2 | _ | V <sub>CC</sub> + 0.3 | ٧ | | V <sub>IL</sub> | Input Low Voltage | -0.3 | _ | 0.8 | V | #### NOTE: 1. During transitions, the inputs may undershoot to -3.5V for periods less than 20 ns. ## **CAPACITANCE** $T_A = 25^{\circ}C$ , f = 1.0 MHz | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------------------|-----|-----|-------| | C <sub>IN1</sub> | Input Capacitance (V <sub>IN</sub> = 0V) | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance (V <sub>OUT</sub> = 0V) | _ | 8 | pF | #### NOTE: This parameter is sampled and not 100% tested. #### DC AND OPERATING CHARACTERISTICS Recommended Operating Conditions unless otherwise noted | Symbol | Parameter Operating Current Dynamic Current | | Min | Typ* | Max | Units | Test Conditions | |------------------|----------------------------------------------|-----------|-----|------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | I <sub>CC1</sub> | | | _ | 30 | 50 | mA | CS1 = V <sub>IL</sub> , CS2 = V <sub>IH</sub><br>I/O Open, V <sub>CC</sub> = Max | | I <sub>CC2</sub> | | | _ | 40 | 70 | mA | T <sub>CYC</sub> = Min, V <sub>CC</sub> = Max<br>I/O Open | | I <sub>SB</sub> | | | | 1 | 3 | mA | CS1 = V <sub>IH</sub> or CS2 = V <sub>IL</sub> | | I <sub>SB1</sub> | B1 Standby Current | STD | | 0.2 | 2 | mA | $\overline{\text{CS1}} \ge \text{V}_{\text{CC}} - 0.2\text{V}$ | | | | L | _ | 2 | 100 | μΑ | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} < 0.2V$ | | I <sub>SB2</sub> | Ourient | STD | | 0.2 | 2 | mA | CS2 ≤ V <sub>CC</sub> - 0.2V | | | | L | _ | 2 | 100 | μΑ | $V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ | | I <sub>LI</sub> | Input Load Current | | -2 | _ | 2 | μΑ | $V_{CC} = Max$ $V_{IN} = GND \text{ to } V_{CC}$ | | ILO | Output Leakage | | -2 | | 2 | μΑ | $\overline{\text{CS1}} = \text{V}_{\text{IH}}, \text{CS2} = \text{V}_{\text{IL}}$ $\text{V}_{\text{OUT}} = \text{Ground to V}_{\text{CC}}$ | | VoH | Output High Voltage | | 2.4 | _ | | V | I <sub>OH</sub> = -1.0 mA | | V <sub>OL</sub> | Output Lov | v Voltage | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.1 mA | <sup>\*</sup>Typ: $V_{CC} = 5V$ , $T_A = 25$ °C ## **DATA RETENTION ELECTRICAL CHARACTERISTICS** | Symbol | Parameter | Min | Тур | Max | Units | Test Conditions | |------------------|--------------------------------------|-------------------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CDR</sub> | Voltage for Data Retention | 2 | | _ | ٧ | | | ICCDR | Data Retention Current | | 2 | 50 | μΑ | $\label{eq:control_control} \begin{split} \overline{CS1} &\geq V_{CC} - 0.2 \text{V, } V_{CC} = 3 \text{V} \\ V_{IN} &\geq V_{CC} - 0.2 \text{V or } V_{IN} \leq 0.2 \text{V} \end{split}$ | | | | | 2 | 50 | μΑ | $\begin{aligned} & \text{CS2} \leq \text{0.2V, V}_{\text{CC}} = \text{3V} \\ & \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - \text{0.2V or V}_{\text{IN}} \leq \text{0.2V} \end{aligned}$ | | t <sub>CDR</sub> | Chip Deselect to Data Retention Time | 0 | _ | _ | ns | | | t <sub>R</sub> | Operation Recovery Time | t <sub>RC</sub> * | _ | _ | ns | | #### NOTES: 1. ${}^*t_{RC}$ = Read Cycle Time 2. Typ: $V_{CC}$ = 3V, $T_A$ = 25°C ## DATA RETENTION WAVEFORM (No. 1) (CS1 Controlled) # DATA RETENTION WAVEFORM (No. 2) (CS2 Controlled) ## **AC TEST CONDITIONS** | Input Pulse Levels | 0.8V to 2.4V | |---------------------------|----------------------| | Input Rise and Fall Times | 5 ns | | Timing Reference Level | 1.5V | | Output Load | .1 TTL Load + 100 pF | # AC CHARACTERISTICS (READ CYCLE) $T_A=0^{\circ}C$ to 70°C, $V_{CC}=5V~\pm10\%$ ## **READ CYCLE** | Symbol | Parameter | 5164 | SL-10 | Units | |------------------|------------------------------------------|------|-------|-------| | Symbol | Parameter | Min | Max | Units | | t <sub>RC</sub> | READ Cycle Time | 100 | | ns | | t <sub>AA</sub> | Address Access Time | | 100 | ns | | tACS | Chip Select Access Time* | | 100 | ns | | t <sub>OH</sub> | Output Hold from<br>Address Change | 10 | | ns | | t <sub>CLZ</sub> | Chip Selection to<br>Output in Low Z* | 10 | | ns | | t <sub>CHZ</sub> | Chip Deselection to<br>Output in High Z* | 0 | 35 | ns | | toe | Output Enable Access Time | 55 | | ns | | tolz | Output Enable to<br>Output in Low Z | 5 | | ns | | tонz | Output Disable to<br>Output in High Z | 0 | 35 | ns | <sup>\*</sup>Timing parameters referenced to both CS1 and CS2. ## **TIMING DIAGRAMS (READ CYCLE)** ### **READ CYCLE 1(1, 2, 4)** ### **READ CYCLE 2(1, 3, 4, 6)** ## **READ CYCLE 3(1, 4, 7)** ### **READ CYCLE 4(1)** #### **NOTES:** - 1. WE is high for READ cycle. - 2. Device is continuously selected $\overline{CS1} = V_{IL}$ and $CS2 = V_{IH}$ . 3. Address valid prior to or coincident with $\overline{CS1}$ transition low. 4. $\overline{OE} = V_{IL}$ . - 5. Transition is measured ±500 mV from steady state. This parameter is sampled and not 100% tested. - 6. CS2 is high. - 7. CS1 is low. # **AC CHARACTERISTICS (WRITE CYCLE)** ## WRITE CYCLE | Cumbal | Parameter | 5164 | SL-10 | 11-14- | |-----------------|---------------------------------------|------|-------|--------| | Symbol | Parameter | Min | Max | Units | | twc | Write Cycle Time | 100 | | ns | | t <sub>CW</sub> | Chip Selection to<br>End of Write | 70 | | ns | | t <sub>AW</sub> | Address Valid to<br>End of Write | 80 | | ns | | t <sub>AS</sub> | Address Set-Up Time | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width | 60 | | ns | | t <sub>WR</sub> | Write Recovery Time | 15 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 40 | | ns | | t <sub>DH</sub> | Data Hold Time | 15 | | ns | | twHZ | Write Enable to<br>Output in High Z | 0 | 35 | ns | | tow | Output Active from<br>End of Write | 10 | | ns | | tонz | Output Disable to<br>Output in High Z | 0 | 35 | ns | # TIMING DIAGRAMS (WRITE CYCLE) ## WRITE CYCLE 1(1) ## TIMING DIAGRAMS (WRITE CYCLE) (Continued) ### WRITE CYCLE 2(1,6) #### NOTES: - 1. WE must be high during address transitions. - 2. A write occurs during the overlap (twp) of a low CS, a high CS, and a low WE. - 3. two is measured from the earlier of CS or WE going high or CS going low to the end of write cycle. - 4. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be - 5. If the CS low transition or the CS high transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state. - 6. $\overline{OE}$ is continuously low ( $\overline{OE} = V_{IL}$ ) - 7. DOUT is the same phase of write data of this write cycle. - 8. Dour is the read data of next address. 9. If CS is low and CS is high during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 10. Transition is measured ±500 mV from steady state. This parameter is sampled and not 100% tested. - 11. tow is measured from the later of CS going low or CS going high to the end of write. ## PACKAGE OUTLINES Figure 2. 28-Lead Plastic Dual In-Line Package Figure 3. 28-Lead Small Out-Line Package (PG)