

## Synchronous rectifier smart driver for LLC resonant converter

Preliminary data

### Features

- Secondary-side synchronous rectifier controller optimized for LLC resonant converter
- Safe management of load transient, light load and start-up condition
- Intelligent automatic sleep mode at light load
- Dual gate driver for n-channel MOSFETs with 1 A source and 3.5 A sink drive current
- Operating voltage range 4.5 to 32 V
- Programmable UVLO with hysteresis
- 250 µA quiescent consumption
- Operating frequency up to 500 kHz
- SO8 package

### Applications

- All-in-one PC
- High-power AC-DC adapters
- 80+/85+ compliant ATX SMPS
- 90+/92+ compliant server SMPS
- Industrial SMPS

### Description

The SRK2000 smart driver implements a control scheme specific for secondary-side synchronous rectification in LLC resonant converters that use a transformer with center-tap secondary winding for full-wave rectification.

It provides two high-current gate-drive outputs, each capable of driving one or more N-channel Power MOSFETS. Each gate driver is controlled separately and an interlock logic circuit prevents the two synchronous rectifier MOSFETS from conducting simultaneously.

The control scheme in this IC provides for each synchronous rectifier being switched on as the corresponding half-winding starts conducting and



switched off as its current goes to zero. A unique feature of this IC is its intelligent automatic sleep mode. It allows the detection of a low-power operating condition for the converter and puts the IC in a low consumption sleep-mode where gate driving is stopped and quiescent consumption is reduced. In this way, converter's efficiency improves at light load, where synchronous rectification is no more beneficial. The IC automatically exits from sleep-mode and restarts switching as it recognizes that the load for the converter has increased.

A noticeable feature is the very low external component count required.

#### VCC (4.5/v) (4.5/v)

### Figure 1. Internal block diagram

Table 1. Device summary

| Order code | Package | Packing       |  |  |
|------------|---------|---------------|--|--|
| SRK2000D   | SO-8    | Tube          |  |  |
| SRK2000DTR | 30-8    | Tape and reel |  |  |

August 2010

Doc ID 17811 Rev 1

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

## Contents

| 1 | Pin d | escription                            |
|---|-------|---------------------------------------|
| 2 | Maxir | num ratings                           |
| 3 | Туріс | al application schematic5             |
| 4 | Elect | rical characteristics6                |
| 5 | Appli | cation information8                   |
|   | 5.1   | EN pin: pin function and usage 8      |
|   |       | 5.1.1 Pull-up resistor configuration8 |
|   |       | 5.1.2 Resistor divider configuration9 |
|   |       | 5.1.3 Remote on/off control           |
|   | 5.2   | Drain voltage sensing 11              |
|   | 5.3   | Gate driving                          |
|   | 5.4   | Intelligent automatic sleep-mode 13   |
|   | 5.5   | Layout guidelines 14                  |
| 6 | Packa | age mechanical data 15                |
| 7 | Revis | ion history                           |



## 1 Pin description





| n.     | Name         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | SGND         | Signal Ground. Return of the bias current of the device and 0 volt reference for drain-to-source voltage monitors of both sections. Route directly this pin to PGND.                                                                                                                                                                                                                                                                                                                                                                               |
| 2      | EN           | Drain voltage threshold setting for synchronous rectifier MOSFET turn-off. UVLO threshold programming. This pin will typically be biased by either a pull-up resistor connected to Vcc or by a resistor divider sensing Vcc. Pulling the pin to ground will disable the gate driver outputs GD1 and GD2, thus it can be used as Enable input as well.                                                                                                                                                                                              |
| 3<br>4 | DVS1<br>DVS2 | Drain voltage sensing for sections 1 and 2. These pins are to be connected to<br>the respective drain terminals of the corresponding synchronous rectifier<br>MOSFET via limiting resistors. When the voltage on either pin goes negative,<br>the corresponding synchronous rectifier MOSFET is switched on; as its<br>(negative) voltage exceeds a threshold defined by the EN pin, the MOSFET is<br>switched off. An internal logic rejects switching noise, however extreme care in a<br>proper routing of the drain connection is recommended. |
| 5<br>7 | GD2<br>GD1   | Gate driver output for sections 2 and 1. Each totem pole output stage is able to drive power MOSFETs with a peak current of 1 A source and 3.5 A sink. The high-level voltage of these pins is clamped at about 12V to avoid excessive gate voltages in case the device is supplied with a high Vcc.                                                                                                                                                                                                                                               |
| 6      | PGND         | Power ground. Return for gate drive currents. Route this pin to the common point where the source terminals of both synchronous rectifier MOSFETs are connected.                                                                                                                                                                                                                                                                                                                                                                                   |
| 8      | Vcc          | Supply Voltage of the device. A small bypass capacitor (0.1 $\mu$ F typ.) to SGND, located as close to IC's pins as possible, might be useful to get a clean supply voltage for the internal control circuitry. A similar bypass capacitor to PGND, again located as close to IC's pins as possible, might be an effective energy buffer for the pulsed gate-drive currents.                                                                                                                                                                       |





Figure 3. Typical system block diagram



57

## 2 Maximum ratings

| Table 3. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
| Table 5. | Absolute | maximum | raunys  |

| Symbol                 | Pin     | Parameter                                      | Value                    | Unit |
|------------------------|---------|------------------------------------------------|--------------------------|------|
| Vcc                    | 8       | Dc supply voltage                              | -0.3 to Vcc <sub>Z</sub> | V    |
| Icc <sub>Z</sub>       | 8       | Internal Zener maximum current                 | 25                       | mA   |
|                        | 2, 3, 4 | Analog inputs voltage rating                   | -0.3 to Vcc <sub>Z</sub> | V    |
| I <sub>DVS1,2_sk</sub> | 3, 4    | Analog inputs max. sink current (single pin)   | 25                       | mA   |
| I <sub>DVS1,2_sr</sub> | 3, 4    | Analog inputs max. source current (single pin) | -5                       | mA   |

| Table 4. | Thermal data |
|----------|--------------|
|          | invinui auta |

| Symbol            | Parameter                                    | Value      | Unit |
|-------------------|----------------------------------------------|------------|------|
| R <sub>thJA</sub> | Max. thermal resistance, junction-to-ambient | 150        | °C/W |
| Ptot              | Power dissipation $@T_A = 50 \ ^{\circ}C$    | 0.65       | W    |
| TJ                | Junction temperature operating range         | -40 to 150 | °C   |
| T <sub>stg</sub>  | Storage temperature                          | -55 to 150 | °C   |

## **3** Typical application schematic



Figure 4. Typical application schematic

## 4 Electrical characteristics

 $T_J$  = -25 to 125 °C,  $V_{CC}$  = 12 V,  $C_{GD1}$  =  $C_{GD2}$  = 4.7 nF, EN =  $V_{CC};$  unless otherwise specified; typical values refer to  $T_J$  = 25 °C

| Table 5.                | Electrical characteristics                      |                                          |            |                  |      |      |  |  |
|-------------------------|-------------------------------------------------|------------------------------------------|------------|------------------|------|------|--|--|
| Symbol                  | Parameter Test condition                        |                                          | Min.       | Тур.             | Max. | Unit |  |  |
| Supply volt             | age                                             |                                          | -          |                  |      |      |  |  |
| V <sub>CC</sub>         | Operating range                                 | After turn-on                            | 4.5        |                  | 32   | V    |  |  |
| V <sub>CCOn</sub>       | Turn-on threshold                               | (1)                                      | 4.25       | 4.5              | 4.75 | V    |  |  |
| V <sub>CCOff</sub>      | Turn-off threshold                              | (1)                                      | 4          | 4.25             | 4.5  | V    |  |  |
| Hys                     | Hysteresis                                      |                                          |            | 0.25             |      | V    |  |  |
| Vcc <sub>Z</sub>        | Zener voltage                                   | Icc <sub>Z</sub> = 20 mA                 | 33         | 36               | 39   | V    |  |  |
| Supply cur              | rent                                            |                                          | •          |                  | •    | •    |  |  |
| I <sub>start-up</sub>   | Start-up current                                | Before turn-on, Vcc = 4 V                |            | 45               | 70   | μA   |  |  |
| lq                      | Quiescent current                               | After turn-on                            |            | 250              | 500  | μA   |  |  |
| I <sub>CC</sub>         | Operating supply current                        | @ 300 kHz                                |            | 35               |      | mA   |  |  |
| lq                      | Quiescent current                               | EN = SGND                                |            | 150              | 250  | μA   |  |  |
| Drain sensi             | ng inputs and synch functi                      | ons                                      |            |                  |      | -    |  |  |
| V <sub>DVS1,2_H</sub>   | Upper clamp voltage                             | I <sub>DVS1,2</sub> = 20 mA              |            | Vcc <sub>Z</sub> |      | V    |  |  |
| I <sub>DVS1,2_b</sub>   | Input bias current                              | $V_{DVS1,2} = 0$ to Vcc <sup>(2)</sup>   | -1         |                  | 1    | μA   |  |  |
| V <sub>DVS1,2_A</sub>   | Arming voltage<br>(positive-going edge)         |                                          |            | 1.4              |      | v    |  |  |
| V <sub>DVS1,2_PT</sub>  | Pre-triggering voltage<br>(negative-going edge) |                                          |            | 0.7              |      | v    |  |  |
| V <sub>DVS1,2_TH</sub>  | Turn-on threshold                               |                                          | -250       | -200             | -180 |      |  |  |
| I <sub>DVS1,2_On</sub>  | Turn-on source current                          | V <sub>DVS1,2</sub> = -250 mV            |            | -50              |      | μA   |  |  |
| V                       | Turn-off threshold                              | $R = 680 \text{ k}\Omega$ from EN to Vcc | -18        | -25              | -32  | mV   |  |  |
| V <sub>DVS1,2_Off</sub> | (positive-going edge)                           | $R = 270 \text{ k}\Omega$ from EN to Vcc | -9 -12.5 - |                  | -16  | IIIV |  |  |
| T <sub>PD_On</sub>      | Turn-on debounce delay                          | After sourcing I <sub>DS1,2_On</sub>     |            | 250              |      | ns   |  |  |
| T <sub>PD_Off</sub>     | Turn-off propagation delay                      | After crossing V <sub>DS1,2_Off</sub>    |            |                  | 60   | ns   |  |  |
| T <sub>ON_min</sub>     | Minimum ON-time                                 |                                          |            | 150              |      | ns   |  |  |
| D <sub>OFF</sub>        | Min. operating duty-cycle                       |                                          |            | 40               |      | %    |  |  |
| D <sub>ON</sub>         | Restart duty-cycle                              |                                          |            | 60               |      | %    |  |  |
| Gate-drive              | enable function                                 |                                          |            |                  |      |      |  |  |
| V <sub>EN_On</sub>      | Enable threshold                                | Positive going edge <sup>(1)</sup>       | 1.7        | 1.8              | 1.9  | V    |  |  |
| Hyst                    | Hysteresis                                      | Below V <sub>EN_On</sub>                 |            | 45               |      | mV   |  |  |

### Table 5.Electrical characteristics

Doc ID 17811 Rev 1



| Table 5.              | Electrical characteristics (continued) |                                                         |       |      |      |      |  |
|-----------------------|----------------------------------------|---------------------------------------------------------|-------|------|------|------|--|
| Symbol                | Parameter Test condition               |                                                         | Min.  | Тур. | Max. | Unit |  |
| I <sub>EN</sub>       | Bias current                           | $V_{EN} = V_{EN_On}$                                    |       |      | 1    | μA   |  |
| Turn-off thr          | eshold selection                       |                                                         |       |      |      |      |  |
| V <sub>EN-Th</sub>    | Selection threshold                    | $V_{CC} = V_{CCOn}$                                     | 0.32  | 0.36 | 0.40 | V    |  |
| I <sub>EN</sub>       | Pull-down current                      | $V_{EN} = V_{EN_{Th}}, V_{CC} = V_{CCOn}$               | 7     | 10   | 13   | μA   |  |
| Gate driver           | S                                      |                                                         |       |      |      |      |  |
| M                     | Output high voltage                    | I <sub>GDsource</sub> = 5 mA                            | 11.75 | 11.9 |      | v    |  |
| V <sub>GDH</sub>      |                                        | I <sub>GDsource</sub> = 5 mA, Vcc = 5 V                 | 4.75  | 4.9  |      |      |  |
| N/                    |                                        | I <sub>GDsink</sub> = 200 mA                            |       | 0.2  |      | v    |  |
| V <sub>GDL</sub>      | Output low voltage                     | $I_{GDsink} = 200 \text{ mA}, \text{Vcc} = 5 \text{ V}$ |       | 0.2  |      |      |  |
| I <sub>sourcepk</sub> | Output source peak current             |                                                         |       | -1   |      | Α    |  |
| I <sub>sinkpk</sub>   | Output sink peak current               |                                                         |       | 3.5  |      | Α    |  |
| t <sub>f</sub>        | Fall time                              |                                                         |       | 18   |      | ns   |  |
| t <sub>r</sub>        | Rise time                              |                                                         |       | 40   |      | ns   |  |
| V <sub>GDclamp</sub>  | Output clamp voltage                   | I <sub>GDsource</sub> = 5 mA; Vcc = 20 V                | 12    | 13   | 15   | V    |  |
| V <sub>GDL_UVLO</sub> | UVLO saturation                        | Vcc = 0 to V <sub>CCon</sub><br>Isink = 5 mA            |       | 1    | 1.3  | v    |  |

 Table 5.
 Electrical characteristics (continued)

1. Parameters tracking each other

2. For Vcc>30 V I<sub>DVS1,2 b</sub> could be greater than 1  $\mu$ A because of the possible current contribution of the internal clamp zener (few tens of  $\mu$ A)



## 5 Application information

### 5.1 EN pin: pin function and usage

The pin may perform three different functions: it sets the threshold  $V_{DVS1,2_Off}$  for the drainto-source voltage of either Synchronous Rectifier (SR) power MOSFET to determine their turn-off in each conduction cycle; it allows the user to program the UVLO thresholds of the gate drivers and can be used as Enable (remote on/off control).

### 5.1.1 Pull-up resistor configuration

At start-up, an internal 10  $\mu$ A current sink (I<sub>EN</sub>) is active as long as the device supply voltage Vcc is below the start-up threshold V<sub>CCOn</sub>. The moment Vcc equals V<sub>CCOn</sub>, (4.5 V typical) the voltage V<sub>EN</sub> on the EN pin determines the turn-off threshold V<sub>DVS1,2\_Off</sub> for the drain voltage of both synchronous rectifiers during their cycle-by-cycle operation: if V<sub>EN</sub> < V<sub>EN\_Th</sub> (= 0.36 V) the threshold will be set at -25 mV, otherwise at -12 mV. Once the decision is made, the setting will be frozen as long as Vcc is greater than the turn-off level V<sub>CCOff</sub> (4.25 V typical).

A simple pull-up resistor R<sub>1</sub> to Vcc can be used to set  $V_{DVS1,2}$ \_Off turn-off threshold. The voltage on the EN pin as the device turns on is given by:

$$V_{EN} = V_{CCOn} - I_{EN} R1$$

Then, considering worst-case scenarios, we have:

 $\begin{array}{rcl} \text{R1} > 633 \ \text{k}\Omega & \rightarrow & \text{V}_{\text{DVS1,2}\_\text{Off}} = -25 \ \text{mV} \end{array}$   $\text{R1} < 296 \ \text{k}\Omega & \rightarrow & \text{V}_{\text{DVS1,2}\_\text{Off}} = -12 \ \text{mV} \end{array}$ 

Some additional margin (equal to resistor's tolerance) needs to be considered; assuming 5% tolerance, it is possible to suggest the use of the standard values  $R_1 = 680 \text{ k}\Omega$  in the first case and  $R_1 = 270 \text{ k}\Omega$  in the second case.

Figure 5. EN pin biased with a pull-up resistor (for logic-level MOSFET driving)





As Vcc exceeds V<sub>CCOn</sub> the internal current sink I<sub>EN</sub> is switched off and the enable function is activated. The voltage on the pin is then compared to an internal reference V<sub>EN\_On</sub> set at 1.8 V: if this threshold is exceeded the gate drivers GD1 and GD2 will be enabled and the SR MOSFETs will be operated; otherwise, the device will stay in an idle condition and the SR MOSFETs in the off state.

Using the pull-up resistor R<sub>P</sub> the voltage on the EN pin will rise as I<sub>EN</sub> is switched off and tend to Vcc, thus exceeding V<sub>EN\_On</sub> and enabling the operation of both SR MOSFETs. Essentially, this results in enabling gate driving as Vcc exceeds V<sub>CCOn</sub> and disabling it as Vcc falls below V<sub>CCOn</sub>. This configuration is thereby suggested when SR MOSFETs are logic-level type.

### 5.1.2 Resistor divider configuration

To enable gate-driving with a Vcc voltage higher than a predefined value  $V_{CC\_G}$ , to properly drive standard SR MOSFET, the EN pin will be biased by a resistor divider (R1 upper resistor, R2 lower resistor) whose values will be chosen so as to exceed  $V_{EN\_On}$  when Vcc =  $V_{CC\_G}$  and set the desired  $V_{DVS1,2\_Off}$  level as well. Note that, with a falling Vcc, gate-driving will be disabled at a Vcc level about 2.5% lower than  $V_{CC\_G}$ , because of the 45 mV hysteresis of the comparator.

The equations that describe the circuit in the two crucial conditions Vcc =  $V_{CCOn}$  (when the decision of the  $V_{DVS1,2}$ \_Off level is made) and Vcc =  $V_{CC_G}$  (when gate driving is to be enabled) are respectively:

## Figure 6. EN pin biased with a resistor divider to program the gate-drive UVLO threshold $V_{CC\ G}$



**Equation 1** 

$$\begin{cases} \frac{V_{CCOn} - V_{EN}}{R1} = I_{EN} + \frac{V_{EN}}{R2} \\ V_{CC_G} \frac{R2}{R1 + R2} = V_{EN_ON} \end{cases}$$

Solving these equations for  $R_1$  and  $R_2$  we get:



#### **Application information**

#### **Equation 2**

$$\begin{cases} R1 = \frac{V_{CCOn} - V_{EN} \frac{V_{CC\_G}}{V_{EN\_On}}}{I_{EN}} \\ R2 = R1 \frac{V_{EN\_On}}{V_{CC\_G} - V_{EN\_On}} \end{cases}$$

If V<sub>CC\_G</sub> is not too low (<8÷9 V) its tolerance is not critical because related only to that of V<sub>EN\_On</sub> (±5.6%) and of the external resistors R1, R2 (±1% each is recommended). Then, some care needs to be used only as far as the selection of the -12/-25 mV threshold is concerned: in fact, the large spread of I<sub>EN</sub> will considerably affect the voltage on the EN pin as the device turns on, value that can be found by solving the first of (1) for V<sub>EN</sub>:

#### **Equation 3**

$$V_{EN} = \frac{V_{CCOn} - I_{EN} R1}{1 + \frac{R1}{R2}}$$

A couple of examples will clarify the suggested calculation methodology.

Example 1  $V_{CC G} = 10 V$ ,  $V_{DVS1,2 Off} = -25 mV$ .

In this case V<sub>EN</sub> must be definitely lower than the minimum value of V<sub>EN\_Th</sub> (= 0.32 V). From the second of (2), the nominal ratio of R1 to R2 will be (10 - 1.8) / 1.8 = 4.555. Substituting the appropriate extreme values in (3) it must be  $(4.75 - 7 \cdot 10^{-6} \cdot \text{R1}) / (1 + 4.555) < 0.32$ ; solving for R1 yields R1 > 425 kΩ; let us consider an additional 4% margin to take both the tolerance and the granularity of the R1 and R2 values into account, so that: R1 > 425  $\cdot 1.04 = 442 \text{ k}\Omega$ . Choose R1 = 442 kΩ (E48 standard value) and, from the second of (2), R2 = 442/4.555 = 97 kΩ; use 97.6 kΩ (E48 standard value).

**Example 2**  $V_{CC}$  <sub>G</sub> = 10 V,  $V_{DVS1.2}$  <sub>Off</sub> = - 12 mV.

In this case V<sub>EN</sub> must be definitely higher than the maximum value of V<sub>EN\_Th</sub> (= 0.40 V). from the second of (2), the nominal ratio of R1 to R2 will be (10 - 1.8) / 1.8 = 4.555. Substituting the appropriate extreme values in (3) it must be  $(4.25 - 13 \cdot 10^{-6} \cdot R1) / (1 + 4.555) > 0.4$ ; solving for R1 yields R1 < 156 k $\Omega$ ; with 4% additional margin R1 < 156/1.04 = 150 k $\Omega$ . Choose R1 = 147 k $\Omega$  (E48 standard value) and, from the second of (2), R2 = 147/4.555 = 32.3 k $\Omega$ ; use 32.4 k $\Omega$  (E48 standard value).

Note: In both examples the gate drivers will be disabled as Vcc falls below 9.75 V (nominal value), as the voltage on the EN pin falls 45 mV below V<sub>EN On</sub>.



### 5.1.3 Remote on/off control

Whichever configuration is used, since a voltage on the EN pin 45 mV below V<sub>EN\_On</sub> disables the gate drivers, any small-signal transistor can be used to pull down the EN pin and force the gate drivers in an off state.

Finally, it should be noted that during power-up, power-down and under overload or short circuit conditions the gate drivers will be shut down if the Vcc voltage is insufficient: <  $V_{CCOff}$  in case of pull-up resistor configuration, <  $0.975 \cdot V_{CC\_G}$  in case of resistor divider configuration (the coefficient 0.975 depends on the hysteresis on the enable pin threshold).

## 5.2 Drain voltage sensing

In the following explanations, it is assumed that the reader is familiar with the LLC resonant half-bridge topology and its waveforms, especially those on the secondary side with a center-tap transformer winding for full-wave rectification.

To understand the polarity and the level of the current flowing in the SR MOSFETs (or their body diodes, or diodes in parallel to the MOSFETs) the IC is provided with two pins, DVS1-2, able to sense the voltage level of the MOSFET's drain.



Figure 7. Typical waveform seen on the drain voltage sensing pins

The logic that controls the driving of the two SR MOSFETs is based on two gate-driver state machines working in parallel in an interlocked way to avoid switching on both gate drivers at the same time.

There are four significant drain voltage thresholds: the first one,  $V_{DVS1,2\_A}$  (= 1.4 V), sensitive to positive-going edges, arms the opposite gate driver (interlock function); the second one  $V_{DVS1,2\_PT}$  (=0.7 V), sensitive to negative-going edges provides a pre-trigger of the gate driver; the third one is the (negative) threshold  $V_{TH-ON}$  that triggers the gate driver as the body diode of the SR MOSFET starts conducting; the fourth one is the internal (negative) threshold  $V_{DVS1,2\_Off}$  where the SR MOSFET is switched off (selectable between -12 mV or -25 mV by properly biasing the EN pin.

The value of the on threshold V<sub>TH-ON</sub> is affected by the external resistor in series to each pin DVS1-2 needed essentially to limit the current that might be injected into the pins when one SR MOSFET is off and the other SR MOSFET is conducting. In fact, on the one hand, when one MOSFET is off (and the other one is conducting) its drain-to-source voltage is slightly





#### **Application information**

higher than twice the output voltage; if this exceeds the voltage rating of the internal clamp (Vcc<sub>Z</sub> = 36 V typ.) a series resistor R<sub>D</sub> has to limit the injected current below an appropriate value, lower than the maximum rating (25 mA) and taking the related power dissipation into account. On the other hand, when current starts flowing into the body diode of one MOSFET (or in the diode in parallel with the MOSFET), the drain-to-source voltage is negative ( $\cong$ -0.7 V); when the voltage on pins VDS1-2 reaches the threshold V<sub>DVS1,2\_TH</sub> (-0.2V typ.) an internal current source I<sub>DVS1,2\_On</sub> is activated; as this current exceeds 50 µA, the gate of the MOSFET is turned on. Therefore, the actual triggering threshold can be determined by the following formula:

$$V_{TH-ON} = R_D \cdot I_{DVS1,2On} + V_{DVS1,2} \quad TH$$

For instance, with R<sub>D</sub> = 2 kΩ, the triggering threshold will be located at -(2 kΩ  $\cdot$  50 µA) - 0.2 V = -0.3 V.

To avoid false triggering of the gate driver, a debounce delay  $T_{PD_On}$  (= 250 ns) is used after sourcing  $I_{DS1,2_On}$  (i.e. the current sourced by the pin must exceed 50 µA for more than 250 ns before the gate driver is turned on). This delay is not critical for the converter's efficiency because the initial current is close to zero or anyway much lower than the peak value.

Once the SR MOSFET has been switched on, its drain-to-source voltage drops to a value given by the flowing current times the MOSFET  $R_{DS(on)}$ . Again, since the initial current is low, the voltage drop across the  $R_{DS(on)}$  might exceed the turn-off threshold  $V_{DVS1,2_Off}$ , and determine an improper turn-off. To prevent this, the state machine enables the turn-off comparator referenced to  $V_{DVS1,2_Off}$  only in the second half of the conduction cycle, based on the information of the duration of the previous cycle. In the first half of the conduction cycle only an additional comparator, referenced to zero, is active to prevent the current of the SR MOSFET from reversing, which would impair the operation of the LLC converter.

Once the threshold V<sub>DVS1,2\_Off</sub> is crossed (in the second half of the conduction cycle) and the GATE is turned off, the current will again flow through the body diode causing the drain-to-source voltage to have a negative jump, going again below V<sub>TH-ON</sub>. The interlock logic, however, prevents a false turn-on.

It is worth pointing out that, due to the fact that each MOSFET is turned on after its body diode starts conducting, the ON transition happens with the drain-source voltage equal to the body diode forward drop; therefore there is neither Miller effect nor switching losses at MOSFET turn-on. Also at turn-off the switching losses are not present, in fact the current is always flowing from source to drain and, when the MOSFET is switched off, it goes on flowing through the body diode (or the external diode in parallel to the MOSFET).

Unlike at turn-on, the turn-off speed is critical to avoid current reversal on the secondary side, especially when the converter operates above the resonance frequency, where the current flowing through the MOSFET exhibits a very steep edge while decreasing down to zero: the turn-off propagation  $T_{PD}$  Off delay has a maximum value of 60 ns.

The interlock logic, in addition to checking for consistent secondary voltage waveforms (one MOSFET can be turned on only if the other one has a positive drain-to-source voltage >  $V_{DVS1,2_A}$ ) to prevent simultaneous conduction, allows only one switching per cycle: after one gate driver has been turned off, it cannot be turned on again before the other gate drive has had its own on/off cycle.





Figure 8. Typical connection of the SRK2000 to the SR MOSFET

### 5.3 Gate driving

The IC is provided with two high-current gate-drive outputs (1A source and 3.5 A sink), each capable of driving one or more N-channel Power MOSFETs. Thanks to the programmable gate-drive UVLO, it is possible to drive both standard MOSFETs and logic level MOSFETs.

The high-level voltage provided by the driver is clamped at  $V_{GDclamp}$  (=12 V) to avoid excessive voltage levels on the gate in case the device is supplied with a high Vcc.

The two gate drivers have a pull down capability that ensures the SR MOSFETs cannot be spuriously turned on even at low Vcc: in fact the drivers have a 1V (typical) UVLO saturation level at Vcc below the turn-on threshold.

## 5.4 Intelligent automatic sleep-mode

A unique feature of this IC is its intelligent automatic sleep-mode. The logic circuitry is able to detect a light load condition for the converter and stop gate driving, reducing also IC's quiescent consumption. This improves converter's efficiency at light load, where the power losses on the rectification body diodes (or external diodes in parallel to the MOSFETs) become lower than the power losses in the MOSFETs and those related to their driving.

The IC is also able to detect an increase of the converter's load and automatically restart gate driving.

The algorithm used by the intelligent automatic sleep-mode is based on a dual time measurement system. The duration of a switching cycle of an SR MOSFET (that is one half of the resonant converter switching period) is measured using a combination of the negative-going edge of the drain-to-source voltage falling below  $V_{DVS1,2\_PT}$  and the positive-going edge exceeding  $V_{DVS1,2\_A}$ .; the duration of the SR MOSFET conduction is measured from the moment its body diode starts conducting (drain-to source voltage falling below  $V_{TH-ON}$ ) to the moment the gate drive is turned off (in case the device is operating) or to the moment the body diode ceases to conduct (drain-to source voltage going over  $V_{TH-ON}$ ). While at full load the SR MOSFET conduction time occupies almost 100% of the switching cycle, as the load is reduced, the conduction time is reduced and as it falls below 40% ( $D_{OFF}$ ) of the SR MOSFET switching cycle the device enter sleep-mode. To prevent wrong decisions, the sleep mode condition must be confirmed for 16 consecutive switching



cycles of the resonant converter (i.e. 16 consecutive cycles for each SR MOSFET of the center-tap).

Once in sleep mode, SR MOSFET gate driving is re-enabled when the conduction time of the body diode (or the external diodes in parallel to the MOSFET) exceed 60% ( $D_{ON}$ ) of the switching cycles. Also in this case the decision is made considering the measurement on 8 consecutive switching cycles (i.e. 8 consecutive cycles for each SR MOSFET of the centertap). Furthermore, after each sleep mode entering/exiting transition, the timing is ignored for a certain number of cycles, to let the resulting transient in the output current fade out; then the time check is enabled. The number of ignored resonant converter switching cycles switching cycles is 128 after entering sleep mode and 256 after exiting the sleep mode.

## 5.5 Layout guidelines

The IC is designed with two grounds, SGND and PGND.

SGND is used as the ground reference for all the internal high precision analog blocks. PGND, instead, is the ground reference for all the noisy digital blocks, as well as the current return for the gate drivers. Additionally, it is also the ground for the ESD protection circuits. SGND is protected by ESD events versus PGND through two anti-parallel diodes.

When laying out the PCB, care must be taken in keeping the source terminals of both SR MOSFETS as close to one another as possible and routing the trace that goes to PGND separately from the load current return path. This trace should be as short as possible and be as close to the physical source terminals as possible. Doing the layout as more geometrically symmetrical as possible will help make the circuit operation as much electrically symmetrical as possible. SGND should be directly connected to PGND using a path as short as possible (under the device body).

Also drain voltage sensing should be done as physically close to the drain terminals as possible: any stray inductance involved by the load current that is in the drain-to-source voltage sensing circuit may significantly alter the current reading, leading to a premature turn-off of the SR MOSFET. It is worth mentioning that, especially in higher power applications or at higher operating frequencies, even the stray inductance of the internal wire bonding can be detrimental. In this case a cautious selection of the SR MOSFET package is required.

The usage of bypass capacitors between Vcc and both SGND and PGND is recommended. They should be low-ESR, low-ESL type and located as close to the IC pins as possible. Sometimes, a series resistor (in the ten) between the converter's output voltage and the Vcc pin, forming an RC filter along with the bypass capacitor, is useful to get a cleaner Vcc voltage.



5

## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

| Dim.             |      | mm.                  |      | inch  |       |       |
|------------------|------|----------------------|------|-------|-------|-------|
| Dini.            | Min  | Тур                  | Max  | Min   | Тур   | Max   |
| A                | 1.35 |                      | 1.75 | 0.053 |       | 0.069 |
|                  |      |                      |      |       |       |       |
| A1               | 0.10 |                      | 0.25 | 0.004 |       | 0.010 |
| A2               | 1.10 |                      | 1.65 | 0.043 |       | 0.065 |
| В                | 0.33 |                      | 0.51 | 0.013 |       | 0.020 |
| С                | 0.19 |                      | 0.25 | 0.007 |       | 0.010 |
| D <sup>(1)</sup> | 4.80 |                      | 5.00 | 0.189 |       | 0.197 |
| E                | 3.80 |                      | 4.00 | 0.15  |       | 0.157 |
| е                |      | 1.27                 |      |       | 0.050 |       |
| Н                | 5.80 |                      | 6.20 | 0.228 |       | 0.244 |
| h                | 0.25 |                      | 0.50 | 0.010 |       | 0.020 |
| L                | 0.40 |                      | 1.27 | 0.016 |       | 0.050 |
| k                |      | 0° (min.), 8° (max.) |      |       |       |       |
| ddd              |      |                      | 0.10 |       |       | 0.004 |

### Table 1. SO-8 mechanical data

1. Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side).

### Figure 9. Package dimensions



## 7 Revision history

### Table 6.Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 10-Aug-2010 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 17811 Rev 1