MM54C192/MM74C192 MM54C193/MM74C193

Decade Counte Binary Counter



# MM54C192/MM74C192 Synchronous 4-Bit Up/Down Decade Counter MM54C193/MM74C193 Synchronous 4-Bit Up/Down Binary Counter

# **General Description**

These up/down counters are monolithic complementary MOS (CMOS) integrated circuits. The MM54C192 and MM74C192 are BCD counters, while the MM54C193 and MM74C193 are binary counters.

Counting up and counting down is performed by two count inputs, one being held high while the other is clocked. The outputs change on the positive-going transition of this clock.

These counters feature preset inputs that are set when load is a logical "0" and a clear which forces all outputs to "0" when it is at a logical "1". The counters also have carry and borrow outputs so that they can be cascaded using no external circuitry.

### **Features**

- High noise margin 1V quaranteed Drive 2 LPTTL loads
- Tenth power TTL compatible ■ Wide supply range
- Synchronous 4-Bit Up/Down 3V to 15V
- Carry and borrow outputs for N-bit cascading
- Asynchronous clear
- High noise immunity

0.45 V<sub>CC</sub> (typ.)

## **Connection Diagram**



Order Number MM54C192, MM74C192, MM54C193 or MM74C193

RRD-B30M105/Printed in U. S. A.

TL/F/5901-1

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Pin  $$-0.3\mbox{V to V}_{\mbox{CC}} + 0.3\mbox{V}_{\mbox{CC}}$$ 

Operating Temperature Range (T<sub>A</sub>) MM54C154

MM74C154

....

-55°C to +125°C -40°C to +85°C Storage Temperature Range ( $T_S$ ) Maximum  $V_{CC}$  Voltage

 $-65^{\circ}\text{C to } + 150^{\circ}\text{C}$ 

18V

Power Dissipation (P<sub>D</sub>)

Dual-In-Line Small Outline 700 mW 500 mW

Operating V<sub>CC</sub> Range

3V to 15V

Lead Temperature (T<sub>A</sub>) (Soldering, 10 sec.)

260°C

# DC Electrical Characteristics Min/Max limits apply across temperature range unless otherwise noted

| Symbol              | Parameter                   | Conditions                                                                                | Min                                            | Тур    | Max        | Units  |
|---------------------|-----------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------|--------|------------|--------|
| CMOS TO C           | MOS                         |                                                                                           | •                                              |        |            | •      |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage   | $V_{CC} = 5V$ $V_{CC} = 10V$                                                              | 3.5<br>8.0                                     |        |            | V<br>V |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage   | $V_{CC} = 5V$ $V_{CC} = 10V$                                                              |                                                |        | 1.5<br>2.0 | V<br>V |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage  | $V_{CC} = 5V$ , $I_{O} = -10 \mu A$<br>$V_{CC} = 10V$ , $I_{O} = -10 \mu A$               | 4.5<br>9.0                                     |        |            | V<br>V |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage  | $V_{CC} = 5V$ , $I_{O} = 10 \mu A$<br>$V_{CC} = 10V$ , $I_{O} = 10 \mu A$                 |                                                |        | 0.5<br>1.0 | V<br>V |
|                     | Logical "1" Input Current   | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V                                              |                                                | 0.005  | 1.0        | μΑ     |
| I <sub>IN(0)</sub>  | Logical "0" Input Current   | $V_{CC} = 15V, V_{IN} = 0V$                                                               | -1.0                                           | -0.005 |            | μΑ     |
| Icc                 | Supply Current              | V <sub>CC</sub> = 15V                                                                     |                                                | 0.05   | 300        | μΑ     |
| CMOS TO LI          | PTTL INTERFACE              |                                                                                           |                                                |        |            |        |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage   | 54C V <sub>CC</sub> = 4.5V<br>74C V <sub>CC</sub> = 4.75V                                 | V <sub>CC</sub> - 1.5<br>V <sub>CC</sub> - 1.5 |        |            | V<br>V |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage   | 54C V <sub>CC</sub> = 4.5V<br>74C V <sub>CC</sub> = 4.75V                                 |                                                |        | 0.8<br>0.8 | V<br>V |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage  | 54C $V_{CC} = 4.5V$ , $I_{O} = -100 \mu A$<br>74C $V_{CC} = 4.75V$ , $I_{O} = -100 \mu A$ | 2.4<br>2.4                                     |        |            | V<br>V |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage  | 54C $V_{CC} = 4.5V$ , $I_{O} = 360 \mu A$<br>74C $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$   |                                                |        | 0.4<br>0.4 | V<br>V |
| OUTPUT DR           | IVE (See 54C/74C Family Cha | racteristics Data Sheet) (Short Circuit (                                                 | Current)                                       |        |            |        |
| ISOURCE             | Output Source Current       | $V_{CC} = 5V, V_{IN(0)} = 0V$<br>$T_A = 25^{\circ}C, V_{OUT} = 0V$                        | -1.75                                          |        |            | mA     |
| ISOURCE             | Output Source Current       | $V_{CC} = 10V, V_{IN(0)} = 0V$<br>$T_A = 25^{\circ}C, V_{OUT} = 0V$                       | -8                                             |        |            | mA     |
| I <sub>SINK</sub>   | Output Sink Current         | $V_{CC} = 5V, V_{IN(1)} = 5V$<br>$T_A = 25^{\circ}C, V_{OUT} = V_{CC}$                    | 1.75                                           |        |            | mA     |
| I <sub>SINK</sub>   | Output Sink Current         | $V_{CC} = 10V, V_{IN(1)} = 10V$ $T_A = 25^{\circ}C, V_{OUT} = V_{CC}$                     | 8                                              |        |            | mA     |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

#### AC Electrical Characteristics\* $T_A = 25^{\circ}C$ , $C_L = 50$ pF, unless otherwise noted Conditions **Symbol Parameter** Max Units $V_{CC} = 5V$ Propagation Delay Time to Q 250 400 $t_{pd}$ ns from Count Up or Down $V_{CC} = 10V$ 100 160 ns Propagation Delay Time to Q $V_{CC} = 5V$ 120 ns t<sub>pd</sub> $V_{CC} = 10V$ Borrow from Count Down 80 50 ns Propagation Delay Time to $V_{CC} = 5V$ 200 120 ns t<sub>pd</sub> Carry from Count Up $V_{CC} = 10V$ 50 80 ns Time Prior to Load that Data $V_{CC} = 5V$ 100 160 $t_{\text{S}}$ $V_{CC} = 10V$ Must be Present 30 50 ns $V_{CC} = 5V$ 480 Minimum Clear Pulse Width 300 $t_W$ ns $V_{CC} = 10V$ 120 190 ns Minimum Load Pulse Width $V_{CC} = 5V$ 100 160 tw ns $V_{CC} = 10V$ 65 40 ns $V_{CC} = 5V$ 480 $t_{pd0}, t_{pd1}$ Propagation Delay Time to Q 300 ns from Load $V_{CC} = 10V$ 120 190 ns Minimum Count Pulse Width $V_{CC} = 5V$ 120 200 tw ns $V_{CC} = 10V$ 35 80 ns $V_{CC} = 5V$ 2.5 4 MHz Maximum Count Frequency $f_{MAX}$ $V_{CC} = 10V$ 10 MHz Count Rise and Fall Time $V_{CC} = 5V$ 15 $t_r, t_f$ $\mu$ s $V_{CC} = 10V$ 5 μS pF Input Capacitance 5 $C_{\mathsf{IN}}$ (Note 2) Power Dissipation Capacitance (Note 3) 100 рF

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

Note 3: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation, see 54C/74C Family Characteristics, Application Note AN-90

### **Cascading Packages**





3

<sup>\*</sup>AC Parameters are guaranteed by DC correlated testing.

# **Timing Diagrams**





Note 1: Clear ouptuts to zero.

Note 2: Load (preset) to binary thirteen.

Note 3: Count up to fourteen, fifteen, carry, zero, one and two.

Note 4: Count down to one, zero, borrow, fifteen, fourteen, and thirteen.

### MM54C193/MM74C193



TL/F/5901-5

TL/F/5901-4

Note 1: Clear ouptuts to zero.

Note 2: Load (preset) to BCD seven.

 $\textbf{Note 3:} \ \ \text{Count up to eight, nine, carry, zero, one, and two.}$ 

 $\textbf{Note 4:} \ \, \textbf{Count down to one, zero, borrow, nine, eight, and seven.}$ 

Note A: Clear overrides load, data, and count inputs.

Note B: When counting up, count down input must be high; when counting down, count-up input must be high.



### Physical Dimensions inches (millimeters)



Ceramic Dual-In-Line Package (J) Order Number MM54C192J, MM74C192J, MM54C193J or MM74C193J NS Package Number J16A



Molded Dual-In-Line Package (N) Order Number MM54C192N, MM74C192N, MM54C193N or MM74C193N NS Package Number N16E

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation
1111 West Bardin Road
Arlington, TX 76017

Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 Europe

Fax: (+49) 0-180-530 85 86 

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor

Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications