# 64K (8K x 8) CMOS Electrically Erasable PROM #### **FEATURES** - Fast Read Access Time 150 ns - High Performance CMOS Technology for Low Power Dissipation - 100 µA Standby - 30 mA Active - Fast Byte Write Time 200 μs or 1 ms - High Endurance 10<sup>5</sup> Erase/Write Cycles - Automatic Write Operation - Internal Control Timer - Auto-Clear Before Write Operation - On-Chip Address and Data Latches - DATA Polling - Ready/BUSY (Open Drain) - Chip Clear Function - Enhanced Data Protection - V<sub>CC</sub> Detector - Power-Up Timer - Electronic Signature - Device Identification - Tracking - Data Retention > 10 years - 5-Volt Only Operation - JEDEC-Approved Byte-Wide Pinout - 28-Pin DIP - 32-Pin LCC/PLCC - Full Commercial and Industrial Temperature Ranges - 0° to +70°C Commercial (28C64) - -40° to +85°C Industrial (28C64I) - Also available in military temperature range - -55° to +125°C Military (28C64MR) #### **PIN NAMES** | A <sub>0</sub> - A <sub>12</sub> | ADDRESSES | |------------------------------------|---------------------| | CE | CHIP ENABLE | | ŌĒ | OUTPUT ENABLE | | WE | WRITE ENABLE | | I/O <sub>0</sub> -I/O <sub>7</sub> | DATA INPUTS/OUTPUTS | | RDY/BUSY | READY/BUSY | | NC | NO CONNECT | Res 006042 6042 CI #### **DESCRIPTION** The General Instrument 28C64 is a low-power, high-performance 8,192 x 8 bit non-volatile Electrically Erasable and Programmable Read Only Memory with popular, easy to use features. The device is manufactured with General Instrument's advanced and reliable non-volatile CMOS technology. The 28C64 is accessed like a static RAM for the read or write cycles without the need of external components. During a "byte write", the address and data are latched internally, freeing the microprocessor address and data bus for other operations. Following the initiation of write cycle, the device will go to a busy state and automatically clear and write the latched data using an internal control timer. To determine when the write cycle is complete, the user has a choice of monitoring the Ready/Busy out- put or using DATA polling. The Ready/Busy pin is an open drain output, which allows easy configuration in wired-or systems. Alternatively, DATA polling allows the user to read the location last written to when the write operation is complete. The 28C64 operates from a single 5V supply and is packaged in standard JEDEC-approved packages. All necessary programming voltages are internally generated and timed. The CMOS technology offers fast access times of 150 ns (28C64-15) at low power dissipation of 30 mA. When the chip is deselected, the standby current is less than 100 $\mu$ A. The 28C64's fast memory access time allows for direct polling with microprocessors without waiting. FUNCTIONAL BLOCK DIAGRAM 28C64 #### **DEVICE OPERATION** The General Instrument 28C64 has four basic modes of operation — read, standby, write inhibit, and byte write — as outlined in the following table. | PIN | CE | ŌĒ | WE | I/O | Rdy/Busy <sup>(1)</sup> | | | |---------------|-------------------------------|----|----|------------------|-------------------------|--|--| | READ | L | L | н | D <sub>OUT</sub> | Н | | | | STANDBY | Н | Х | Х | High Z | Н | | | | WRITE INHIBIT | Н | Х | Х | High Z | Н | | | | WRITE INHIBIT | Х | L | Х | | Н | | | | WRITE INHIBIT | Х | Х | Н | _ | Н | | | | BYTE WRITE | L | Н | L | D <sub>IN</sub> | L | | | | BYTE CLEAR | Automatic Before Each "Write" | | | | | | | Note 1: Open Drain Output #### **READ MODE** The 28C64 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable $(\overline{CE})$ is the power control and should be used for device selection. Output Enable $(\overline{OE})$ is the output control and is used to gate data to the output pins independent of device selection. Assuming that addresses are stable, address access time $(t_{ACC})$ is equal to the delay from $\overline{CE}$ to output $(t_{CE})$ . Data is available at the outputs $t_{OE}$ after the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least $t_{ACC}$ – $t_{OE}$ . #### STANDBY MODE The 28C64 is placed in the standby mode by applying a high signal to the $\overline{CE}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. #### DATA PROTECTION In order to ensure data integrity, especially during critical power-up and power-down transitions, the following enhanced data protection circuits are incorporated: First, an internal $V_{\rm CC}$ detect (3.8 volts typical) will inhibit the initiation of a non-volatile programming operation when $V_{\rm CC}$ is less than the $V_{\rm CC}$ detect circuit trip. In addition, on power-up an internal timer (5 ms typical) will inhibit the recognition of any program operation. During this period, all normal read functions will be operational. After both the $V_{\rm CC}$ detection and the internal timer have elapsed, normal programming operation can be performed. Second, there is a WE filtering circuit that prevents WE pulses of less than 20 ns duration from initiating a write cycle. Third, holding $\overline{WE}$ or $\overline{CE}$ high, or $\overline{OE}$ low, inhibits a write cycle during power-on and power-off ( $V_{CC}$ ). #### WRITE MODE The 28C64 has a write cycle similar to that of a Static RAM. The write cycle is completely self-timed and initiated by a low going pulse on the WE pin. On the falling edge of WE, the address information is latched. On the rising edge, the data and the control pins (CE and OE) are latched. The Ready/Busy pin goes to a logic low level indicating that the 28C64 is in a write cycle which signals the microprocessor host that the system bus is free for other activity. When Ready/Busy goes back to a high, the 28C64 has completed writing and is ready to accept another cycle. #### 28C64 #### **DATA POLLING** The 28C64 features $\overline{\text{DATA}}$ Polling to signal the completion of a byte write cycle. During a write cycle, an attempted read of the last byte written results in the data complement of $I/O_7$ ( $I/O_0$ to $I/O_6$ are indeterminable). After completion of the write cycle, true data is available. $\overline{\text{DATA}}$ polling allows a simple read/compare operation to determine the status of the chip eliminating the need for external hardware. to or read from in the same manner as the regular memory array. #### **OPTIONAL CHIP CLEAR** All data may be cleared to 1s in a chip clear cycle by raising $\overline{OE}$ to 12 volts and bringing the $\overline{WE}$ and $\overline{CE}$ low. This procedure clears all data. #### **DEVICE IDENTIFICATION** An extra row of 32 bytes of EEPROM memory is available to the user for device identification. By raising A9 to 12V $\pm$ 0.5V and using address locations 1FEO to 1FFF, the additional bytes can be written #### RETENTION ENDURANCE Read retention for data written into the 28C64 is greater than 10 years, with up to 10<sup>5</sup> write cycles. There is no limit to the number of times data may be read. # ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings | Temperature under Bias | -10°C to +85°C (Industrial: -50°C to +95°C) | |--------------------------------------------|---------------------------------------------| | Storage Temperature | | | All Input Voltages with Respect to Ground | | | All Output Voltages with Respect to Ground | | | Voltage on OE with Respect to Ground | +13.5V to -0.6V | **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC CHARACTERISTICS 28C64 T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = 5V $\pm$ 10% unless otherwise specified. 28C64l T<sub>A</sub> = -40°C to +85°C, V<sub>CC</sub> = 5V $\pm$ 10% unless otherwise specified. | SYMBOL | PARAMETER | MIN | MAX | UNITS | CONDITIONS | |-----------------|---------------------------------|------|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------| | l <sub>Li</sub> | Input Leakage Current | | 10 | μΑ | -0.1 to V <sub>CC</sub> +1 | | I <sub>LO</sub> | Output Leakage Current | | 10 | μΑ | -0.1 to V <sub>CC</sub> +0.1 | | I <sub>cc</sub> | V <sub>CC</sub> Current Standby | | 100<br>2<br>3 | μA<br>mA<br>mA | $\overline{CE} = V_{CC}$ -0.3 to $V_{CC}$ +1<br>$\overline{CE} = V_{IH}$ (0°C to +70°C)<br>$\overline{CE} = V_{IH}$ (-40°C to +85°C) | | Icc | V <sub>CC</sub> Current Active | | 30 | mA | f = 1 MHz | | VIL | Input Low Voltage | -0.1 | +0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>cc</sub> +1 | V | | | V <sub>OL</sub> | Output Low Voltage | | .45 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -400 \mu\text{A}$ | ### **AC CHARACTERISTICS — READ CYCLE** | | | 28C64-15 28C64-20 28C64-2 | | 34-25 | | TEST | | | | |----------------------------------|---------------------------------------------------------------------|---------------------------|-----|-------|-----|------|-----|-------|------------------------------------------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | CONDITIONS | | t <sub>ACC</sub> <sup>(1)</sup> | Address to Output Delay | | 150 | | 200 | | 250 | ns | $\overline{OE} = \overline{CE} = V_{IL}$ | | t <sub>CE</sub> | CE to Output Delay | | 150 | | 200 | | 250 | ns | $\overline{OE} = V_{IL}$ | | t <sub>OE</sub> | OE to Output Delay | | 70 | | 80 | | 120 | ns | $\overline{CE} = V_{IL}$ | | t <sub>DF</sub> <sup>(2,3)</sup> | OE High to<br>Output Float | 0 | 50 | 0 | 55 | 0 | 70 | ns | $\overline{CE} = V_{IL}$ | | t <sub>OH</sub> | Output Hold from<br>Address, CE or OE,<br>whichever occurred first. | | 10 | | 10 | | 10 | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | - OE may be delayed up to t<sub>ACC</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>ACC</sub>. This parameter is only sampled and is not 100% tested. t<sub>DF</sub> is specified from OE to CE, whichever occurs first. ### **AC CHARACTERISTICS — BYTE WRITE** | SYMBOL | PARAMETER | MIN | MAX | UNITS | COMMENTS | |------------------|---------------------------|-----|------|-------|------------------| | t <sub>AS</sub> | Address, Setup Time | 10 | | ns | | | t <sub>AH</sub> | Address, Hold Time | 50 | | ns | | | t <sub>WP</sub> | Write Pulse Width | 100 | 1000 | ns | (1) | | t <sub>DS</sub> | Data Setup Time | 50 | | ns | | | t <sub>DH</sub> | Data Hold Time | 10 | | ns | | | t <sub>DB</sub> | Time to Device Busy | | 50 | ns | | | t <sub>OEH</sub> | OE Hold Time | 10 | | ns | | | t <sub>OES</sub> | OE Setup Time | 10 | | ns | | | t <sub>wc</sub> | Write Cycle Time<br>28C64 | | 1 | ms | Typically 0.5 ms | | | 28C64F | | 200 | μs | Typically 100 µs | Note 1: If twp is extended more than the maximum limit, data must be held valid throughout the write cycle. AC testing inputs are driven at 2.4V AC for a Logic 1 and 0.45V for a Logic 0. Timing measurements are made at 2.0V for a Logic 1 and 0.8V for a Logic 0. ## **CHIP CLEAR** #### SUPPLEMENTARY CONTROL | MODE | CE | ŌĒ | WE | Ai | V <sub>cc</sub> | I/O <sub>i</sub> | |-----------------|-----------------|-----------------|-----------------|---------------------|-----------------|------------------| | Chip Clear | V <sub>IL</sub> | V <sub>H</sub> | | Х | V <sub>cc</sub> | | | Extra Row Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $A9 = V_H$ | V <sub>cc</sub> | Data Out | | Extra Row Write | | V <sub>IH</sub> | | A9 = V <sub>H</sub> | V <sub>cc</sub> | Data In | $V_{\textrm{H}}$ = 12.0 $\pm$ 0.5 volts. #### ORDERING INFORMATION #### Microelectronics Division/Worldwide Sales Offices Printed in U.S.A. @28C64-8611 **Sales Offices USA:** CA, 818-789-0952 or 408-496-0844; **FL**, 813-894-3273; **IL**, 312-981-0040; **IN**, 317-841-9328; **MA**, 617-038-5890/91; **NC**, 919-828-0317; **NJ**, 201-254-5024; **TX**, 214-934-1654; **EUROPE: London**, Ruislip (08956), 36141; **Milano**, (2) 498 73 62; **Muenchen**, (089) 95997-35; **Paris**, (1) 43-74-9134; **ASIA: Hong Kong**, (3) 722-6577; **Osaka**, (06) 375-0606; **Seoul**, (2) 739-8543; **Singapore**, (65) 344-4711; **Taipei**, (2) 914-6234; **Tokyo**, (03) 437-0281 "The information in this publication, including schematics, is suggestive only. General Instrument Corporation does not warrant, nor will be responsible or liable for, (a) the accuracy of such information, (b) its use or (c) any infringement of patents or other rights of third parties." GENERAL INSTRUMENT MICROELECTRONICS