### 天鎚科技股份有限公司

Eureka Microelectronics, Inc.

EUREKA

| 文件名稱 DOC Title :  | 文件編號 DOC NO :TDS7601-01 |  |  |
|-------------------|-------------------------|--|--|
| EK7601 Data Sheet | 版本 REV : 1.0            |  |  |
|                   | 頁 次 Page : 1/1          |  |  |

### 文件制/修訂一覽表 Revision History

| 版本          | 修訂日期               | 生效日期      | 修訂頁次      | 制/修訂項目/ 內容            |
|-------------|--------------------|-----------|-----------|-----------------------|
| <u>REV.</u> | REV Date           | Eff. Date | REV. Page | Revise item / Content |
| 1. <b>0</b> | <b>2002/02/2</b> 1 | 2002/3/5  |           | 新增訂                   |

DataSheet4U.com

DataShe

CONFIDENTIAL

www.DataSheet4U.com



Eureka Microelectronics, Inc.



et4U.com

DataSheet4U.com

## **240-Channel Analogue Source**

## **Driver for colour TFT LCDs**



6F, NO.12, INNOVATION 1<sup>ST</sup>. RD., SCIENCE-BASED INDUSTRIAL PARK, HSIN-CHU CITY, TAIWAN, R.O.C. TEL: 886-3-5799255 FAX: 886-3-5799253 http://www.eureka.com.tw

w.DataSheet4U.com

NFIDENTIAL

### 240-Channel Analogue Source Driver for colour TFT LCDs

### OVERVIEW

FEATURE

The EM7601 is an analogue, fully colour, source driver for TFT LCD panels designed for camera, TV etc. Analogue R, G and B signal are applied directly on the chip. For each of the 240 outputs, the voltage is sampled and buffered to the panel. With a double sample and hold circuit a new voltage can be sample whereas the previous sample voltage is applied to the panel.

According to different modes, the 3 input voltages (VA, VB, VC) can be applied on different output to support various pixel array types.

The 3 input voltages (VA, VB, VC) can be sampled simultaneously or sequentially to have a better flexibility with the input voltage. Using enable signal (STHx), several chips can be cascaded for large panel.

#### et4U.com

DataSheet4U.com

DataShe

- LCD outputs: 240
- Bi-directional shift (L/R)
- Simultaneous or Sequential RGB acquisition mode
- X1 or X3 clock mode
- High frequency Sampling 10MHz (x1)
- Automatic low power consumption mode after data capture (gated clock)
- RGB colour selection (automatic or manual)
- Applicable to COG / COF
- Logic power supply voltage V<sub>DD</sub>: 2.7V 5.25V
- LCD power supply voltage AV<sub>DD</sub>: 4.5V 5.5V
- Output dynamic range AV<sub>SS</sub>+0.2V to AV<sub>DD</sub>-0.2V
- Applicable to COG/COF

MFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

### 1. INTERNAL BLOCK DIAGRAM



et4U.com

Figure 1.1: Block diagram

1. Clock MUX

Selects if the sampling is simultaneous or sequential and the clocks are divided by three or not. Also gates the clock.

- 2. 3 x 80-bit bi-directional shift register Generates enable signals for sequential sampling 80 groups of 3 input colours.
- 3. Line control

Select sample circuit SHA or SHB and the high impedance output state

- 4. SH control MUX Select which sample and hold circuit samples the analogue input value.
- 5. RGB MUX

According to the controls signals, selects which input colour goes to which group of outputs.

6. Sample and hold Circuit (SHA, SHB)

Sample and hold Circuit (SHA, SHB) Sample the input voltage when the enable signal of the shift register is generated and IDEN

7. Buffers

Drive the sample greyscale voltage on the panel.

AL

**EK7601** 



### **EK7601**

### 2. PIN CONFIGURATION (COF PACKAGE)



DataSheet4U.com

et4U.com

www.DataSheet4U.com

## EK7601

### 3. PIN FUNCTION DESCRIPTION

| Signal Name                               | Pin Type                                                                      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Qa1 to Qa80<br>Qb1 to Qb80<br>Qc1 to Qc80 | Output                                                                        | Liquid-crystal application voltages<br>Each QaX, QbX or QcX correspond to one of the analogue<br>sample input signal VA, VB or VC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VA<br>VB<br>VC                            | Input                                                                         | Video input signal<br>Analogue video input signal that is sampled internally and<br>applied to the panel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| L/R                                       | Input                                                                         | Controls the display data shift direction<br>$L/\overline{R} = H$ : STH1 input, Qa1 $\rightarrow$ Qc80, STH2 output.<br>$L/\overline{R} = L$ : STH2 input, Qc80 $\rightarrow$ Qa1, STH1 output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| STH1                                      | Bidir                                                                         | Right shift start pulse<br>$L/\overline{R} = H$ : Becomes the start pulse input pin<br>$L/\overline{R} = L$ : Becomes the start pulse output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| STH2                                      | Bidir                                                                         | Left shift start pulse<br>$L/\overline{R} = H$ : Becomes the start pulse output pin<br>$L/\overline{R} = L$ : Becomes the start pulse input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CPH1<br>CPH2<br>CPH3                      | Input<br>(Pull-down<br>CP <u>H2 &amp; C</u> PH3<br>@ TEST2 = L<br>And MODE=H) | Sampling clock input<br>Refers to the analogue data-sampling clock. The sampling<br>starts at the first rising edge of CPH1 when STH1 ( $L/\overline{R}=H$ ) is<br>activated.<br>CPH1 can be internally divided (x3 mode) to generate internal<br>clock signal CPH1'.<br>The sampling can be simultaneous or sequential.<br>In simultaneous <sup>4</sup> mode, the sampling is made during CPH1<br>(CPH1') period for all output.<br>In sequential mode, the sampling is made according the table<br>below:<br>CPH1 (CPH1') control the sampling for Qa1 $\rightarrow$ Qa80<br>CPH2 (CPH2') control the sampling for Qb1 $\rightarrow$ Qb80<br>CPH3 (CPH3)' control the sampling for Qc1 $\rightarrow$ Qc80<br>When clock mode x1 and sequential is selected, the three<br>inputs CPH1, CPH2 and CPH3 must have an input clock signal<br>applied. Otherwise only CPH1 must have input clock applied.<br>The clock selection table was described on the page 8. |
| ĪNĦ                                       | Input                                                                         | Load line<br>The sampled voltages are connecting to the panel at the rising<br>edge of $\overline{INH}$ . The outputs of SHA(B) that was in sample mode<br>are applied to the panel, whereas the SHB(A) becomes ready<br>to sample new values.<br>During $\overline{INH} = L$ , output level is HiZ state and this signal initialise<br>the internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

et4U.com

DataShee

### EK7601

| TEST2            | Input<br>(Pull-up)                          | Input signal colour rotation mode selector<br>TEST2 = L: No data rotation mode.<br>Input voltage of each output QaX, QbX and QcX are selected<br>from VA, VB and VC according to the control signal Q1H and<br>Q2H.<br><u>Simultaneous or sequential clock mode is selected by MODE.</u><br>TEST2 = H or open: Automatic rotation mode.<br>Input voltage of each output QaX, QbX and QcX are selected<br>automatically from VA, VB and VC according to the filter arrays,<br>selected by the control signal Q1H and Q2H. |
|------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                             | Simultaneous or sequential clock mode is selected by Q1H, Q2H.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MODE             | Input<br>(P <u>ull-down</u><br>@ TEST2 = L) | Sampling mode selection<br>MODE = L or open: Sequentially sampling<br>MODE = H: Simultaneous sampling<br>This signal is only usable when TEST2= L.                                                                                                                                                                                                                                                                                                                                                                       |
| Q1H<br>Q2H       | Input<br>(Pu <u>ll-down</u><br>@ TEST2 = L) | Colour selection input<br>When $\overline{TEST2} = L$ : Q1H and Q2H select which input voltage<br>(VA, VB, VC) correspond to QaX, QbX, QcX outputs.<br>When $\overline{TEST2} = H$ : Q1H and Q2H select the filters array colours<br>sequence. Q1H and Q2H select also simultaneous/sequential<br>mode according to the equation below.<br>Q1H = Q2H = 0: Simultaneous sampling<br>Q1H =1 OR Q2H = 1: Sequential sampling<br>The colour selection table and filter array are describe on page<br>12.                     |
| RESET            | Input<br>(Pull-down<br>@ TEST2 = L)         | Automatic colour selection Initialisation<br>Reset the system of the automatic rotation mode. To initialise<br>the module a pulse on INH must be applied after reset.<br>This function is only usable when TEST2=H. When not used<br>should be L or open.                                                                                                                                                                                                                                                                |
| V <sub>DD</sub>  | Power                                       | Logic part power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>SS</sub>  | Power                                       | Logic part ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| AV <sub>DD</sub> | Power                                       | Analogue part power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AV <sub>SS</sub> | Power                                       | Analogue part ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

DataShe

ONFIDENTIAL ONFIDENTIAL Rev 1.0 Feb.21.2002

### 4. OPERATION TIMING



#### t4U.com

#### Figure 4.1: Operation timing diagram

The start condition is initiated by applying a start pulse to the enable input pin (STH1 when  $L/\overline{R}=VDD$ ) at the beginning of each line on the first chip. During the next 80 CPH1 rising edges, this source driver sample 80 times 3 display input voltage (3 RGB dot x 80 pixels). After sampling the 80<sup>th</sup> group of input voltages, it activates the enable output signal (STH2 when  $L/\overline{R}=VDD$ ) to enable the following chip.

As soon as the loading of the input voltage is achieved for a complete line, the controller activates the INH signal to force the 240 output buffers in a high impedance state. Then the outputs of SHA(B) that were in sample mode are applied to the output buffers, whereas the SHB(A) becomes ready to sample new values. Finally, at the rising edge of INH, the 240 output buffers drive the sample voltages to the panel.

NFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

DataShe

**EK7601** 

### **EK7601**

### 5. SAMPLING MODES

Simultaneous/Sequential and x1/x3 sampling modes provide 4 different ways to sample input voltages.

Simultaneous/Sequential selection mode is described on the table below.

| When TEST2 =L | When TEST2 =H   | Sampling Mode |
|---------------|-----------------|---------------|
| Mode=H        | Q1H=Q2H=L       | Simultaneous  |
| Mode=L        | Q1H=H OR Q2H =H | Sequential    |

#### Table 5.1: Simultaneous Sequential selection table

| Sampling Mode | CPH1     | CPH2     | CPH3     | Clock    |
|---------------|----------|----------|----------|----------|
| Simultaneous  | Clock IN | 1        | 1        | arriolon |
| Sequential    | Clock IN | Clock IN | Clock IN | x1       |
| Simultaneous  | Clock IN | L        | Н        |          |
| Sequential    | Clock IN | L        | Н        | X3       |

#### Table 5.2: x1 x3 clock selection table

All diagram below describe the 4 clock modes, voltage correspondence are: VA -> QAX, VB -> DataSheet4U.com QBX, VC -> QCX.

Ax, Bx, Cx correspond to the sample values for the outputs QAx, QBx, QCx.



#### Figure 5.1: x1 simultaneous sampling mode

Each input is sampled simultaneously synchronised with CPH1 rising edge. Output enable signal is generated at the falling edge of the 80<sup>th</sup> period of CPH1 since the start pulse.

- 8 -

Rev 1.0 Feb.21.2002

DataSheet4U.com

et4U.com

www.DataSheet4U.com

DataShe





Each input is sampled sequentially synchronised with the associated rising edge of the corresponding clock. CPH1 controls the sample for QAx outputs, CPH2 controls the sample for QBx outputs and CPH3 controls the sample for QCx outputs. Output enable signal is generated at the falling edge of the 80<sup>th</sup> period of CPH1 since the start pulse.

DataShee

 $\mathbf{N}$ 





et4U.com

Each input is sampled simultaneously synchronised with CPH1' rising edge. CPH1' is generated from CPH1 (Frequency divided by 3). Output enable signal is generated at the falling edge of the 80<sup>th</sup> period of CPH1' since the start pulse.

NFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

DataShe



et4U.com

### Figure 5.4: x3 sequential sampling mode

Each input is sampled sequentially synchronised with the associated rising edge of the corresponding clock. CPH1' controls the sample for QAx outputs, CPH2' controls the sample for QBx outputs and CPH3' controls the sample for QCx outputs.

CPH1', CPH2' and CPH3' are generated from CPH1 (Frequency divided by 3). The three clocks have one CPH1 period phase shift between them.

Output enable signal is generated at the falling edge of the 80<sup>th</sup> period of CPH1' since the start pulse.

NFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

DataShe

### 6. COLOUR MODE SELECTION

According to the signal description table, the colour mode selection is separated in two modes. No rotation mode and automatics rotation mode.

#### NO ROTATION MODE

This mode is selected by TEST2 = L. When no rotation mode is selected, Q1H and Q2H control the colour selection in order to the table below.

| Q1H | Q2H | QA | QB | QC |
|-----|-----|----|----|----|
| L   | L   | VA | VB | VC |
| L   | Н   | VC | VA | VB |
| Н   | Х   | VB | VC | VA |

#### Table 6.1: No rotation mode colour selection table

The sample circuit SHA(B) get the value according to the table above. For example, when Q1H = Q2H = L, the sample circuit SHA(B) for the outputs Qax sample VA and the next INH pulse this sample voltage is put to the panel.

#### AUTOMATIC ROTATION MODE

This mode is selected by TEST2 = H. It allows the chip to select automatically the colour in function of the panel colour filter and the chips location on the panel (single bank or dual bank). Single bank mean that all the source drivers are on one side of the panel. Dual bank means that one group of source drivers is in the top of the panel and one at the bottom of the panel and they drive columns alternatively.

| Q1H | Q2H | Colour array    | Chip location |
|-----|-----|-----------------|---------------|
| L   | L   | Vertical Stripe | Single bank   |
| L   | Н   | Delta           | Single bank   |
| Н   | Х   | Delta           | Dual bank     |

#### Table 6.2: Automatic rotation mode panel selection table

In this mode, the colour selection has a cycle of two lines. A pulse on RESET and after an activation of INH initialises this sequence (figure below).

| RESET                               | ]                                                           | _      |
|-------------------------------------|-------------------------------------------------------------|--------|
| INH                                 |                                                             | _      |
| Sample                              | 1 <sup>st</sup> line sampling 2 <sup>nd</sup> line sampling | -      |
| Q <sub>A1</sub> to Q <sub>C80</sub> | 1 <sup>st</sup> line (Odd) 2 <sup>nd</sup> line (Even)      | - TIAL |
| igure 6.1:                          | Automatic rotation mode initialisation sequence             | EN'    |
|                                     |                                                             |        |

#### Figure 6.1: Automatic rotation mode initialisation sequence

In automatic rotation mode, the colour is selected automatically for Odd and Even line.

www.DataSheet4U.com

## EK7601

### Vertical stripe array

This mode is selected by Q1H = Q2H = L and  $\overline{TEST2}=H$ .

The characteristics of this panel configuration are:

- Each column is associated with one colour.
- One bank of source driver.

| ຊ1H =          | 1 02                                          |                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                            |                                                                                                                                                                                                     | //                                                                                                                                                                                                                                                       |                                                       |                                                       |                                                       |                                                       |
|----------------|-----------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| /A _ D         | Q1H = L Q2H = L                               |                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                            |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                          |                                                       |                                                       |                                                       |                                                       |
| VA=R VB=B VC=G |                                               |                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | EK76                                                                                                                                                                       | 01                                                                                                                                                                                                  |                                                                                                                                                                                                                                                          |                                                       |                                                       |                                                       |                                                       |
| QA1            | QB1                                           | QC1                                                                                        | QA2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | QB2                                                                                                                                                                        | QC2                                                                                                                                                                                                 |                                                                                                                                                                                                                                                          | QC79                                                  | QA80                                                  | QB80                                                  | QC80                                                  |
| +              | Ļ                                             |                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                            |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                          |                                                       | +                                                     |                                                       |                                                       |
| R(VA)          | B(VB)                                         | G(VC)                                                                                      | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | В                                                                                                                                                                          | G                                                                                                                                                                                                   |                                                                                                                                                                                                                                                          | G                                                     | R                                                     | В                                                     | G                                                     |
| R(VA)          | B(VB)                                         | G(VC)                                                                                      | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | В                                                                                                                                                                          | G                                                                                                                                                                                                   |                                                                                                                                                                                                                                                          | G                                                     | R                                                     | В                                                     | G                                                     |
| R              | В                                             | G                                                                                          | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | В                                                                                                                                                                          | G                                                                                                                                                                                                   |                                                                                                                                                                                                                                                          | G                                                     | R                                                     | В                                                     | G                                                     |
| R              | В                                             | G                                                                                          | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | В                                                                                                                                                                          | G                                                                                                                                                                                                   |                                                                                                                                                                                                                                                          | G                                                     | R                                                     | В                                                     | G                                                     |
|                |                                               |                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                            |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                          |                                                       |                                                       |                                                       |                                                       |
|                | $A = R$ $QA1$ $\downarrow$ $(VA)$ $R$ $R$ $R$ | $A = R  VB =$ $QA1  QB1$ $\downarrow \qquad \downarrow$ $(VA)  B(VB)$ $R  B$ $R  B$ $R  B$ | $A = R  VB = B  VC$ $QA1  QB1  QC1$ $\downarrow \qquad \qquad \downarrow \qquad \qquad$ | $A = R  VB = B  VC = G$ $QA1  QB1  QC1  QA2$ $\downarrow \qquad \qquad \downarrow \qquad \qquad \downarrow$ $(VA)  B(VB)  G(VC)  R$ $R  B  G  R$ $R  B  G  R$ $R  B  G  R$ | $A = R  VB = B  VC = G$ $QA1  QB1  QC1  QA2  QB2$ $\downarrow \qquad \qquad$ | $A = R  VB = B  VC = G \qquad EK76$ $QA1  QB1  QC1  QA2  QB2  QC2$ $\downarrow \qquad \downarrow \qquad$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

#### Figure 6.2: Vertical stripe array panel configuration

The figure shows, for this mode, that there is only one case of colour:

|      | DataCha |    |    |
|------|---------|----|----|
| Line | QA      | QB | QC |
| Odd  | VA      | VB | VC |
| Even | VA      | VB | VC |

 Table 6.3:
 Vertical stripe array colour selection table

NFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

DataShe

DataSheet4U.com

## EK7601

### Single bank delta array

This mode is selected by Q1H = L, Q2H = H and  $\overline{TEST2} = H$ .

The characteristics of this panel configuration are:

- Each column is share between two colours.
- One bank of source driver.





The colours are switched between Odd and Even line:

| Line | QA | QB | QC |
|------|----|----|----|
| Odd  | VA | VB | VC |
| Even | VB | VC | VA |

 Table 6.4:
 Single bank delta array colour selection table

NFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com

DataShe

DataSheet4U.com

### EK7601

### Dual bank delta array

This mode is selected by Q1H = H, Q2H = H and  $\overline{TEST2} = H$ .

The characteristics of this panel configuration are:

- Each column is share between two colours.
- Two bank of source driver (top and bottom of the panel).



et4U.com

#### Figure 6.4: **Dual bank delta array panel configuration**

The colours are switched between Odd and Even line and depend also on  $L/\overline{R}$ :

| L/R | Line | QA | QB | QC |
|-----|------|----|----|----|
| L   | Odd  | VB | VC | VA |
|     | Even | VA | VB | VC |
|     | Odd  | VA | VB | VC |
| L   | Even | VB | VC | VA |

 Table 6.5:
 Dual bank delta array colour selection table

NFIDENTIAL Rev 1.0 Feb.21.2002

www.DataSheet4U.com

DataShe

## EK7601

### COLOURS SELECTION RESUMING TABLE

The table below resume 3 different colour cases:

| Case | QA | QB | QC |
|------|----|----|----|
| 1    | VA | VB | VC |
| 2    | VC | VA | VB |
| 3    | VB | VC | VA |

#### **Table 6.6:**RGB Colour selection case

The table below resume all colour selection modes:

| Q1H      | Q2H | IR | When | When TEST2 =H |   |          |          |           |
|----------|-----|----|------|---------------|---|----------|----------|-----------|
| <b>Q</b> | Q   |    |      |               |   | TEST2 =L | Odd line | Even line |
| L        | L   | Х  | 1    | 1             | 1 |          |          |           |
| L        | Н   | Х  | 2    | 1             | 3 |          |          |           |
| Н        | Н   | L  | 3    | 1             | 3 |          |          |           |
| Н        | Н   | Н  | 3    | 3             | 1 |          |          |           |

### Table 6.7: Colours selection resuming table

The numbers represent the different colour cases are listed on Table 6.6.

### t4U.com 7. RELATIONSHIP BETWEEN INH AND OUTPUT WAVEFORM

At INH rising edge, the sample voltages are output on the panel. As long as INH is active, the 240 output buffers are forced in a high impedance state.





NFIDENTIAL Rev 1.0 Feb.21.2002

www.DataSheet4U.com

DataShee

### 8. ELECTRICAL SPECIFICATION

Absolute Maximum Rating (V<sub>SS</sub> = AV<sub>SS</sub> = 0 V)

| Parameter                    | Symbol           | Rating                         | Unit |
|------------------------------|------------------|--------------------------------|------|
| Logic Part Supply Voltage    | V <sub>DD</sub>  | -0.5 to +7.0V                  | V    |
| Analogue Part Supply Voltage | AV <sub>DD</sub> | -0.5 to +7.0V                  | V    |
| Logic Part Input Voltage     | V <sub>I1</sub>  | EC PINEYDD+ 0.5                | V    |
| Video Input Voltage          | V <sub>I2</sub>  | <b>OBJE</b> -0.5 to AVDD + 0.5 | V    |
| Logic Part Output Voltage    | V <sub>01</sub>  | -0.5 to VDD + 0.5              | V    |
| Driver Part Output Voltage   | V <sub>O2</sub>  | -0.5 to AVDD + 0.5             | V    |
| Storage Temperature          | T <sub>STG</sub> | -55 to +125                    | °C   |

Caution: If the absolute maximum rating of even one of the above parameters is exceeded even momentarily, the quality of the product may be degraded. Absolute maximum rating, therefore, specify the values exceeding which the product may be physically damaged. Be sure to use the product within the range of the absolute maximum rating.

et4U.com

DataSheet4U.com

DataShee

| Recommended Operating Range (V <sub>SS</sub> = AV | <sub>ss</sub> = 0 V) |
|---------------------------------------------------|----------------------|
|---------------------------------------------------|----------------------|

| Parameter                     | Symbol             | Conditions | MIN                    | TYP   | MAX                    | Unit |     |
|-------------------------------|--------------------|------------|------------------------|-------|------------------------|------|-----|
| Logic Part Supply Voltage     | V <sub>DD</sub>    |            | 2.7                    |       | 5.25                   | V    |     |
| Analogue Part Supply Voltage  | AV <sub>DD</sub>   |            | 4.5                    |       | 5.5                    | V    |     |
| Video Input Voltage           | V <sub>VIDEO</sub> |            | AV <sub>SS</sub> + 0.2 |       | AV <sub>DD</sub> - 0.2 | V    |     |
| Operating Ambient Temperature | T <sub>A</sub>     |            | -30                    |       | 75                     | °C   |     |
| Maximum Clock Frequency       | Ecou               | X1 Mode    |                        | CTIVE | 10                     | MHz  |     |
|                               | I CPH              | X3 Mode    | OB                     |       | 25                     | MHz  |     |
| INH period                    | T <sub>INH</sub>   |            |                        | 64    | 200                    | μs   | NAL |
| CONFIDENT                     |                    |            |                        |       |                        |      |     |

www.DataSheet4U.com

EUREKA

### **EK7601**

### **DC Characteristics**

 $(T_A = -30 \text{ to } +75^{\circ}\text{C}, V_{DD} = 2.7\text{V to } 5.25\text{V}, AV_{DD} = 4.5\text{V to } 5.5\text{V}, V_{SS} = AV_{SS} = 0\text{V})$ 

| Parameter                                  | Symbol           | Condition                                      | MIN.                  | TYP. | MAX.                   | Unit |
|--------------------------------------------|------------------|------------------------------------------------|-----------------------|------|------------------------|------|
| Logic High-level Input Voltage             | V <sub>DIH</sub> |                                                | 0.7*V <sub>DD</sub>   |      | V <sub>DD</sub>        | V    |
| Logic Low-level Input Voltage              | V <sub>DIL</sub> |                                                | 0.0                   |      | 0.3*V <sub>DD</sub>    | V    |
| Logic Input Leakage Current                | ILIL             |                                                |                       |      | ±1.0                   | μA   |
| Video Input Leakage Current                | $I_{VIL}$        |                                                |                       |      | ±1.0                   | μΑ   |
| Logic High-level Output Voltage            | V <sub>OH</sub>  | STH1(STH2), I <sub>OH</sub> =0mA               | V <sub>DD</sub> - 0.1 |      |                        | V    |
| Logic Low-level Output Voltage             | V <sub>OL</sub>  | STH1(STH2), I <sub>OL</sub> =0mA               |                       |      | 0.1                    | V    |
| Output Voltage Range                       | $V_0$            |                                                | 0.2                   |      | AV <sub>DD</sub> - 0.2 | V    |
| Output Voltage Deviation                   | $\Delta V_0$     | Note 1                                         |                       |      | ±20                    | mV   |
| Logic Part Dynamic Current<br>Consumption  | I <sub>DD</sub>  | Note 2                                         |                       | TBD  | TBD                    |      |
| Driver Part Dynamic<br>Current Consumption | I <sub>ADD</sub> | Note 3                                         |                       | 0.8  | 1.2                    | mA   |
| Logic Input Capacitance                    | C <sub>L1</sub>  | STH1 (STH2)<br>excluded, T <sub>A</sub> =+25°C |                       | 5    | 10                     | pF   |
|                                            | C <sub>L2</sub>  | STH1 (STH2),<br>T <sub>A</sub> =+25°C          | TIVE                  | 8    | 10                     | pF   |
| Logic Input Capacitance                    | $C_{L2}$         | OBJEC                                          |                       | TBD  | TBD                    | pF   |
| Wiring Resistance AV <sub>DD</sub>         | RAVDD            | Note 4                                         |                       | 6    |                        | Ω    |
| Wiring Resistance AV <sub>SS</sub>         | RAVSS            | Note 4                                         |                       | 5    |                        | Ω    |
| Wiring Resistance V <sub>DD</sub>          | R <sub>VDD</sub> | Note 4                                         |                       | 20   |                        | Ω    |
| Wiring Resistance V <sub>DD</sub>          | R <sub>VSS</sub> | Note 4                                         |                       | 15   |                        | Ω    |

DataShe

Note 1: Deviation between input voltage and output value. Voltage on the output pin 30us after the rinsing edge of  $\overline{\text{INH}}.$   $V_{\text{VIDEO}}\text{=}$  0.2V to AV\_{\text{DD}}\text{-}0.2V.

Note 2:  $F_{CPH}$ =10MHz, X1 Simultaneous Clock Mode,  $T_{INH}$ =63 $\mu$ s,  $T_{IWL}$  = 5 $\mu$ s, No load. NFIDENTIAL

Note 3: Video input =  $AV_{DD}/2$ , No Load.

Note 4: Power and control signal are connected between each edge of the chips.

Rev 1.0 Feb.21.2002

www.DataSheet4U.com

DataSheet4U.com

## EK7601

### **AC Characteristics**

(T<sub>A</sub>= -30 to +75°C, V<sub>DD</sub>= 2.7V to 5.25V, V<sub>SS</sub>=AV<sub>SS</sub>=0V, T<sub>R</sub> = T<sub>F</sub> = 5.0ns)

| Parameter                 | Symbol                              | Condition                            | MIN. | TYP. | MAX.                | Unit |
|---------------------------|-------------------------------------|--------------------------------------|------|------|---------------------|------|
| Clock Period              | Тср                                 | x1 Mode                              | 100  |      |                     | ns   |
|                           | . 01                                | x3 Mode                              | 40   |      |                     | ns   |
| Clock high-level width    | Темн                                | x1 Mode                              | 40   |      |                     | ns   |
|                           | - um                                | x3 Mode                              | 15   |      |                     | ns   |
| Clock low-level width     | Тсмі                                | x1 Mode                              | 40   |      |                     | ns   |
|                           | - GWL                               | x3 Mode                              | 15   |      |                     | ns   |
| Delay time Between Clocks | T <sub>C12</sub> , T <sub>C23</sub> | x1 Sequential Mode                   | 15   |      | 1/2*T <sub>CP</sub> | ns   |
| STH Setup Time            | T <sub>SS</sub>                     | 115                                  | 10   |      |                     | ns   |
| STH Hold Time             | Т <sub>SH</sub>                     | OBJECTIVE                            | 10   |      |                     | ns   |
| RESET Pulse Width         | T <sub>WR</sub>                     |                                      | 100  |      |                     | ns   |
| RESET-INH Timing          | T <sub>RST-IND</sub> at             | aSheet4U.com                         | 100  |      |                     | ns   |
| INH high-level width      | TIWH                                |                                      | 30   |      |                     | μs   |
| INH low-level width       | T <sub>IWL</sub>                    |                                      | 100  |      |                     | ns   |
| INH-STH Timing            | T <sub>INH-STH</sub>                |                                      | TDB  |      |                     | ns   |
| STH Pulse Delay Time      | T <sub>SD</sub>                     | C <sub>L</sub> =20pF                 |      |      | 20                  | ns   |
| Driver Output Delay Time  | T <sub>DD</sub>                     | $C_{L}$ =25pF, $R_{L}$ =25k $\Omega$ |      | 12   | 20                  | μs   |

DataShee

Load condition: Start pulse delay Time  $T_{SD}$  on STH1 (STH2) output pin:



Load condition: Driver Output Delay Time  $T_{DD}$  on output buffers:



Rev 1.0 Feb.21.2002

NFIDENTIAL

www.DataSheet4U.com

DataSheet4U.com

### EK7601

### 9. AC CHARATERISTICS WAVEFORM

Unless otherwise specified, the input level is defined to V\_{IH} = 0.7 V\_{DD}, V\_{IL} = 0.3 V\_{DD}

### x1 Mode



### x3 Mode



et4U.com



### **10. RECOMMANDED SOLDERING CONDITIONS**

The following conditions must be met for soldering conditions of the EK7601. Please consult with our sales offices in case other soldering process is used, or in case the soldering is done under different conditions.

### EK7601: COF (TAB Package)

| Mounting Condition | Mounting Method  | Condition                                     |
|--------------------|------------------|-----------------------------------------------|
| Thermocompression  | Soldering        | Heating tool 300 to 350°C: heating for 2 to 3 |
|                    |                  | Seconds: pressure 100g(per solder)            |
|                    | ACF (Anisotropic | Temporary bonding 70 to 100°C: pressure 3 to  |
|                    | Conductive Film) | 8 kg/cm <sup>2</sup> : time 3 to 5 seconds.   |
|                    |                  | Real bonding 165 to 180°C: pressure 25 to 45  |
|                    |                  | Kg/cm <sup>2</sup> : time 30 to 40 seconds.   |

### **11. LIFE SUPPORT APPLICATIONS**

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Eureka customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Eureka for any damages resulting from such improper use or sale.

et4U.com

MFIDENTIAL Rev 1.0 Feb.21.2002 www.DataSheet4U.com