# **MN101E33G, MN101E33K**

| Туре                                  | MN101E33G                                                                                                                                                      | MN101E33K                          | MN101EF33N                          |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------|
| Internal ROM type                     | Mask ROM                                                                                                                                                       |                                    | FLASH                               |
| ROM (byte)                            | 128K                                                                                                                                                           | 256K                               | 512K                                |
| RAM (byte)                            | 6К                                                                                                                                                             | 12K                                | 30K                                 |
| Package (Lead-free)                   | QFP100-P-1818B (Under planning)                                                                                                                                | QFP100-P-1818B (Under development) |                                     |
| Minimum Instruction<br>Execution Time | 0.05 μs (at 3.0 V to 3.6 V, 20 MHz at internal 2, 4, 8 times oscillation))<br>0.0588 μs (at 2.7 V to 3.6 V, 17 MHz)<br>30.6 μs (at 2.7 V to 3.6 V, 32.768 kHz) |                                    | 0.05 µs (at 3.0 V to 3.6 V, 20 MHz) |

#### Interrupts

RESET, Watchdog, External 0 to 5, Timer 0 to 3, Timer 6, Timer 7 (2 systems), Timer A to E, Time base, Serial 0 (2 systems), Serial 1 (2 systems), Serial 2, Serial 3 (2 systems), Serial 4 (2 systems), Automatic transfer finish (2 systems), A/D conversion finish, Key interrupts, IEBus\*

\* IEBus is a trademark of NEC Electronics Corporation.

#### Timer Counter

Timer counter 0 : 8-bit  $\times$  1

(square-wave/8-bit PWM output, event count, simple pulse width measurement, real time output control)

Interrupt source ..... coincidence with compare register 0

#### Timer counter $1: 8-bit \times 1$

(square-wave output, event count, synchronous output event, 16-bit timer with casscade connection (Timer 0 and connection), serial clocke output)

Clock source...... 1/2, 1/8 of system clock frequency; 1/1, 1/4, 1/16, 1/64, 1/128 of OSC oscillation clock frequency; 1/1 of XI oscillation clock frequency; external clock input

Interrupt source ..... coincidence with compare register 1

Timer counter 0, 1 can be cascade-connected.

#### Timer counter 2 : 8-bit $\times$ 1

(square-wave/8-bit PWM output, event count, synchronous output event, pulse width measurement, real time output control, serial baud rate timer)

Clock source...... 1/2, 1/4 of system clock frequency; 1/1, 1/4, 1/16, 1/32, 1/64 of OSC oscillation clock frequency; 1/1 of XI oscillation clock frequency; external clock input

Interrupt source ..... coincidence with compare register 2

Timer counter 0, 1, 2 can be cascade-connected.

Timer counter 3 : 8-bit  $\times$  1 (square-wave output, event count, serial baud rate timer)

Interrupt source ..... coincidence with compare register 3

Timer counter 2, 3 can be cascade-connected.

Timer counter 0, 1, 2, 3 can be cascade-connected.

Timer counter 6 : 8-bit freerun timer , time base timer

Clock source...... 1/1 of system clock frequency; 1/1, 1/4096, 1/8192 of OSC oscillation clock frequency; 1/1, 1/4096, 1/8192 of XI oscillation clock frequency

Interrupt generating cycle.... 1/128, 1/256, 1/512, 1/1024, 1/8192 1/32768 of OSC oscillation clock frequency; 1/128, 1/256, 1/512, 1/1024, 1/8192, 1/32768 of XI oscillation clock frequency

Interrupt source ..... coincidence with compare register 6

| Timer counter 7<br>(square-wave<br>measurement | 16-bit PWM      | output, cycle / duty continuous variable, event count, synchronous output evevt, pulse widt                                                                       |
|------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                |                 | 1/2, $1/4$ , $1/16$ of system clock frequency; $1/1$ , $1/2$ , $1/4$ , $1/16$ of OSC oscillation clock frequency; $1/1$                                           |
| Interrupt cour                                 | -               | 1/4, 1/16 of external clock input frequency<br>cidence with compare register 7 (2 lines)                                                                          |
| -                                              |                 |                                                                                                                                                                   |
|                                                |                 | 1/4 of system clock frequency; 1/1, 1/2, 1/4, 1/8, 1/16. 1/32 of OSC oscillation clock frequency cidence with compare register A, B, C, D, E                      |
|                                                |                 | count setting)<br>of OSC oscillation clock frequency; 1/1 of XI oscillation clock frequency<br>8, 1/256, 1/512, 1/1024, 1/8192, 1/32768 of clock source frequency |
| Watchdog timer                                 |                 |                                                                                                                                                                   |
| Interrupt sour                                 | ce 1/65         | 536, 1/262144, 1/1048576, 1/4194304 of system clock frequency                                                                                                     |
| Serial interface                               |                 |                                                                                                                                                                   |
| •                                              | • •             | JART (full-duplex) $\times$ 1<br>1/4 of system clock frequency; pulse output of timer counter 2, A; 1/2, 1/4, 1/16, 1/64 of OSC                                   |
| Clock source                                   |                 | llation clock frequency                                                                                                                                           |
| Serial 1 : synch                               | ronous type/L   | JART (full-duplex) $\times$ 1                                                                                                                                     |
| Clock source                                   |                 | 1/4 of system clock frequency; pulse output of timer counter 3, B; 1/2, 1/4, 1/8, 1/16, 1/64 of OSC llation clock frequency                                       |
| •                                              | • •             | single-master $I^2C \times 1$                                                                                                                                     |
| Clock source                                   |                 | 1/4 of system clock frequency; pulse output of timer counter 3, C; 1/2, 1/4, 1/16, 1/32 of OSC llation clock frequency                                            |
| Serial 3 : synch                               | ronous type/ I  | <sup>12</sup> C × 1                                                                                                                                               |
| Clock source                                   |                 | 1/4 of system clock frequency; pulse output of timer counter 2, D; 1/2, 1/4, 1/16, 1/32 of OSC llation clock frequency                                            |
| •                                              | • •             | JART (full-duplex) $\times$ 1                                                                                                                                     |
| Clock source                                   |                 | 1/4 of system clock frequency; pulse output of timer counter 2, E ; 1/2, 1/4, 1/16, 1/64 of OSC llation clock frequency                                           |
| IEBus Interface                                |                 |                                                                                                                                                                   |
| Serial 0 : async<br>Clock source               |                 | 1/3 of system clock frequency                                                                                                                                     |
|                                                | 1/2,            | 1/5 of system clock nequency                                                                                                                                      |
| DMA controller<br>Nomber of chann              | els · 2         |                                                                                                                                                                   |
| Max. Transfer cy                               |                 |                                                                                                                                                                   |
| -                                              | -               | t, various types of interrupt, software                                                                                                                           |
| Transfer mode : 1                              | -byte transfer, | word transfer, burst transfer                                                                                                                                     |
| I/O Pins                                       |                 |                                                                                                                                                                   |
|                                                | 22              | (5 V IF port) Common use , Specified pull-up resistor available, Input/output selectable (bit un                                                                  |
| I/O                                            | 62              | (3 V IF port) Common use , Specified pull-up resistor available, Input/output selectable (bit un                                                                  |
|                                                | 1               | (3 V IF port) Common use                                                                                                                                          |

10-bit  $\times$  8-ch. (with S/H)

# Special Ports

Buzzer output, high-current drive port

### ROM Correction

Correcting address designation : up to 7 addresses possible

## Panasonic

Development tools In-circuit Emulator (under development)

Pin Assignment



QFP100-P-1818B

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products, and no license is granted under any intellectual property right or other right owned by our company or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.

Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.

- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd. Industrial Co., Ltd.