# ADC1113S125 # Single 11-bit ADC; serial JESD204A interface Rev. 1 — 15 March 2011 **Product data sheet** # 1. General description The ADC1113S125 is a single channel 11-bit Analog-to-Digital Converter (ADC) optimized for high dynamic performance and low power at a sample rate of 125 Msps. Pipelined architecture and output error correction ensure the ADC1113S125 is accurate enough to guarantee zero missing codes over the entire operating range. Supplied from a 3 V source for analog and a 1.8 V source for the output driver, it outputs data in serial mode via a single differential lane, which complies with the JESD204A standard. The integration of Serial Peripheral Interface (SPI) allows the user to easily configure the ADCs and the serial output modes. The device also includes a programmable full-scale SPI to allow a flexible input voltage range from 1 V (p-p) to 2 V (p-p). Excellent dynamic performance is maintained from the baseband to input frequencies of 170 MHz or more, making the ADC1113S125 ideal for use in communications, imaging, and medical applications. ## 2. Features and benefits - SNR, 66.2 dBFS; SFDR, 87 dBc - Sample rate: 125 Msps - Single channel, 11-bit pipelined ADC core - 3 V, 1.8 V power supplies - Flexible input voltage range:1 V (p-p) to 2 V (p-p) - Serial output - Compliant with JESD204A serial transmission standard - Pin compatible with ADC1613S series, ADC1413S series, and ADC1213S series - Input bandwidth, 600 MHz - Power dissipation, 550 mW at 80 Msps - SPI register programming - Duty cycle stabilizer - High Intermediate Frequency (IF) capability - Offset binary, two's complement, gray - Power-down mode and Sleep mode - HVQFN32 package # 3. Applications - Wireless and wired broadband communications - Spectral analysis - Ultrasound equipment - Portable instrumentation - Imaging systems NXP Semiconductors ADC1113S125 # Single 11-bit ADC; serial JESD204A interface # 4. Ordering information ## Table 1. Ordering information | Type number | Sampling | Package | | | |------------------|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|-----------| | | frequency<br>(Msps) | Name | Description | Version | | ADC1113S125HN/C1 | 125 | HVQFN32R | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; resin based; body $7\times7\times0.8~\text{mm}$ | SOT1152-1 | # 5. Block diagram # 6. Pinning information # 6.1 Pinning # 6.2 Pin description Table 2. Pin description | | - | | | |--------|-----|---------|--------------------------------| | Symbol | Pin | Type[1] | Description | | CLKP | 1 | I | clock input | | CLKM | 2 | I | complementary clock input | | AGND | 3 | G | analog ground | | REFB | 4 | 0 | ADC bottom reference | | REFT | 5 | 0 | ADC top reference | | VCM | 6 | 0 | ADC output common voltage | | INM | 7 | I | ADC complementary analog input | | INP | 8 | I | ADC analog input | | VDDA | 9 | Р | analog power supply 3 V | | VDDA | 10 | Р | analog power supply 3 V | | SCLK | 11 | I | SPI clock | | SDIO | 12 | I/O | SPI data input/output | Table 2. Pin description ...continued | Symbol | Pin | Type[1] | Description | |--------|-----|---------|---------------------------------------------------| | CS | 13 | I | chip select | | OTR | 14 | 0 | out-of-range information | | VDDD | 15 | Р | digital power supply 1.8 V | | DGND | 16 | G | digital ground | | DGND | 17 | G | digital ground | | VDDD | 18 | Р | digital power supply 1.8 V | | CMLP | 19 | 0 | serial output | | CMLN | 20 | 0 | serial complementary output | | VDDD | 21 | Р | digital power supply 1.8 V | | DGND | 22 | G | digital ground | | DGND | 23 | G | digital ground | | n.c. | 24 | - | not connected | | SYNCP | 25 | I | positive synchronization signal from the receiver | | SYNCN | 26 | I | negative synchronization signal from the receiver | | VDDD | 27 | Р | digital power supply 1.8 V | | DGND | 28 | G | digital ground | | VDDA | 29 | Р | analog power supply 3 V | | AGND | 30 | G | analog ground | | SENSE | 31 | I | reference programming pin | | VREF | 32 | I/O | voltage reference input/output | <sup>[1]</sup> P: power supply; G: ground; I: input; O: output; I/O: input/output. # 7. Limiting values Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|--------------------------------|------------|------------|------|------| | $V_{DDA}$ | analog supply voltage | | -0.4 | +4.6 | V | | V <sub>DDD(1V8)</sub> | digital supply voltage (1.8 V) | | -0.4 | +2.5 | V | | T <sub>stg</sub> | storage temperature | | <b>-55</b> | +125 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | Tj | junction temperature | | - | 125 | °C | # 8. Thermal characteristics Table 4. Thermal characteristics | Symbol | Parameter | Conditions | | Тур | Unit | |----------------------|---------------------------------------------|------------|-----|------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | | [1] | 25.6 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | [1] | 8.6 | K/W | <sup>[1]</sup> Value for six layers board in still air with a minimum of 25 thermal vias. # 9. Static characteristics Table 5. Static characteristics[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|----------------------------------|-----------------------------------------|--------------|------|--------------|------| | Supplies | | | | | | | | $V_{DDA}$ | analog supply voltage | | 2.85 | 3.0 | 3.4 | V | | V <sub>DDD(1V8)</sub> | digital supply voltage (1.8 V) | | 1.65 | 1.8 | 1.95 | V | | I <sub>DDA</sub> | analog supply current | $f_{clk}$ = 125 Msps;<br>$f_i$ = 70 MHz | - | 185 | - | mA | | I <sub>DDD(1V8)</sub> | digital supply current (1.8 V) | $f_{clk}$ = 125 Msps;<br>$f_i$ = 70 MHz | - | 75 | - | mA | | P <sub>tot</sub> | total power dissipation | f <sub>clk</sub> = 125 Msps | - | 690 | - | mW | | | | f <sub>clk</sub> = 105 Msps | - | 625 | - | mW | | | | f <sub>clk</sub> = 80 Msps | - | 550 | - | mW | | | | f <sub>clk</sub> = 65 Msps | - | 495 | - | mW | | Р | power dissipation | Power-down mode | - | 30 | - | mW | | | | Standby mode | - | 150 | - | mW | | Clock inpu | its: pins CLKP and CLKM ( | AC-coupled) | | | | | | Low-Voltag | e Positive Emitter-Coupled L | ogic (LVPECL) | | | | | | V <sub>i(clk)dif</sub> | differential clock input voltage | peak-to-peak | - | 1.6 | - | V | | Sine | | | | | | | | V <sub>i(clk)dif</sub> | differential clock input voltage | peak | ±0.8 | ±3.0 | - | V | | Low Voltag | e Complementary Metal Oxid | de Semiconductor (LVCMO | S) | | | | | V <sub>IL</sub> | LOW-level input voltage | | - | - | $0.3V_{DDA}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | $0.7V_{DDA}$ | - | - | V | | SPI: pins ( | CS, SDIO, SCLK | | | | | | | $V_{IL}$ | LOW-level input voltage | | 0 | - | $0.3V_{DDA}$ | V | | $V_{IH}$ | HIGH-level input voltage | | $0.7V_{DDA}$ | - | $V_{DDA}$ | V | | I <sub>IL</sub> | LOW-level input current | | -10 | - | +10 | μΑ | | I <sub>IH</sub> | HIGH-level input current | | -50 | - | +50 | μА | | Cı | input capacitance | | - | 4 | - | pF | | Analog inp | outs: pins INP and INM | | | | | | | l <sub>l</sub> | input current | track mode | -5 | - | +5 | μА | | R <sub>I</sub> | input resistance | track mode | - | 15 | - | Ω | | Cı | input capacitance | track mode | - | 5 | - | pF | | $V_{I(cm)}$ | common-mode input<br>voltage | track mode | 1.1 | 1.5 | 2 | V | | B <sub>i</sub> | input bandwidth | | - | 600 | - | MHz | | V <sub>I(dif)</sub> | differential input voltage | peak-to-peak | 1 | - | 2 | V | Table 5. Static characteristics [1] ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|--------------------------------------------|--------------------------------------------------|----------------------------|---------------------|------------|----------------------| | Voltage co | ntrolled regulator output: p | oin VCM | | | | | | $V_{O(cm)}$ | common-mode output voltage | | - | 0.5V <sub>DDA</sub> | - | V | | I <sub>O(cm)</sub> | common-mode output<br>current | | - | 4 | - | mA | | Reference | voltage input/output: pin V | REF | | | | | | $V_{VREF}$ | voltage on pin VREF | output | 0.5 | - | 1 | V | | | | input | 0.5 | - | 1 | V | | Data outpu | ts: pins CMLP, CMLN | | | | | | | Output leve | ls, V <sub>DDD(1V8)</sub> = 1.8 V; SWING | G_SEL[2:0] = 000 | | | | | | V <sub>OL</sub> | LOW-level output | DC-coupled; output | - | 1.5 | - | V | | | voltage | AC-coupled | - | 1.35 | - | V | | V <sub>OH</sub> | HIGH-level output | DC-coupled; output | - | 1.8 | - | V | | | voltage | AC-coupled | - | 1.65 | - | V | | Output leve | ls, V <sub>DDD(1V8)</sub> = 1.8 V; SWING | G_SEL[2:0] = 001 | | | | | | V <sub>OL</sub> | LOW-level output | DC-coupled; output | - | 1.45 | - | V | | | voltage | AC-coupled | - | 1.275 | - | V | | V <sub>OH</sub> | HIGH-level output | DC-coupled; output | - | 1.8 | - | V | | | voltage | AC-coupled | - | 1.625 | - | V | | Output leve | ls, V <sub>DDD(1V8)</sub> = 1.8 V; SWING | G_SEL[2:0] = 010 | | | | | | V <sub>OL</sub> | LOW-level output | DC-coupled; output | - | 1.4 | - | V | | voltage | AC-coupled | - | 1.2 | - | V | | | V <sub>OH</sub> | HIGH-level output | DC-coupled; output | - | 1.8 | - | V | | | voltage | AC-coupled | - | 1.6 | - | V | | Output leve | ls, V <sub>DDD(1V8)</sub> = 1.8 V; SWING | S_SEL[2:0] = 011 | | | | | | V <sub>OL</sub> | LOW-level output | DC-coupled; output | - | 1.35 | - | V | | | voltage | AC-coupled | - | 1.125 | - | V | | V <sub>OH</sub> | HIGH-level output | DC-coupled; output | - | 1.8 | - | V | | | voltage | AC-coupled | - | 1.575 | - | V | | Output leve | Is, $V_{DDD(1V8)} = 1.8 \text{ V}$ ; SWING | G_SEL[2:0] = 100 | | | | | | V <sub>OL</sub> | LOW-level output | DC-coupled; output | - | 1.3 | - | V | | | voltage | AC-coupled | - | 1.05 | - | V | | V <sub>OH</sub> | HIGH-level output | DC-coupled; output | - | 1.8 | - | V | | | voltage | AC-coupled | - | 1.55 | - | V | | Serial conf | iguration: pins SYNCP, SY | NCN | | | | | | V <sub>IL</sub> | LOW-level input voltage | differential; input | - | 0.95 | - | V | | V <sub>IH</sub> | HIGH-level input voltage | differential; input | - | 1.47 | - | V | | Accuracy | | | | | | | | INL | integral non-linearity | | <b>-5</b> | - | +5 | LSB | | DNL | differential non-linearity | guaranteed no missing codes | -0.95 | ±0.5 | +0.95 | LSB | | E <sub>offset</sub> | offset error | | - | ±2 | - | mV | | ADC1113S125 | | All information provided in this document is sub | oject to legal disclaimers | | © NXP B.V. | 2011. All rights res | | Product data | shoot | Rev. 1 — 15 March | | • | SINAL D.V. | 7 | Table 5. Static characteristics [1] ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|------------------------------|--------------------------------------|-----|------------|-----|------| | $E_G$ | gain error | full-scale | - | $\pm~0.5$ | - | % | | Supply | | | | | | | | PSRR | power supply rejection ratio | 200 mV (p-p) on pin VDDA; $f_i = DC$ | - | <b>−54</b> | - | dB | <sup>[1]</sup> Typical values measured at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V, $T_{amb} = 25$ °C. Minimum and maximum values are across the full temperature range $T_{amb} = -40$ °C to +85 °C at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V; $V_{i(INP)} - V_{i(INM)} = -1$ dBFS; internal reference mode; 100 $\Omega$ differential applied to serial outputs; unless otherwise specified. # 10. Dynamic characteristics # 10.1 Dynamic characteristics Table 6. Dynamic characteristics[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------|-----------------------------|--------------------------|-----|------|-----|------| | $\alpha_{2H}$ | second harmonic level | $f_i = 3 \text{ MHz}$ | - | 88 | - | dBc | | | | $f_i = 30 \text{ MHz}$ | - | 87 | - | dBc | | | | f <sub>i</sub> = 70 MHz | - | 85 | - | dBc | | | | f <sub>i</sub> = 170 MHz | - | 83 | - | dBc | | $\alpha_{3H}$ | third harmonic level | $f_i = 3 \text{ MHz}$ | - | 87 | - | dBc | | | | f <sub>i</sub> = 30 MHz | - | 86 | - | dBc | | | | $f_i = 70 \text{ MHz}$ | - | 84 | - | dBc | | | | f <sub>i</sub> = 170 MHz | - | 82 | - | dBc | | THD | total harmonic distortion | f <sub>i</sub> = 3 MHz | - | 84 | - | dBc | | | | f <sub>i</sub> = 30 MHz | - | 83 | - | dBc | | | | f <sub>i</sub> = 70 MHz | - | 81 | - | dBc | | | | f <sub>i</sub> = 170 MHz | - | 79 | - | dBc | | ENOB | effective number of bits | $f_i = 3 \text{ MHz}$ | - | 10.7 | - | bits | | | | $f_i = 30 \text{ MHz}$ | - | 10.7 | - | bits | | | | f <sub>i</sub> = 70 MHz | - | 10.7 | - | bits | | | | f <sub>i</sub> = 170 MHz | - | 10.6 | - | bits | | SNR | signal-to-noise ratio | f <sub>i</sub> = 3 MHz | - | 66.2 | - | dBFS | | | | f <sub>i</sub> = 30 MHz | - | 66.2 | - | dBFS | | | | f <sub>i</sub> = 70 MHz | - | 66.0 | - | dBFS | | | | f <sub>i</sub> = 170 MHz | - | 65.8 | - | dBFS | | SFDR | spurious-free dynamic range | $f_i = 3 \text{ MHz}$ | - | 87 | - | dBc | | | | $f_i = 30 \text{ MHz}$ | - | 86 | - | dBc | | | | $f_i = 70 \text{ MHz}$ | - | 84 | - | dBc | | | | f <sub>i</sub> = 170 MHz | - | 82 | - | dBc | | | | | | | | | 8 of 38 ADC1113S125 ## Single 11-bit ADC; serial JESD204A interface Table 6. Dynamic characteristics [1] ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------|-------------------------|-----|-----|-----|------| | IMD | intermodulation distortion | $f_i = 3 \text{ MHz}$ | - | 89 | - | dBc | | | | $f_i = 30 \text{ MHz}$ | - | 88 | - | dBc | | | | $f_i = 70 \text{ MHz}$ | - | 86 | - | dBc | | | | $f_i = 170 \text{ MHz}$ | - | 84 | - | dBc | | $\alpha_{\text{ct(ch)}}$ | channel crosstalk | $f_i = 70 \text{ MHz}$ | - | 100 | - | dBc | <sup>[1]</sup> Typical values measured at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V, $T_{amb} = 25$ °C. Minimum and maximum values are across the full temperature range $T_{amb} = -40$ °C to +85 °C at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V; $V_{i(INP)} - V_{i(INM)} = -1$ dBFS; internal reference mode; 100 $\Omega$ differential applied to serial outputs; unless otherwise specified. # 10.2 Clock and digital output timing Table 7. Clock and digital output characteristics[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------|------------------|-----|-----|-----|------| | pins CLKP an | d CLKM | | | | | | | f <sub>clk</sub> | clock frequency | | 100 | - | 125 | Msps | | t <sub>lat(data)</sub> | data latency time | clock cycles | 160 | - | 170 | ns | | $\delta_{\text{clk}}$ | clock duty cycle | DCS_EN = logic 1 | 30 | 50 | 70 | % | | t <sub>d(s)</sub> | sampling delay time | | - | 0.8 | - | ns | | t <sub>wake</sub> | wake-up time | | - | 76 | - | μS | <sup>[1]</sup> Typical values measured at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V, $T_{amb} = 25$ °C. Minimum and maximum values are across the full temperature range $T_{amb} = -40$ °C to +85 °C at $V_{DDA} = 3$ V, $V_{DDD(1V8)} = 1.8$ V; $V_{i(INP)} - V_{i(INM)} = -1$ dBFS; internal reference mode; 100 $\Omega$ differential applied to serial outputs; unless otherwise specified. # 10.3 Serial output timing The eye diagram of the serial output is shown in Figure 3 and Figure 4. Test conditions - 3.125 Gbps data rate - T<sub>amb</sub> = 25 °C - DC-coupling with two different receiver common-mode voltages Eye diagram at 1 V receiver common-mode Fig 4. Eye diagram at 2 V receiver common-mode **Product data sheet** # 10.4 SPI timing Table 8. SPI timing characteristics[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------|----------------------|-----|-----|-----|------| | t <sub>w(SCLK)</sub> | SCLK pulse width | | - | 40 | - | ns | | $t_{\text{w(SCLKH)}}$ | SCLK HIGH pulse width | | - | 16 | - | ns | | $t_{w(SCLKL)}$ | SCLK LOW pulse width | | - | 16 | - | ns | | t <sub>su</sub> | set-up time | data to<br>SCLK HIGH | - | 5 | - | ns | | | | CS to<br>SCLK HIGH | - | 5 | - | ns | | t <sub>h</sub> | hold time | data to<br>SCLK HIGH | - | 2 | - | ns | | | | CS to<br>SCLK HIGH22 | - | 2 | - | ns | | f <sub>clk(max)</sub> | maximum clock frequency | | - | 25 | - | MHz | <sup>[1]</sup> Typical values measured at $V_{DDA}=3~V,~V_{DDD(1V8)}=1.8~V,~T_{amb}=25~^{\circ}C$ . Minimum and maximum values are across the full temperature range $T_{amb}=-40~^{\circ}C$ to +85 $^{\circ}C$ at $V_{DDA}=3~V,~V_{DDD(1V8)}=1.8~V;~V_{i(INP)}-V_{i(INM)}=-1~dBFS;$ internal reference mode; 100 $\Omega$ differential applied to serial outputs; unless otherwise specified. # 11. Application information #### 11.1 Analog inputs #### 11.1.1 Input stage description The analog input of the ADC1113S supports a differential or a single-ended input drive. Optimal performance is achieved using differential inputs with the common-mode input voltage ( $V_{I(cm)}$ ) on pins INP and INM set to 0.5 $V_{DDA}$ . The full-scale analog input voltage range is configurable between 1 V (p-p) and 2 V (p-p) via a programmable internal reference (see Section 11.2 and Table 21). <u>Figure 6</u> shows the equivalent circuit of the sample-and-hold input stage, including ElectroStatic Discharge (ESD) protection and circuit and package parasitics. The sample phase occurs when the internal clock (derived from the clock signal on pin CLKP/CLKM) is HIGH. The voltage is then held on the sampling capacitors. When the clock signal goes LOW, the stage enters the hold phase and the voltage information is transmitted to the ADC core. #### 11.1.2 Anti-kickback circuitry Anti-kickback circuitry (RC filter in Figure 7) is needed to counteract the effects of a charge injection generated by the sampling capacitance. The RC filter is also used to filter noise from the signal before it reaches the sampling stage. The value of the capacitor should be chosen to maximize noise attenuation without degrading the settling time excessively. The component values are determined by the input frequency and should be selected so as not to affect the input bandwidth. Table 9. RC-coupling versus input frequency, typical values | Input frequency (MHz) | Resistance ( $\Omega$ ) | Capacitance (pF) | |-----------------------|-------------------------|------------------| | 3 | 25 | 12 | | 70 | 12 | 8 | | 170 | 12 | 8 | #### 11.1.3 Transformer The configuration of the transformer circuit is determined by the input frequency. The configuration shown in Figure 8 would be suitable for a baseband application. NXP Semiconductors ADC1113S125 # Single 11-bit ADC; serial JESD204A interface The configuration shown in <u>Figure 9</u> is recommended for high frequency applications. In both cases, the choice of transformer is a compromise between cost and performance. #### 11.2 System reference and power management #### 11.2.1 Internal/external reference The ADC1113S has a stable and accurate built-in internal reference voltage to adjust the ADC full-scale. This reference voltage can be set internally via SPI or with pins VREF and SENSE (see <u>Figure 11</u> to <u>Figure 14</u>), in 1 dB steps between 0 dB and –6 dB, via SPI control bits INTREF[2:0] (when bit INTREF\_EN = logic 1; see <u>Table 21</u>). The equivalent reference circuit is shown in <u>Figure 10</u>. An external reference is also possible by providing a voltage on pin VREF as described in <u>Figure 14</u>. If bit INTREF\_EN is set to logic 0, the reference voltage is determined either internally or externally as detailed in <u>Table 10</u>. Table 10. Reference modes | Mode | SPI bit, "Internal reference" | SENSE pin | VREF pin | Full-scale<br>(V (p-p)) | |--------------------------------|-------------------------------|-----------------------------------|------------------------------------|-------------------------| | Internal (Figure 11) | 0 | GND | 330 pF capacitor to GND | 2 | | Internal (Figure 12) | 0 | VREF pin = SEI<br>330 pF capacito | • | 1 | | Internal, SPI mode (Figure 12) | 1 | VREF pin = SEI<br>330 pF capacito | • | 1 to 2 | | External (Figure 14) | 0 | $V_{\text{DDA}}$ | external voltage from 0.5 V to 1 V | 1 to 2 | <u>Figure 11</u> to <u>Figure 14</u> illustrate how to connect the SENSE and VREF pins to select the required reference voltage source. #### 11.2.2 Programmable full-scale The full-scale is programmable between 1 V (p-p) to 2 V (p-p) (see Table 11). Table 11. Reference SPI gain control | INTREF[2:0] | Level (dB) | Full-scale (V (p-p)) | |-------------|------------|----------------------| | 000 | 0 | 2 | | 001 | -1 | 1.78 | | 010 | -2 | 1.59 | | 011 | -3 | 1.42 | | 100 | -4 | 1.26 | | 101 | -5 | 1.12 | | 110 | -6 | 1 | | 111 | not used | X | # 11.2.3 Common-mode output voltage (V<sub>O(cm)</sub>) An 0.1 $\mu$ F filter capacitor should be connected between pin VCM and ground to ensure a low-noise common-mode output voltage. When AC-coupled, this pin can be used to set the common-mode reference for the analog inputs, for instance via a transformer middle point. #### 11.2.4 **Biasing** The common-mode input voltage ( $V_{I(cm)}$ ) on pins INP and INM should be set externally to $0.5V_{DDA}$ for optimal performance and should always be between 0.9 V and 2 V. ## 11.3 Clock input #### 11.3.1 Drive modes The ADC11113S125 can be driven differentially (LVPECL). It can also be driven by a single-ended LVCMOS signal connected to pin CLKP (CLKM should be connected to ground via a capacitor). ## 11.3.2 Equivalent input circuit The equivalent circuit of the input clock buffer is shown in Figure 18. The common-mode voltage of the differential input stage is set via internal 5 k $\Omega$ resistors. Single-ended or differential clock inputs can be selected via the SPI (see <u>Table 20</u>). If single-ended is selected, the input pin (CLKM or CLKP) is selected via control bit SE\_SEL. If single-ended is implemented without setting bit SE\_SEL accordingly, the unused pin should be connected to ground via a capacitor. #### 11.3.3 Duty cycle stabilizer The duty cycle stabilizer can improve the overall performance of the ADC by compensating the input clock signal duty cycle. When the duty cycle stabilizer is active (bit DCS\_EN = logic 1; see <u>Table 20</u>), the circuit can handle signals with duty cycles of between 30 % and 70 % (typical). When the duty cycle stabilizer is disabled (DCS\_EN = logic 0), the input clock signal should have a duty cycle of between 45 % and 55 %. Table 12. Duty cycle stabilizer | Bit DCS_EN | Description | |------------|-------------------------------| | 0 | duty cycle stabilizer disable | | 1 | duty cycle stabilizer enable | #### 11.3.4 Clock input divider The ADC1113S contains an input clock divider that divides the incoming clock by a factor of 2 (when bit CLKDIV2\_SEL = logic 1; see <u>Table 20</u>). This feature allows the user to deliver a higher clock frequency with better jitter performance, leading to a better SNR result once acquisition has been performed. # 11.4 Digital outputs #### 11.4.1 Serial output equivalent circuit The JESD204A standard specifies that if the receiver and the transmitter are DC-coupled, both must be fed from the same supply. The output should be terminated when 100 $\Omega$ (typical) is reached at the receiver side. # 11.5 JESD204A serializer For more information about the JESD204A standard refer to the JEDEC web site. #### 11.5.1 Digital JESD204A formatter The block placed after the ADC core is used to implement all functions of the JESD204A standard. This ensures signal integrity and guarantees the clock and the data recovery at the receiver side. The block is highly parameterized and can be configured in various ways depending on the sampling frequency and the number of lanes used. ## 11.5.2 ADC core output codes versus input voltage Table 13 shows the data output codes for a given analog input voltage. Table 13. Output codes versus input voltage | INP – INM (V) | Offset binary | Two's complement | OTR | |---------------|---------------|------------------|-----| | < -1 | 000 0000 0000 | 100 0000 0000 | 1 | | -1.0000000 | 000 0000 0000 | 100 0000 0000 | 0 | | -0.9990234 | 000 0000 0001 | 100 0000 0001 | 0 | | -0.9980469 | 000 0000 0010 | 100 0000 0010 | 0 | | -0.9970703 | 000 0000 0011 | 100 0000 0011 | 0 | | -0.996093 | 000 0000 0100 | 100 0000 0100 | 0 | | | | | 0 | | -0.0019531 | 011 1111 1110 | 111 1111 1110 | 0 | | -0.0009766 | 011 1111 1111 | 111 1111 1111 | 0 | | 0.0000000 | 100 0000 0000 | 000 0000 0000 | 0 | | +0.0009766 | 100 0000 0001 | 000 0000 0001 | 0 | | +0.0019531 | 100 0000 0010 | 000 0000 0010 | 0 | | | | | 0 | | +0.9970703 | 111 1111 1011 | 011 1111 1011 | 0 | | +0.99990845 | 111 1111 1100 | 011 1111 1100 | 0 | | +0.9980469 | 111 1111 1101 | 011 1111 1101 | 0 | | +0.9990234 | 111 1111 1110 | 011 1111 1110 | 0 | | +1.0000000 | 111 1111 1111 | 011 1111 1111 | 0 | | > +1 | 111 1111 1111 | 011 1111 1111 | 1 | #### 11.6 Serial Peripheral Interface (SPI) #### 11.6.1 Register description The ADC1113S serial interface is a synchronous serial communications port allowing for easy interfacing with many industry microprocessors. It provides access to the registers that control the operation of the chip in both read and write modes. This interface is configured as a 3-wire type (SDIO as bidirectional pin). Pin SCLK acts as the serial clock and pin $\overline{\text{CS}}$ acts as the serial chip select. Each read/write operation is sequenced by the $\overline{CS}$ signal and enabled by a LOW level to to drive the chip with N bytes, depending on the content of the instruction byte (see <u>Table 14</u>). Table 14. SPI instruction bytes | | MSB | | | | | | | LSB | |-------------|--------|----|----|-----|-----|-----|----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Description | R/W[1] | W1 | W0 | A12 | A11 | A10 | A9 | A8 | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | <sup>[1]</sup> R/W indicates whether a read (logic 1) or write (logic 0) transfer occurs after the instruction byte. Table 15. Read or Write mode access description | R/W[1] | Description | |--------|----------------------| | 0 | Write mode operation | | 1 | Read mode operation | <sup>[1]</sup> Bits W1 and W0 indicate the number of bytes transferred. Table 16. Number of bytes to be transferred | W1 | W0 | Number of bytes transferred | |----|----|-----------------------------| | 0 | 0 | 1 byte | | 0 | 1 | 2 bytes | | 1 | 0 | 3 bytes | | 1 | 1 | 4 or more bytes | Bits A12 to A0 indicate the address of the register being accessed. In the case of a multiple byte transfer, this address is the first register to be accessed. An address counter is incremented to access subsequent addresses. The steps involved in a data transfer are as follows: - 1. The falling edge on pin $\overline{\text{CS}}$ in combination with a rising edge on pin SCLK determine the start of communications. - 2. The first phase is the transfer of the 2-byte instruction. - The second phase is the transfer of the data which can vary in length but is always a multiple of 8 bits. The Most Significant Bit (MSB) is always sent first (for instruction and data bytes) - 4. A rising edge on pin $\overline{\text{CS}}$ indicates the end of data transmission. ADC1113S125 NXP Semiconductors ADC1113S125 # Single 11-bit ADC; serial JESD204A interface 11.6.2 Channel control Table 17. Register allocation map Single 11-bit ADC; serial JESD204A interface 0000 0000 NXP Semiconductors 0809 Ser ScramblerA R/W 0 #### Default[2] Access[1] Address Register name Bit definition (hex) (bin) Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 **ADC** control register **ENABLE** 0003 SPI control R/W 1111 1111 0005 Reset and R/W SW RST PD[1:0] 0000 0000 Power-down modes SE\_SEL DIFF\_SE 0000 000\* 0006 Clock R/W CLKDIV2 SEL DCS EN INTREF[2:0] 8000 Vref R/W INTREF\_EN 0000 0000 0013 Offset R/W DIG\_OFFSET[5:0] 0000 0000 0014 Test pattern 1 R/W TESTPAT\_1[2:0] 0000 0000 TESTPAT\_2[10:3] 0015 Test pattern 2 R/W 0000 0000 TESTPAT\_3[2:0] 0016 Test pattern 3 R/W 0000 0000 **JESD204A** control POR\_TST RESERVED[2:0] 0801 Ser\_Status R **RXSYNC** 0 0 **RESERVED** 0001 0000 \_ERROR Ser\_Reset FSM\_SW\_ 0802 R/W SW\_RST 0 0 0 0 0 0 0000 0000 **RST** REV\_ 0805 Ser\_Control1 RESERVED SYNC REV REV\_ 0100 1001 0 R/W SYNC 1 POL SINGLE\_ SCR **ENCODER SERIAL ENDED** 0808 Ser\_Analog\_Ctrl R/W 0 0 0 0 0 SWING\_SEL[2:0] 0000 0011 LSB\_INIT[6:0] Product data sheet | Š | Table 17. | Register | allocation | map | continue | |---|-----------|----------|------------|-----|----------| | | | | | | | | Address | Register name | Access[1] | | | | Bi | t definition | | | | Default[2] | |---------|----------------|-----------|-----|-----------------|------------------------|------------|--------------|--------------|-----------|----------|------------| | (hex) | | | | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | (bin) | | A080 | Ser_ScramblerB | R/W | | 1 | | MS | B_INIT[7:0] | | | | 1111 1111 | | 080B | Ser_PRBS_Ctrl | R/W | 0 | 0 | 0 0 0 0 PRBS_TYPE[1:0] | | | | | /PE[1:0] | 0000 0000 | | 0820 | Cfg_0_DID | R | | | | | DID[7:0] | | | | 1110 1101 | | 0821 | Cfg_1_BID | R/W* | 0 | 0 | 0 | 0 | | E | 3ID[3:0] | | 0000 1010 | | 0822 | Cfg_3_SCR_L | R/W* | SCR | 0 | 0 | 0 | 0 | 0 | 0 | L | 0000 0000 | | 0823 | Cfg_4_F | R/W* | 0 | 0 | 0 | 0 | 0 F[2:0] | | | | 0000 0*** | | 0824 | Cfg_5_K | R/W* | 0 | 0 | 0 K[4:0] | | | | 000* **** | | | | 0825 | Cfg_6_M | R/W* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M | 0000 000* | | 0826 | Cfg_7_CS_N | R/W* | 0 | CS[0] | 0 | 0 | | | N[3:0] | | 0100 0001 | | 0827 | Cfg_8_Np | R/W | 0 | 0 | 0 | | | NP[4:0 | )] | | 0000 1111 | | 0828 | Cfg_9_S | R/W* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | S | 0000 0000 | | 0829 | Cfg_10_HD_CF | R/W* | HD | 0 | 0 | 0 | 0 | 0 | CF[1 | :0] | *000 0000 | | 082D | Cfg_02_2_LID | R/W* | 0 | 0 | 0 | | | LID[4:0 | )] | | 0001 1100 | | 084D | Cfg02_13_FCHK | R | | FCHK[7:0] | | | | | **** | | | | 0871 | Lane_0_Ctrl | R/W | 0 | SCR_IN_<br>MODE | LANE_N | /IODE[1:0] | 0 | LANE_<br>POL | RESERVED | LANE_PD | 0000 0000 | | 0891 | ADC_0_Ctrl | R/W | 0 | 0 | ADC_M | IODE[1:0] | 0 | 0 | 0 | ADC_PD | 0000 0000 | <sup>[1]</sup> An "\*" in the R/W column means that this register is subject to control access conditions in Write mode. <sup>[2]</sup> An "\*" in the Default column replaces a bit whose value depends on the binary level of external pins. # 11.6.3 Register description #### 11.6.3.1 ADC control registers Table 18. Register SPI control (address 0003h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------|--------|--------|---------------------------------------| | 7 to 2 | - | - | 111111 | not used | | 1 | ENABLE | R/W | | ADC SPI control enable: | | | | | 0 | ADC does not get the next SPI command | | | | | 1 | ADC gets the next SPI command | | 0 | - | - | 1 | not used | #### Table 19. Register Reset and Power-down mode (address 0005h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|---------|--------|-------|--------------------------------------| | 7 | SW_RST | R/W | | reset digital part: | | | | | 0 | no reset | | | | | 1 | performs a reset of the digital part | | 6 to 2 | - | - | 00000 | not used | | 1 to 0 | PD[1:0] | R/W | | Power-down mode: | | | | | 00 | normal (power-up) | | | | | 01 | full power-down | | | | | 10 | sleep | | | | | 11 | normal (power-up) | # Table 20. Register Clock (address 0006h) | Bit | Symbol | Access | Value | Description | |--------|-------------|--------|-------|-----------------------------------------------| | 7 to 5 | - | - | 000 | not used | | 4 | SE_SEL | R/W | | select SE clock input pin: | | | | | 0 | select CLKM input | | | | | 1 | select CLKP input | | 3 | DIFF_SE | R/W | | differential/single-ended clock input select: | | | | | 0 | fully differential | | | | | 1 | single-ended | | 2 | - | - | 0 | not used | | 1 | CLKDIV2_SEL | R/W | | select clock input divider by 2: | | | | | 0 | disable | | | | | 1 | enable | | 0 | DCS_EN | R/W | | duty cycle stabilizer enable: | | | | | 0 | disable | | | | | 1 | enable | Table 21. Register Vref (address 0008h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |---------------|-------------|--------|-------|-----------------------------------------| | 7 to 4 | - | - | 0000 | not used | | 3 | INTREF_EN | R/W | | enable internal programmable VREF mode: | | | | | 0 | disable | | | | | 1 | enable | | 2 to 0 INTREI | INTREF[2:0] | R/W | | programmable internal reference: | | | | | 000 | 0 dB (FS = 2 V) | | | | | 001 | −1 dB (FS = 1.78 V) | | | | | 010 | −2 dB (FS = 1.59 V) | | | | | 011 | −3 dB (FS = 1.42 V) | | | | | 100 | −4 dB (FS = 1.26 V) | | | | | 101 | −5 dB (FS = 1.12 V) | | | | | 110 | −6 dB (FS = 1 V) | | | | | 111 | not used | ## Table 22. Digital offset adjustment (address 0013h) Default values are highlighted. | Register offset | | | | | | | | |-----------------|-----------------|-----------------|--|--|--|--|--| | Decimal | DIG_OFFSET[5:0] | DIG_OFFSET[5:0] | | | | | | | +31 | 011111 | +31 LSB | | | | | | | | | | | | | | | | 0 | 000000 | 0 | | | | | | | | | | | | | | | | -32 | 100000 | –32 LSB | | | | | | # Table 23. Register Test pattern 1 (address 0014h) | Bit | Symbol | Access | Value | Description | |--------|-------------------------|--------|-------|----------------------------------------------------------------| | 7 to 3 | - | - | 00000 | not used | | 2 to 0 | 2 to 0 TESTPAT_1[2:0] R | R/W | | digital test pattern: | | | | | 000 | off | | | | | 001 | mid-scale | | | | | 010 | – FS | | | | | 011 | + FS | | | | 1 | 100 | toggle '11111111'/'00000000' | | | | | 101 | custom test pattern, to be written in register 0015h and 0016h | | | | | 110 | '010101' | | | | | 111 | '101010' | #### Table 24. Register Test pattern 2 (address 0015h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|-----------------|--------|----------|-------------------------------------------| | 7 to 0 | TESTPAT_2[10:3] | R/W | 00000000 | custom digital test pattern (bit 10 to 3) | #### Table 25. Register Test pattern 3 (address 0016h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------|------------------------------------------| | 7 to 5 | TESTPAT_3[2:0] | R/W | 000 | custom digital test pattern (bit 2 to 0) | | 4 to 0 | - | - | 00000 | not used | # 11.6.4 JESD204A digital control registers ## Table 26. Ser\_Status (address 0801h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|-------|----------------------------------------------| | 7 | RXSYNC_ERROR | R | 0 | set to 1 when a synchronization error occurs | | 6 to 4 | RESERVED[2:0] | - | 001 | reserved | | 3 to 2 | - | - | 00 | not used | | 1 | POR_TST | R | 0 | power-on-reset | | 0 | RESERVED | - | 0 | reserved | #### Table 27. Ser\_Reset (address 0802h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|------------|--------|-------|---------------------------------------------------------------------------| | 7 | SW_RST | R/W | 0 | initiates a software reset of the JESD204A unit | | 6 to 4 | - | - | 000 | not used | | 3 | FSM_SW_RST | R/W | 0 | initiates a software reset of the internal state machine of JESD204A unit | | 2 to 0 | - | - | 000 | not used | #### Table 28. Ser\_Control1 (address 0805h) Default values are highlighted. ADC1113S125 | -<br>RESERVED<br>SYNC_POL | - | 0 | not used | |---------------------------|-----|---|--------------------------------------------------------| | | - | 4 | | | SYNC POL | | ı | reserved | | _ | R/W | | defines the synchronization signal polarity: | | | | 0 | synchronization signal is active LOW | | | | 1 | synchronization signal is active HIGH | | SYNC_SINGLE_ENDED | R/W | | defines the input mode of the synchronization signal: | | | | 0 | synchronization input mode is set in Differential mode | | | | 1 | synchronization input mode is set in Single-ended mode | | - | - | 1 | not used | | REV_SCR | - | | LSBs are swapped with MSBs at the scrambler input: | | | | 0 | disable | | | | 1 | enable | | - | | | 1 | Table 28. Ser\_Control1 (address 0805h) ...continued Default values are highlighted. | Bit | Symbol | Access | Value | Description | |-----|-----------------|--------|---------------------------------------------------------------|-----------------------------------------------| | 1 | 1 REV_ENCODER - | | LSBs are swapped with MSBs at the 8-bit/10-bit encoder input: | | | | | | 0 | disable | | | | | 1 | enable | | 0 | 0 REV_SERIAL - | - | | LSBs are swapped with MSBs at the lane input: | | | | | 0 | disable | | | | | 1 | enable | #### Table 29. Ser\_Analog\_Ctrl (address 0808h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------|--------------------------------------------| | 7 to 3 | - | - | 00000 | not used | | 2 to 0 | SWING_SEL[2:0] | R/W | 011 | defines the swing output for the lane pads | #### Table 30. Ser\_ScramblerA (address 0809h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|---------|------------------------------------------------------------------------| | 7 | - | - | 0 | not used | | 6 to 0 | LSB_INIT[6:0] | R/W | 0000000 | defines the initialization vector for the scrambler polynomial (lower) | #### Table 31. Ser\_ScramblerB (address 080Ah) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|---------------|--------|----------|------------------------------------------------------------------------| | 7 to 0 | MSB_INIT[7:0] | R/W | 11111111 | defines the initialization vector for the scrambler polynomial (upper) | #### Table 32. Ser\_PRBS\_Ctrl (address 080Bh) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|-------------------|--------------------------------------------------------------------------------| | 7 to 2 | - | - | 000000 | not used | | 1 to 0 | PRBS_TYPE[1:0] | R/W | | defines the type of Pseudo-Random Binary Sequence (PRBS) generator to be used: | | | | | <b>00</b> (reset) | PRBS-7 | | | | | 01 | PRBS-7 | | | | | 10 | PRBS-23 | | | | | 11 | PRBS-31 | #### Table 33. Cfg\_0\_DID (address 0820h) | Bit | Symbol | Access | Value | Description | |--------|----------|--------|----------|---------------------------------------------------| | 7 to 0 | DID[7:0] | R | 11101101 | defines the device (= link) identification number | #### Table 34. Cfg\_1\_BID (address 0821h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------|--------|-------|----------------------------------------| | 7 to 4 | - | - | 0000 | not used | | 3 to 0 | BID[3:0] | R/W | 1010 | defines the bank ID – extension to DID | #### Table 35. Cfg\_3\_SCR\_L (address 0822h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------|--------|--------|-----------------------------------------------------------| | 7 | SCR | R/W | 0 | scrambling enabled | | 6 to 1 | - | - | 000000 | not used | | 0 | L | R/W | 0 | defines the number of lanes per converter device, minus 1 | ## Table 36. Cfg\_4\_F (address 0823h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------|--------|-------|-------------------------------------------------| | 7 to 3 | - | - | 00000 | not used | | 2 to 0 | F[2:0] | R/W | *** | defines the number of octets per frame, minus 1 | ## Table 37. Cfg\_5\_K (address 0824h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------|--------|-------|------------------------------------------------------| | 7 to 5 | - | - | 000 | not used | | 4 to 0 | K[4:0] | R/W | **** | defines the number of frames per multiframe, minus 1 | #### Table 38. Cfg\_6\_M (address 0825h) Default values are highlighted. | | | 0 0 | | | |--------|--------|--------|---------|------------------------------------------------------| | Bit | Symbol | Access | Value | Description | | 7 to 1 | - | - | 0000000 | not used | | 0 | М | R/W | * | defines the number of converters per device, minus 1 | #### Table 39. Cfg\_7\_CS\_N (address 0826h) Default values are highlighted. | | ~ ~ | | | | |--------|--------|--------|-------|--------------------------------------------------------| | Bit | Symbol | Access | Value | Description | | 7 | - | - | 0 | not used | | 6 | CS[0] | R/W | 1 | defines the number of control bits per sample, minus 1 | | 5 to 4 | - | - | 00 | not used | | 3 to 0 | N[3:0] | R/W | 0001 | defines the converter resolution | #### Table 40. Cfg\_8\_Np (address 0827h) | Bit | Symbol | Access | Value | Description | |--------|---------|--------|-------|------------------------------------------------------| | 7 to 5 | - | - | 000 | not used | | 4 to 0 | NP[4:0] | R/W | 01111 | defines the total number of bits per sample, minus 1 | #### Table 41. Cfg\_9\_S (address 0828h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|--------|--------|---------|---------------------------------------------------------| | 7 to 1 | - | - | 0000000 | not used | | 0 | S | R/W | 0 | defines number of samples per converter per frame cycle | ## Table 42. Cfg\_10\_HD\_CF (address 0829h) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|---------|--------|-------|-----------------------------------------------------------------| | 7 | HD | R/W | * | defines high density format | | 6 to 2 | - | - | 00000 | not used | | 1 to 0 | CF[1:0] | R/W | 00 | defines number of control words per frame clock cycle per link. | #### Table 43. Cfg\_02\_2\_LID (address 082Dh) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|----------|--------|-------|------------------------------------| | 7 to 5 | - | - | 000 | not used | | 4 to 0 | LID[4:0] | R/W | 11100 | defines lane identification number | ## Table 44. Cfg02\_13\_FCHK (address 084Dh) Default values are highlighted. | Bit | Symbol | Access | Value | Description | |--------|-----------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 0 | FCHK[7:0] | R | ***** | defines the checksum value for lane checksum corresponds to the sum of all the link configuration parameters module 256 (as defined in JEDEC Standard No.204A) | # Table 45. Lane\_0\_Ctrl (address 0871h) | Bit | Symbol | Access | Value | Description | |--------|----------------|--------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | - | 0 not used | | | 6 | SCR_IN_MODE | R/W | | defines the input type for scrambler and 8-bit/10-bit units | | | | | 0 (reset) | (normal mode) = input of the scrambler and 8-bit/10-bit units is the output of the frame assembly unit. | | | | | generator (PRBS type is defined with (Ser_PRBS_Ctrl register) | input of the scrambler and 8-bit/10-bit units is the PRBS generator (PRBS type is defined with "PRBS_TYPE[1:0]" (Ser_PRBS_Ctrl register) | | 5 to 4 | LANE_MODE[1:0] | R/W | | defines output type of lane output unit: | | | | | <b>00</b> (reset) | normal mode: lane output is the 8-bit/10-bit output unit | | | | | 01 | constant mode: lane output is set to a constant $(0 \times 0)$ | | | | | 10 | toggle mode: lane output is toggling between $0\times 0$ and $0\times 1$ | | | | | 11 | PRBS mode: lane output is the PRBS generator (PRBS type is defined with "PRBS_TYPE[1:0]" (Ser_PRBS_Ctrl register) | | 3 | - | - | 0 | not used | ADC1113S125 # Single 11-bit ADC; serial JESD204A interface Table 45. Lane\_0\_Ctrl (address 0871h) ...continued Default values are highlighted. | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-----------------------|----------------------------| | 2 | LANE_POL | R/W | | defines lane polarity: | | | | | 0 | lane polarity is normal | | | | | 1 | lane polarity is inverted | | 1 | RESERVED | R/W | 0 | reserved | | 0 | LANE_PD | R/W | | lane power-down control: | | | | | 0 lane is operational | lane is operational | | | | | 1 | lane is in Power-down mode | ## Table 46. ADC\_0\_Ctrl (address 0891h) | Bit | Symbol | Access | Value | le Description | | |--------|---------------|--------|-------------------|------------------------------------------------------------------------------------------------------------|--| | 7 to 6 | - | - | 00 | not used | | | 5 to 4 | ADC_MODE[1:0] | R/W | | defines input type of JESD204A unit | | | | | | <b>00</b> (reset) | ADC output is connected to the JESD204A input | | | | | | 01 | not used | | | | | | 10 | JESD204A input is fed with a dummy constant, set to: OTR = 0 and ADC[13:0] = "10011011101010" | | | | | | 11 | JESD204A is fed with a PRBS generator (PRBS type is defined with "PRBS_TYPE[1:0]" (Ser_PRBS_Ctrl register) | | | 3 to 1 | - | - | 000 | not used | | | 0 | ADC_PD | R/W | | ADC power-down control: | | | | | | 0 | ADC is operational | | | | | | 1 | ADC is in Power-down mode | | # 12. Package outline Fig 24. Package outline SOT1152-1 (HVQFN32) ADC1113S125 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. 33 of 38 # 13. Abbreviations Table 47. Abbreviations | Table 47. Abbit | viduons | |-----------------|-----------------------------------------------------| | Acronym | Description | | ADC | Analog-to-Digital Converter | | DCS | Duty Cycle Stabilizer | | ESD | ElectroStatic Discharge | | IF | Intermediate Frequency | | IMD | InterModulation Distortion | | LSB | Least Significant Bit | | LVCMOS | Low-Voltage Complementary Metal-Oxide Semiconductor | | LVPECL | Low-Voltage Positive Emitter-Coupled Logic | | MSB | Most Significant Bit | | OTR | OuT-of-Range | | PRBS | Pseudo-Random Binary Sequence | | SFDR | Spurious-Free Dynamic Range | | SNR | Signal-to-Noise Ratio | | SPI | Serial Peripheral Interface | | TX | Transmitter | | | | NXP Semiconductors ADC1113S125 Single 11-bit ADC; serial JESD204A interface # 14. Revision history #### Table 48. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |-----------------|--------------|--------------------|---------------|------------| | ADC1113S125 v.1 | 20110315 | Product data sheet | - | - | # 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 15.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. ADC1113S125 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. NXP Semiconductors ADC1113S125 ## Single 11-bit ADC; serial JESD204A interface Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. ## 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # 17. Contents | 1 | General description | . 1 | |----------------|--------------------------------------------------|----------| | 2 | Features and benefits | . 1 | | 3 | Applications | . 1 | | 4 | Ordering information | . 2 | | 5 | Block diagram | . 3 | | 6 | Pinning information | . 4 | | 6.1 | Pinning | . 4 | | 6.2 | Pin description | . 4 | | 7 | Limiting values | . 5 | | 8 | Thermal characteristics | . 5 | | 9 | Static characteristics | . 6 | | 10 | Dynamic characteristics | . 8 | | 10.1 | Dynamic characteristics | | | 10.2 | Clock and digital output timing | | | 10.3 | Serial output timing | 10 | | 10.4 | SPI timing | 11 | | 11 | Application information | 12 | | 11.1 | Analog inputs | 12 | | 11.1.1 | Input stage description | 12 | | 11.1.2 | Anti-kickback circuitry | 12 | | 11.1.3 | Transformer | 13 | | 11.2 | System reference and power management | 14 | | 11.2.1 | Internal/external reference | 14 | | 11.2.2 | Programmable full-scale | 16 | | 11.2.3 | Common-mode output voltage (V <sub>O(cm)</sub> ) | 16 | | 11.2.4 | Biasing | 17<br>17 | | 11.3<br>11.3.1 | Clock input | 17 | | 11.3.1 | Equivalent input circuit | 18 | | 11.3.2 | Duty cycle stabilizer | 19 | | 11.3.4 | Clock input divider | 19 | | 11.4 | Digital outputs | 19 | | 11.4.1 | Serial output equivalent circuit | 19 | | 11.5 | JESD204A serializer | 20 | | 11.5.1 | Digital JESD204A formatter | 20 | | 11.5.2 | ADC core output codes versus input voltage. | 21 | | 11.6 | Serial Peripheral Interface (SPI) | 22 | | 11.6.1 | Register description | 22 | | 11.6.2 | Channel control | 24 | | 11.6.3 | Register description | 26 | | 11.6.3.1 | ADC control registers | 26 | | 11.6.4 | JESD204A digital control registers | 28 | | 12 | Package outline | 33 | | 13 | Abbreviations | 34 | | 14 | Revision history | 35 | | 15 | Legal information | 36 | |------|---------------------|----| | 15.1 | Data sheet status | 36 | | 15.2 | Definitions | 36 | | 15.3 | Disclaimers | 36 | | 15.4 | Trademarks | 37 | | 16 | Contact information | 37 | | 17 | Contents | 38 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2011. All rights reserved.