

# MOS INTEGRATED CIRCUIT MC-45V16AB642

## 16M-WORD BY 64-BIT VirtualChannel<sup>™</sup> DYNAMIC RAM MODULE UNBUFFERED TYPE

#### Description

The MC-45V16AB642 is a 16,777,216 words by 64 bits VirtualChannel dynamic RAM module on which 8 pieces of 128M VirtualChannel DRAM : μPD45V128821 are assembled.

This module provides high density and large quantities of memory in a small space without utilizing the surfacemounting technology on the printed circuit board.

Decoupling capacitors are mounted on power supply line for noise reduction.

#### **Features**

- 16,777,216 words by 64 bits organization
- Clock frequency and access time from CLK

| Part number         | Read    | Clock      | Access time | Maximum supply current mA |         |                      |       |      |  |  |  |
|---------------------|---------|------------|-------------|---------------------------|---------|----------------------|-------|------|--|--|--|
|                     | latency | frequency  | from CLK    |                           | Оре     | Refr                 | esh   |      |  |  |  |
|                     |         | MHz (MAX.) | ns (MAX.)   | Prefetch                  | Restore | Channel              | Auto  | Self |  |  |  |
|                     |         |            |             |                           |         | read / write (Burst) |       |      |  |  |  |
| MC-45V16AB642KF-A75 | 2       | 133        | 5.4         | 1,200                     |         | 520                  | 1,840 | 16   |  |  |  |

- Fully Standard Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
- Dual internal banks controlled by BA0 (Bank Select)
- Wrap sequence (interleave)
- Burst length (4)
- Read latency (2)
- Prefetch read latency (4)
- Auto precharge and without auto precharge
- · Auto refresh and self refresh
- $\bullet$  Single 3.3 V  $\pm$  0.3 V power supply
- Interface: LVTTL
- Refresh cycle: 4K cycles/64 ms
- 168-pin dual in-line memory module (Pin pitch = 1.27 mm)
- Unbuffered type
- Serial PD

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local Elpida Memory, Inc. for availability and additional information.



#### **Ordering Information**

| Part number         | Clock      | Read    | Prefetch | Package                      | Mounted devices                 |
|---------------------|------------|---------|----------|------------------------------|---------------------------------|
|                     | frequency  | latency | read     |                              |                                 |
|                     | MHz (MAX.) |         | latency  |                              |                                 |
| MC-45V16AB642KF-A75 | 133        | 2       | 4        | 168-pin Dual In-line         | 8 pieces of $\mu$ PD45V128821G5 |
|                     |            |         |          | Memory Module (Socket Type)  | (10.16 mm (400) TSOP (II))      |
|                     |            |         |          | Edge connector : Gold plated |                                 |
|                     |            |         |          | 34.93 mm height              |                                 |



#### **Pin Configuration**

#### 168-pin Dual In-line Memory Module Socket Type (Edge connector: Gold plated)



#### **Block Diagram**



**Remarks 1.** The value of all resistors is 10  $\Omega$  except WP.

**2.** D0 - D7:  $\mu$ PD45V128821 (8M words × 8 bits × 2 banks)

#### **Electrical Specifications**

- All voltages are referenced to Vss (GND).
- After power up, wait more than 100  $\mu$ s and then, execute power on sequence and auto refresh before proper device operation is achieved.

#### **Absolute Maximum Ratings**

| Parameter                                   | Symbol           | Condition | Rating       | Unit |
|---------------------------------------------|------------------|-----------|--------------|------|
| Voltage on power supply pin relative to GND | Vcc              |           | -0.5 to +4.6 | V    |
| Voltage on input pin relative to GND        | VT               |           | -0.5 to +4.6 | V    |
| Short circuit output current                | lo               |           | 50           | mA   |
| Power dissipation                           | PD               |           | 8            | W    |
| Operating ambient temperature               | TA               |           | 0 to 70      | °C   |
| Storage temperature                         | T <sub>stg</sub> |           | -55 to +125  | °C   |

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### **Recommended Operating Conditions**

| Parameter                     | Symbol | Condition | MIN. | TYP. | MAX.      | Unit |
|-------------------------------|--------|-----------|------|------|-----------|------|
| Supply voltage                | Vcc    |           | 3.0  | 3.3  | 3.6       | ٧    |
| High level input voltage      | ViH    |           | 2.0  |      | Vcc + 0.3 | V    |
| Low level input voltage       | VIL    |           | -0.3 |      | +0.8      | V    |
| Operating ambient temperature | TA     |           | 0    |      | 70        | °C   |

#### Capacitance (TA = 25°C, f = 1 MHz)

| <del></del>                   | 1               |                                      |      |      |      | Î    |
|-------------------------------|-----------------|--------------------------------------|------|------|------|------|
| Parameter                     | Symbol          | Test condition                       | MIN. | TYP. | MAX. | Unit |
| Input capacitance             | Cıı             | A0 - A12, BA0 (A13), /RAS, /CAS, /WE | 38   |      | 62   | pF   |
|                               | Cl2             | CLK0, CLK2                           | 24   |      | 40   |      |
|                               | Сіз             | CKE0                                 | 32   |      | 52   |      |
|                               | C14             | /CS0, /CS2                           | 17   |      | 29   |      |
|                               | C <sub>15</sub> | DQMB0 - DQMB7                        | 7    |      | 13   |      |
| Data input/output capacitance | C1/0            | DQ0 - DQ63                           | 7    |      | 13   | pF   |

#### DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted)

| Parameter                   | Symbol             | Test condition                                                    | Grade                                                            | MIN. | MAX.  | Unit | Notes |  |  |
|-----------------------------|--------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------|-------|------|-------|--|--|
| Operating current (Prefetch | Icc <sub>1</sub> P | trc≥trc (MIN.)                                                    | -A75                                                             |      | 1,200 | mA   | 1     |  |  |
| mode at one bank active)    |                    | Prefetch is executed one time during tRC.                         |                                                                  |      |       |      |       |  |  |
| Operating current (Restore  | Icc <sub>1</sub> R | trc≥trc (MIN.)                                                    | -A75                                                             |      | 1,200 | mA   | 1     |  |  |
| mode at one bank active)    |                    |                                                                   |                                                                  |      |       |      |       |  |  |
| Precharge standby current   | Icc <sub>2</sub> P | $CKE \le V_{IL (MAX.)}$ , $tck = 15 ns$                           |                                                                  |      | 9.6   | mA   |       |  |  |
| in power down mode          | Icc2PS             | CKE ≤ VIL (MAX.), tck = ∞                                         | CKE ≤ VIL (MAX.), tck = ∞                                        |      |       |      |       |  |  |
| Precharge standby current   | Icc2N              | CKE $\geq$ VIH (MIN.), tck = 15 ns, /CS $\geq$ VIH (MIN.),        |                                                                  |      | 160   | mA   |       |  |  |
| in non power down mode      |                    | Input signals are changed one time during 30 ns.                  |                                                                  |      |       |      |       |  |  |
|                             | Icc2NS             | CKE $\geq$ VIH (MIN.), tck = $\infty$ , Input signals are stable. |                                                                  |      | 80    |      |       |  |  |
| Active standby current in   | ІссзР              | CKE ≤ V <sub>IL (MAX.)</sub> , tcκ = 15 ns                        | CKE ≤ VIL (MAX.), tck = 15 ns                                    |      |       |      |       |  |  |
| power down mode             | Icc3PS             | $CKE \le V_{IL (MAX.)}, t_{CK} = \infty$                          |                                                                  |      | 48    |      |       |  |  |
| Active standby current in   | Icc3N              | CKE $\geq$ VIH (MIN.), tck = 15 ns, /CS $\geq$ VIH (MIN.),        |                                                                  |      | 240   | mA   |       |  |  |
| non power down mode         |                    | Input signals are changed one time during 30 ns.                  |                                                                  |      |       |      |       |  |  |
|                             | Icc3NS             | CKE $\geq$ VIH (MIN.), tck = $\infty$ , Input signals are stable. |                                                                  |      | 160   |      |       |  |  |
| Operating current           | Icc4               | tck≥tck (MIN.), lo = 0 mA                                         | -A75                                                             |      | 520   | mA   | 2     |  |  |
| (Burst mode)                |                    | Background : precharge standby                                    |                                                                  |      |       |      |       |  |  |
| Auto Refresh current        | Icc5               | trcf≥trcf (MIN.)                                                  | -A75                                                             |      | 1,840 | mA   | 3     |  |  |
| Self refresh current        | Icc6               | CKE ≤ 0.2 V                                                       | -A75                                                             |      | 16    | mA   |       |  |  |
| Input leakage current       | lı (L)             | V <sub>I</sub> = 0 to 3.6 V, All other pins not under test = 0 V  | V <sub>I</sub> = 0 to 3.6 V, All other pins not under test = 0 V |      |       |      |       |  |  |
| Output leakage current      | lo (L)             | Dour is disabled, Vo = 0 to 3.6 V                                 | -1.5                                                             | +1.5 | μΑ    |      |       |  |  |
| High level output voltage   | Vон                | lo = -4.0 mA                                                      | 2.4                                                              |      | V     |      |       |  |  |
| Low level output voltage    | Vol                | lo = + 4.0 mA                                                     |                                                                  |      | 0.4   | V    |       |  |  |

- Notes 1. Icc1 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, Icc1 is measured on condition that addresses are changed only one time during tck (MIN.).
  - 2. Icc4 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, Icc4 is measured on condition that addresses are changed only one time during tcκ (MIN.).
  - 3. Icc5 is measured on condition that addresses are changed only one time during tck (MIN.).

6

#### AC Characteristics (Recommended Operating Conditions unless otherwise noted)

#### **Test Conditions**

- AC measurements assume  $t_T = 1$  ns.
- Reference level for measuring timing of input signals is 1.4 V. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- If tr is longer than 1 ns, reference level for measuring timing of input signals is VIH (MIN.) and VIL (MAX.).
- An access time is measured at 1.4 V.



#### **AC** characteristics

| Parameter                          | Symbol           | -A   | 75   | Unit | Note |
|------------------------------------|------------------|------|------|------|------|
|                                    |                  | MIN. | MAX. |      |      |
| Clock cycle time                   | tck2             | 7.5  | _    | ns   |      |
| Access time from CLK               | t <sub>AC2</sub> | _    | 5.4  | ns   | 1    |
| CLK high level width               | tсн              | 2.5  | _    | ns   |      |
| CLK low level width                | tcL              | 2.5  | _    | ns   |      |
| Data-out hold time                 | tон              | 2.7  | _    | ns   | 1    |
| Data-out low-impedance time        | tız              | 0    | -    | ns   |      |
| Data-out high-impedance time       | t <sub>HZ2</sub> | 2.5  | 5.4  | ns   |      |
| Data-in setup time                 | tos              | 1.5  | _    | ns   |      |
| Data-in hold time                  | tон              | 0.8  | _    | ns   |      |
| Address, Command, DQM setup time   | ts               | 1.5  | -    | ns   |      |
| Address, Command, DQM hold time    | tн               | 0.8  | -    | ns   |      |
| CKE setup time                     | <b>t</b> cks     | 1.5  | -    | ns   |      |
| CKE hold time                      | <b>t</b> ckH     | 0.8  | -    | ns   |      |
| CKE setup time (Power down exit)   | tcksp            | 1.5  |      | ns   |      |
| Transition time                    | tτ               | 0.5  | 30   | ns   |      |
| Refresh time (4,096 refresh cycle) | tref             | 7    | 64   | ms   |      |
| Mode register set cycle time       | trsc             | 2    | _    | CLK  |      |

Note 1. Output load.



8

#### AC characteristics (Background to Background operation)

| Parameter                                               | Symbol        | -A   | 75      | Unit | Notes |
|---------------------------------------------------------|---------------|------|---------|------|-------|
|                                                         |               | MIN. | MAX.    |      |       |
| Same Bank Operation                                     |               |      |         |      |       |
| ACT to ACT / REF Command period                         | <b>t</b> RC   | 67.5 | _       | ns   |       |
| REF to REF / ACT Command period                         | trcf          | 67.5 | _       | ns   |       |
| ACT to PRE Command period                               | <b>t</b> ras  | 52.5 | 120,000 | ns   |       |
| PRE to ACT / REF Command period                         | trp           | 20   | _       | ns   |       |
| ACT to PFC / PFCA Command delay time                    | <b>t</b> apd  | 15   | -       | ns   |       |
| ACT to PFR Command delay time (Prefetch Read Operation) | <b>t</b> aprd | 15   | _       | ns   |       |
| PFC to PRE Command delay time                           | <b>t</b> PPL  | 22.5 | -       | ns   |       |
| PFCA / PFR to ACT / REF Command delay time              | <b>t</b> PAL  | 45   | -       | ns   |       |
| RST / RSTA to ACT(R) Note1 Command delay time           | <b>t</b> RAD  | 7.5  | 30      | ns   | 2     |
|                                                         |               |      |         |      |       |
| Same, Other Bank Operation                              |               |      |         |      |       |
| ACT(R) Note1 to PFC / PFCA / PFR Command delay time     | <b>t</b> RPD  | 37.5 | -       | ns   |       |
| PFC to PFC / PFCA Command delay time                    | <b>t</b> PPD  | 22.5 | -       | ns   |       |
|                                                         |               |      |         |      |       |
| Other Bank Operation                                    |               |      |         |      |       |
| ACT to ACT / ACT(R) or ACT(R) to ACT Command delay time | trrd          | 15   | -       | ns   |       |
| ACT(R) to ACT(R) Command delay time                     | trrdr         | 30   | =       | ns   |       |
| PFC / PFCA to RST / RSTA Command delay time             | tPRD          | 22.5 | _       | ns   |       |

Notes 1. ACT (R) command is ACT command after RST command.

2. The another background operation and same channel foreground operation are illegal while trad period.

#### AC characteristics (Foreground to Foreground operation)

| Parameter                                   | Symbol | -A75 |      | Unit | Note |
|---------------------------------------------|--------|------|------|------|------|
|                                             |        | MIN. | MAX. |      |      |
| READ/WRITE to READ/WRITE Command delay time | tccd   | 7.5  | -    | ns   |      |

### AC characteristics (Background to Foreground operation) (after same channel Prefetch/Restore)

| Parameter                                 | Symbol       | -A75 |      | Unit | Note |
|-------------------------------------------|--------------|------|------|------|------|
|                                           |              | MIN. | MAX. |      |      |
| PFC/PFCA to READ/WRITE Command delay time | <b>t</b> PCD | 15   | _    | ns   |      |
| ACT(R) to READ/WRITE Command delay time   | trcd         | 30   | _    | ns   | 1    |

Note 1. ACT (R) command is ACT command after RST command.

#### Serial PD

(1/2)

|          |                                     |       |     |       |       |       |       |       |       |       |       | (1/2)     |
|----------|-------------------------------------|-------|-----|-------|-------|-------|-------|-------|-------|-------|-------|-----------|
| Byte No. | Function Described                  |       | Hex | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Notes     |
| 0        | Defines the number of bytes writt   | ten   | 80H | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 128 bytes |
|          | into serial PD memory               |       |     |       |       |       |       |       |       |       |       |           |
| 1        | Total number of bytes of serial P   | D     | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 256 bytes |
|          | memory                              |       |     |       |       |       |       |       |       |       |       |           |
| 2        | Fundamental memory type             |       | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | VC DRAM   |
| 3        | Number of row addresses             |       | 0DH | 0     | 0     | 0     | 0     | 1     | 1     | 0     | 1     | 13 rows   |
| 4        | Number of column addresses          |       | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 8 columns |
| 5        | Number of banks                     |       | 01H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1 bank    |
| 6        | Data width                          |       | 40H | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 64 bits   |
| 7        | Data width (continued)              |       | 00H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0         |
| 8        | Voltage interface standard          |       | 01H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | LVTTL     |
| 9        | Read latency (/CAS latency) = 2     | -A75  | 75H | 0     | 1     | 1     | 1     | 0     | 1     | 0     | 1     | 7.5 ns    |
|          | cycle time                          |       |     |       |       |       |       |       |       |       |       |           |
| 10       | Read latency (/CAS latency) = 2     | -A75  | 54H | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0     | 5.4 ns    |
|          | access time                         |       |     |       |       |       |       |       |       |       |       |           |
| 11       | DIMM configuration type             |       | 00H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | None      |
| 12       | Refresh rate / type                 |       | 80H | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Normal    |
| 13       | VC DRAM width                       |       | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | ×8        |
| 14       | Error checking DRAM width           |       | 00H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | None      |
| 15       | Minimum clock delay                 |       | 01H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1 clock   |
| 16       | Burst length supported              |       | 04H | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 4         |
| 17       | Number of banks on each VC DR       | AM    | 02H | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 2 banks   |
| 18       | Read latency (/CAS latency) supp    | orted | 02H | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 2         |
| 19       | /CS latency supported               |       | 01H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0         |
| 20       | /WE latency supported               |       | 01H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0         |
| 21       | VC DRAM module attributes           |       | 00H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |           |
| 22       | VC DRAM device attributes : general |       | 0EH | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 0     |           |
| 23-26    |                                     |       | 00H | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |           |
| 27       | trp (MIN.)                          | -A75  | 14H | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 20 ns     |
| 28       | trrd (MIN.)                         | -A75  | 0FH | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 15 ns     |
| 29       | tapd (min.)                         | -A75  | 0FH | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 15 ns     |
| 30       | tras (min.)                         | -A75  | 34H | 0     | 0     | 1     | 1     | 0     | 1     | 0     | 0     | 52.5 ns   |

(2/2)

|          |                              |      |     |       |       |       |       |       |       |       |       | (2/2)      |
|----------|------------------------------|------|-----|-------|-------|-------|-------|-------|-------|-------|-------|------------|
| Byte No. | Function Described           |      | Hex | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Notes      |
| 31       | Module bank density          |      | 20H | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 128M bytes |
| 32       | Address and command signal   | -A75 | 15H | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 1.5 ns     |
|          | input setup time             |      |     |       |       |       |       |       |       |       |       |            |
| 33       | Address and command signal   | -A75 | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0.8 ns     |
|          | input hold time              |      |     |       |       |       |       |       |       |       |       |            |
| 34       | Data signal input setup time | -A75 | 15H | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 1     | 1.5 ns     |
| 35       | Data signal input hold time  | -A75 | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 0.8 ns     |
| 36       | Prefetch read latency        | -A75 | 04H | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 4 clocks   |
| 37       | tpcd (MIN.)                  | -A75 | 0FH | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 15 ns      |
| 38       | Number of segment addresses  |      | 02H | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 2 bits     |
| 39       | Number of channels           |      | 04H | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 16         |
| 40       | Depth of channels            |      | 08H | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 256 bits   |
| 41-61    |                              |      |     |       |       |       |       |       |       |       |       |            |
| 62       | SPD revision                 |      | 02H | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 2.0        |
| 63       | Checksum for bytes 0 - 62    | -A75 | 34H | 0     | 0     | 1     | 1     | 0     | 1     | 0     | 0     |            |
| 64-71    | Manufacture's JEDEC ID code  |      |     |       |       |       |       |       |       |       |       |            |
| 72       | Manufacturing location       |      |     |       |       |       |       |       |       |       |       |            |
| 73-90    | Manufacture's P/N            |      |     |       |       |       |       |       |       |       |       |            |
| 91-92    | Revision code                |      |     |       |       |       |       |       |       |       |       |            |
| 93-94    | Manufacturing date           |      |     |       |       |       |       |       |       |       |       |            |
| 95-98    | Assembly serial number       |      |     | 7     |       |       |       |       |       |       |       |            |
| 99-125   | Mfg specific                 |      |     | _     |       |       |       |       |       |       |       |            |

#### **Timing Charts**

Please refer to the μPD45V128421, 45V128821, 45V128161 Data sheet (E0025N).

12

#### **Package Drawing**

#### **168 PIN DUAL IN-LINE MODULE (SOCKET TYPE)**



#### **Revision History**

| Edition / Date               | Page           |                | Description |                                    |
|------------------------------|----------------|----------------|-------------|------------------------------------|
|                              | This edition   | Previous       | Type of     | Location                           |
|                              |                | edition        | edition     |                                    |
| NEC Corporation (M15112E)    |                |                |             |                                    |
| 1st edition /                | -              | _              | -           | -                                  |
| Sep. 2000                    |                |                |             |                                    |
| 2nd edition /                | p.1, 2         | p.1, 2         | Deletion    | -A10                               |
| Dec. 2000                    | p.6, 8, 9, 10, | p.6, 8, 9, 10, |             | -A10 specs                         |
|                              | 11, 12         | 11, 12         |             |                                    |
| Elpida Memory, Inc. (E0027N) |                |                |             |                                    |
| 1st edition /                | -              | -              | _           | Republished by Elpida Memory, Inc. |
| Jan. 2001                    |                |                |             |                                    |

#### NOTES FOR CMOS DEVICES -

#### (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

The names of the companies, products, and logos described herein are the trademarks or registered trademarks of each company.

#### CAUTION FOR HANDLING MEMORY MODULES

When handling or inserting memory modules, be sure not to touch any components on the modules, such as the memory IC, chip capacitors and chip resistors. It is necessary to avoid undue mechanical stress on these components to prevent damaging them.

When re-packing memory modules, be sure the modules are NOT touching each other. Modules in contact with other modules may cause excessive mechanical stress, which may damage the modules.

- The information in this document is current as of December, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of Elpida's data sheets or data books, etc., for the most up-to-date specifications of Elpida semiconductor products. Not all products and/or types are available in every country. Please check with an Elpida Memory, Inc. for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of Elpida. Elpida assumes no responsibility for any errors that may appear in this document.
- Elpida does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of Elpida semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. Elpida assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While Elpida endeavours to enhance the quality, reliability and safety of Elpida semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in Elpida semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features.
- Elpida semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of Elpida semiconductor products is "Standard" unless otherwise expressly specified in Elpida's data sheets or data books, etc. If customers wish to use Elpida semiconductor products in applications not intended by Elpida, they must contact an Elpida Memory, Inc. in advance to determine Elpida's willingness to support a given application.

(Note)

- (1) "Elpida" as used in this statement means Elpida Memory, Inc. and also includes its majority-owned subsidiaries.
- (2) "Elpida semiconductor products" means any semiconductor product developed or manufactured by or for Elpida (as defined above).

M8E 00.4