# ADVANCED INFORMATION # 64K x 18 Synchronous Cache 3.3V RAM #### Features - Supports 66-MHz Pentium<sup>®</sup> processor cache systems with zero wait states - Single 3.3V power supply - 64K by 18 common I/O - Fast clock-to-output times - 8.5 ns - Two-bit wraparound counter supporting the Pentium and 486 burst sequence (CY7C1331) - Two-bit wraparound counter supporting linear burst sequence (CY7C1332) - Separate processor and controller address strobes - Synchronous self-timed write - Direct interface with the processor and external cache controller - Asynchronous output enable - JEDEC-standard pinout - 52-pin PLCC and PQFP packaging #### **Functional Description** The CY7C1331 and CY7C1332 are 3.3V 64K by 18 synchronous cache RAMs designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 8.5 ns. A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. The CY7C1331 is designed for Intel Pentium and i486 CPU—based systems; its counter follows the burst sequence of the Pentium and the i486 processors. The CY7C1332 is architected for processors with linear burst sequences. Burst accesses can be initiated with the processor address strobe (ADSP) or the cache controller address strobe (ADSC) inputs. Address advancement is controlled by the address advancement (ADV) input. A synchronous self-timed write mechanism is provided to simplify the write interface. A synchronous chip select input and an asynchronous output enable input provide easy control for bank selection and output three-state control. #### **Selection Guide** | | 7C1331-8<br>7C1332-8 | 7C1331-10<br>7C1332-10 | 7C1331-12<br>7C1332-12 | | |--------------------------------|--------------------------|------------------------|------------------------|-----| | Maximum Access Time (ns) | Maximum Access Time (ns) | | 10 | 12 | | Maximum Operating Current (mA) | Commercial | 200 | 200 | 170 | | | Military | | | 200 | #### Note DP<sub>0</sub> and DP<sub>1</sub> are functionally equivalent to DQ<sub>x</sub>. Pentium is a trademark of Intel Corporation. # Functional Description (continued) Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{C}$ 3 is LOW and (2) $\overline{ADSP}$ is LOW. $\overline{ADSP}$ -triggered write cycles are completed in two clock periods. The address at $A_0$ through $A_{15}$ is loaded into the address register and address advancement logic and delivered to the RAM core. The write signal is ignored in this cycle because the cache tag or other external logic uses this clock period to perform address comparisons or protection checks. If the write is allowed to proceed, the write input to the CY7C1331 and CY7C1332 will be pulled LOW before the next clock rise. $\overline{ADSP}$ is ignored if $\overline{CS}$ is HIGH. If $\overline{WH}$ , $\overline{WL}$ , or both are LOW at the next clock rise, information presented at $DQ_0-DQ_{15}$ and $DP_0-DP_1$ will be written into the location specified by the address advancement logic. $\overline{WL}$ controls the writing of $DQ_0-DQ_7$ and $DP_0$ while $\overline{WH}$ controls the writing of $DQ_8-DQ_{15}$ and $DP_1$ . Because the CY7C1331 and CY7C1332 are common-I/O devices, the output enable signal $(\overline{OE})$ must be deasserted before data from the CPU is delivered to $DQ_0-DQ_{15}$ and $DP_0-DP_1$ . As a safety precaution, the appropriate data lines are three-stated in the cycle where $\overline{WH}$ , $\overline{WL}$ , or both are sampled LOW, regardless of the state of the $\overline{OE}$ input. #### Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at rising edge of the clock: (1) $\overline{CS}$ is LOW, (2) $\overline{ADSC}$ is LOW, and (3) $\overline{WH}$ or $\overline{WL}$ are LOW. $\overline{ADSC}$ triggered accesses are completed in a single clock cycle. The address at $A_0$ through $A_{15}$ is loaded into the address register and address advancement logic and delivered to the RAM core. Information presented at $DQ_0-DQ_{15}$ and $DP_0-DP_1$ will be written into the location specified by the address advancement logic. $\overline{WL}$ controls the writing of $DQ_0-DQ_7$ and $DP_0$ while $\overline{WH}$ controls the writing of $DQ_8-DQ_{15}$ and $DP_1$ . Since the CY7C1331 and the CY7C1332 are common-I/O devices, the output enable signal ( $\overline{OE}$ ) must be deaserted before data from the cache controller is delivered to the data lines. As a safety precaution, the appropriate data lines are three-stated in the cycle where $\overline{WH}$ , $\overline{WL}$ , or both are sampled LOW, regardless of the state of the $\overline{OE}$ input. #### Single Read Accesses A single read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CS}$ is LOW, (2) $\overline{ADSP}$ or $\overline{ADSC}$ is LOW, and (3) $\overline{WH}$ and $\overline{WL}$ are HIGH. The address at $A_0$ through $A_{15}$ is stored into the address advancement logic and delivered to the RAM core. If the output enable ( $\overline{OE}$ ) signal is asserted (LOW), data will be available at the data outputs a maximum of 8.5 ns after clock rise. #### **Burst Sequences** The CY7C1331 provides a 2-bit wraparound counter, fed by pins $A_0 - A_1$ , that implements the Intel 80486 and Pentium processor address burst sequence (see *Table 1*). Note that the burst sequence depends on the first burst address. Table 1. Counter Implementation for the Intel Pentium/80486 Processor's Sequence | | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |---|------------------|-------------------|------------------|-------------------| | Γ | $A_{X+1}, A_{X}$ | $A_{X+1}, A_{X}$ | $A_{X+1}, A_{X}$ | $A_{X+1}, A_{X}$ | | Γ | 00 | 01 | 10 | 11 | | Γ | 01 | 00 | 11 | 10 | | Γ | 10 | 11 | 00 | 01 | | Γ | 11 | 10 | 01 | 00 | The CY7C1332 provides a two-bit wraparound counter, fed by pins $A_0 - A_1$ , that implements a linear address burst sequence (see *Table 2*). Table 2. Counter Implementation for a Linear Sequence | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | | | | |------------------|-------------------|------------------|-------------------|--|--|--| | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{x}$ | $A_{X+1}, A_{X}$ | | | | | 00 | 01 | 10 | 11 | | | | | 01 | 10 | 11 | 00 | | | | | 10 | 11 | 00 | 01 | | | | | 11 | 00 | 01 | 10 | | | | #### **Application Example** Figure 1 shows a 512-Kbyte secondary cache for a hypothetical 3.3V, 66-MHz Pentium or i486 processor using four CY7C1331 cache RAMs. Figure 1. Cache Using Four CY7C1331s ### **Pin Definitions** | Signal Name | Туре | # of Pins | Description | |-----------------------------------|--------------|-----------|--------------------------------------| | $v_{cc}$ | Input | 1 | +3.3V Power | | $v_{ccq}$ | Input | 4 | +3.3V (Outputs) | | GND | Input | 1 | Ground | | $V_{SSQ}$ | Input | 4 | Ground (Outputs) | | CLK | Input | 1 | Clock | | $A_{15} - A_0$ | Input | 16 | Address | | ADSP | Input | 1 | Address Strobe from Processor | | ADSC | Input | 1 | Address Strobe from Cache Controller | | WH | Input | 1 | Write Enable - High Byte | | WL | Input | 1 | Write Enable - Low Byte | | ADV | Input | 1 | Advance | | ŌĒ | Input | 1 | Output Enable | | CS | Input | 1 | Chip Select | | DQ <sub>15</sub> -DQ <sub>0</sub> | Input/Output | 16 | Regular Data | | $DP_1-DP_0$ | Input/Output | 2 | Parity Data | # Pin Descriptions | Signal<br>Name | I/O | Description | Signal<br>Name | I/O | Description | |---------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input Sig | nals | , | WH | I | Write signal for the high-order half of the RAM | | CLK | I | Clock signal. It is used to capture the address, the data to be written, and the following control signals: ADSP, ADSC, WH, WL, CS, and ADV. It is also used to advance the on-chip auto-address-increment logic (when the appropriate control signals have been set). | | | array. This signal is sampled by the rising edge of CLK. If WH is sampled as LOW, i.e., asserted, the control logic will perform a self-timed write of DQ $_{15}$ – DQ $_8$ and DP $_1$ from the on-chip data register into the selected RAM location. There is one exception to this. If ADSP, WH, and CS are asserted (LOW) at the rising edge of CLK, the write | | A <sub>15</sub> -A <sub>0</sub> | I | Sixteen address lines used to select one of 64K locations. They are captured in an on-chip register | | | signal, $\overline{WH}$ , is ignored. Note that $\overline{ADSP}$ has no effect on $\overline{WH}$ if $\overline{CS}$ is HIGH. | | | | on the rising edge of CLK if ADSP or ADSC is LOW. The rising edge of the clock also loads the lower two address lines, $A_1 - A_0$ , into the on-chip auto-address-increment logic if ADSP or $\overline{ADSC}$ is LOW. | <u>wL</u> | I | Write signal for the low-order half of the RAM array. This signal is sampled by the rising edge of CLK. If $\overline{WL}$ is sampled as LOW, i.e., asserted, the control logic will perform a self-timed write of $DQ_7 - DQ_0$ and $DP_0$ from the on-chip data register | | ADSP | I | Address strobe from processor. This signal is sampled at the rising edge of CLK. When this input and/or $\overline{ADSC}$ is asserted, $A_0$ – $A_1$ s will be captured in the on-chip address register. It also allows the lower two address bits to be loaded into the on- | | | into the selected RAM location. There is one exception to this. If ADSP, WL, and CS are asserted (LOW) at the rising edge of CLK, the write signal, WL, is ignored. Note that ADSP has no effect on WL if CS is HIGH. | | | | chip auto-address-increment logic. If both ADSP and ADSC are asserted at the rising edge of CLK, only ADSP will be recognized. The ADSP input should be connected to the ADS output of the processor. ADSP is ignored when CS is HIGH. | ĀDV | I | Advance. This signal is sampled by the rising edge of CLK. When it is asserted, it automatically increments the two-bit on-chip auto-address-increment counter. In the CY7C1332, the address will be incremented linearly. In the CY7C1331, the address | | ĀDSC | I | Address strobe from eache controller. This signal is sampled at the rising edge of CLK. When this input and/or $\overline{\text{ADSP}}$ is asserted, $A_0$ – $A_1$ 5 will be captured in the on-chip address register. It also allows the | | | will be incremented according to the Pentium/486<br>burst sequence. This signal is ignored if ADSP or<br>ADSC is asserted concurrently with CS. Note that<br>ADSP has no effect on ADV if CS is HIGH. | | | | lower two address bits to be loaded into the on-<br>chip auto-address-increment logic. The ADSC in-<br>put should <i>not</i> be connected to the ADS output of<br>the processor. | <u>CS</u> | I | Chip select. This signal is sampled by the rising edge of CLK. If $\overline{CS}$ is HIGH and $\overline{ADSC}$ is LOW, the SRAM is deselected. If $\overline{CS}$ is LOW and $\overline{ADSC}$ or $\overline{ADSP}$ is LOW, a new address is captured by the address register. If $\overline{CS}$ is HIGH, $\overline{ADSP}$ is ignored. | Pin Descriptions (continued) | Signal<br>Name | I/O | Description | |----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ŌĒ | I | Output enable. This signal is an asynchronous input that controls the direction of the data I/O pins. If OE is asserted (LOW), the data pins are outputs, and the SRAM can be read (as long as CS was asserted when it was sampled at the beginning of the cycle). If OE is deasserted (HIGH), the data I/O pins will be three-stated, functioning as inputs, and | #### **Bidirectional Signals** $DQ_{15}$ - $DQ_0$ I/O Sixteen bidirectional data I/O lines. $DQ_{15}$ - $DQ_8$ are inputs to and outputs from the high-order half of the RAM array, while DQ7 - DQ0 are inputs to and outputs from the low-order half of the RAM array. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they carry the data read from the selected location in the RAM array. The direction of the data pins is controlled by $\overline{OE}$ : when $\overline{OE}$ is high, the data pins are three-stated and can be used as inputs; when $\overline{OE}$ is low, the data pins are driven by the output buffers and are outputs. $DQ_{15} - \underline{DQ_8}$ and $DQ_7 - DQ_0$ are also three-stated when $\overline{WH}$ and WL, respectively, are sampled LOW at clock rise. | Signal<br>Name | I/O | Description | |---------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DP <sub>1</sub> DP <sub>0</sub> | I/O | Two bidirectional data I/O lines. These operate in exactly the same manner as $DQ_{15} - DQ_0$ , but are named differently because their primary purpose is to store parity bits, while the $DQ_5$ 'primary purpose is to store ordinary data bits. $DP_1$ is an input to and an output from the high-order half of the RAM array, while $DP_0$ is an input to and an output from the lower-order half of the RAM array. | | Maximum Ratings | |---------------------------------------------------------------------------------| | (Above which the useful life may be impaired. For user guidelines, not tested.) | | Storage Temperature65°C to +150°C | | Ambient Temperature with | | Power Applied | | Supply Voltage on $V_{CC}$ Relative to GND $-0.5V$ to $+3.6V$ | | DC Voltage Applied to Outputs | | in High Z State <sup>[2]</sup> $-0.5$ V to $V_{CC} + 0.3$ V | | DC Input Voltage <sup>[2]</sup> $-0.5$ V to $V_{CC} + 0.3$ V | | Current into Outputs (LOW) | | | | Static Discharge Voltage | >2001V | |--------------------------------|---------| | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 mA | #### **Operating Range** | Range | Ambient<br>Temperature <sup>[3]</sup> | $v_{cc}, v_{ccQ}$ | |-------|---------------------------------------|-------------------| | Com'l | 0°C to +70°C | $3.3V \pm 0.3V$ | | Mil | −55°C to +125°C | $3.3V \pm 0.3V$ | #### Electrical Characteristics Over the Operating Range<sup>[4]</sup> | | | Test Conditions | | 7C1331-8<br>7C1332-8 | | 7C1331-10<br>7C1332-10 | | 7C1331-12<br>7C1332-12 | | | |-----------------|------------------------------------------------|------------------------------------------------------------------|--------|----------------------|----------|------------------------|----------|------------------------|----------|------| | Parameter | Description | | | Min. | Max. | Min. | Max. | Min. | Min. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -$ | 2.0 mA | 2.4 | | 2.4 | | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | $V_{\rm CC} = \text{Min., } I_{\rm OL} = 2.0$ | ) mA | | 0.4 | | 0.4 | | 0.4 | V | | $V_{IH}$ | Input HIGH Voltage | | | 2.0 | $v_{cc}$ | 2.0 | $V_{CC}$ | 2.0 | $V_{CC}$ | V | | | | | | | +0.3V | | +0.3V | | +0.3V | l | | $V_{IL}$ | Input LOW Voltage <sup>[2]</sup> | | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | IX | Input Load Current | $GND \le V_I \le V_{CC}$ | | -1 | +1 | -1 | +1 | -1 | +1 | μА | | $I_{OZ}$ | Output Leakage<br>Current | $\overline{\text{GND}} \leq V_{I} \leq V_{CC}$ , Output Disabled | | -5 | . +5 | -5 | +5 | -5 | +5 | μA | | I <sub>OS</sub> | Output Short Circuit<br>Current <sup>[5]</sup> | $V_{CC} = Max., V_{OUT} =$ | = GND | | -300 | | -300 | | -300 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply<br>Current | V <sub>CC</sub> =Max.,<br>Iout=0mA, | Com'l | | 200 | | 200 | | 170 | mA | | | Culton | $f = f_{MAX} = 1/t_{CYC}$ | Mil | | | | | | 200 | | - Minimum voltage equals 2.0V for pulse durations of less than 20 ns. - TA is the "instant on" case temperature. - See the last page of this specification for Group A subgroup testing information. - 5. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. ## Electrical Characterictics Over the Operating Range<sup>[4]</sup>(continued) | | | | | | 31-8<br>32-8 | | 31-10<br>32-10 | | 31-12<br>32-12 | | |------------------|------------------------------------|-----------------------------------------------------------------------|-------|------|--------------|------|----------------|------|----------------|------| | Parameter | Description | Test Condition | ıs | Min. | Max. | Min. | Max. | Min. | Min. | Unit | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current | Max. $V_{CC}$ , $\overline{CS} \ge V_{IH}$ , $V_{IN} \ge V_{IH}$ or | | | 60 | | 60 | | 40 | mA | | | - TTL Inputs | $V_{IN} \leq V_{IL}, f = f_{MAX}$ | Mil | | | | | | 40 | | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Current | Max. $V_{CC}$ , $\overline{CS} \ge V_{CC} - 0.3V$ , $V_{IN} \ge 0.3V$ | Com'l | | 20 | | 20 | | 20 | mA | | | -CMOS Inputs | $V_{CC} = 0.3V \text{ or } V_{IN} \le 0.3V, f = f_{MAX}^{[6]}$ | Mil | | | | | | 20 | | ### Capacitance<sup>[7]</sup> | Parameter | Description | Test Conditions | Max. | Unit | | |--------------------------------|--------------------|-------------------------------------------------|-------|------|-----| | C <sub>IN</sub> : Addresses | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz,<br>$V_{CC} = 3.3$ V | Com'l | 5 | pF | | | <u> </u> | $V_{\rm CC} = 3.3V$ | Mil | 6 | 1 . | | C <sub>IN</sub> : Other Inputs | Input Capacitance | | Com'l | 5 | pF | | | | | Mil | 8 | 1 | | C <sub>OUT</sub> | Output Capacitance | | Com'l | 8 | pF | | | | | Mil | 16 | 1 | 1331-4 JIG AND SCOPE 1331-5 (a) **AC Test Loads and Waveforms** 7. Tested initially and after any design or process changes that may affect these parameters. Notes: 6. Inputs are disabled, clock is allowed to run at speed. #### Switching Characteristics Over the Operating Range<sup>[8]</sup> | | | 7C1331-8<br>7C1332-8 | | 7C1331-10<br>7C1332-10 | | 7C1331-12<br>7C1332-12 | | | |-------------------|---------------------------------------------------------------------------------------|----------------------|------|------------------------|------|------------------------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 15 | | 15 | | 20 | | ns | | t <sub>CH</sub> | Clock HIGH | 5 | | 6 | | 8 | | ns | | t <sub>CL</sub> | Clock LOW | 5 | | 6 | | 8 | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CDV</sub> | Data Output Valid After CLK Rise | | 8.5 | | 10 | | 12 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 3 | | 3 | | 3 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 2.5 | | 2.5 | 1 | 2.5 | | ns | | t <sub>ADSH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | twes | WH, WL Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | tweh | WH, WL Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | i | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CSS</sub> | Chip Select Set-Up | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>CSH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CSOZ</sub> | Chip Select Sampled to Output High Z <sup>[9]</sup> | 2 | 6 | 2 | 6 | 2 | 7 | ns | | t <sub>EOZ</sub> | OE HIGH to Output High Z <sup>[9]</sup> | 2 | 6 | 2 | 6 | 2 | 7 | ns | | $t_{EOV}$ | OE LOW to Output Valid | | 5 | | 5 | | 6 | ns | | tweoz | $\overline{ m WH}$ or $\overline{ m WL}$ Sampled LOW to Output High ${ m Z}^{[9,10]}$ | | 5 | | 6 | | 7 | ns | | tweov | WH or WL Sampled HIGH to Output Valid <sup>[10]</sup> | | 8.5 | | 10 | | 12 | ns | Notes: 8. Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance as shown in (a) and (b) of AC Test Loads. $t_{CSOZ}, t_{EOZ},$ and $t_{WEOZ}$ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm$ 500 mV from steady-state voltage. <sup>10.</sup> At any given voltage and temperature, tweoz min. is less than tweov ## **Switching Waveforms** #### Single Read<sup>[11]</sup> ### Single Write Timing: Write Initiated by ADSP Notes: 11. OE is LOW throughout. 12. If ADSP is asserted while CS is HIGH, ADSP will be ignored. 13. $\overline{ADSP}$ has no effect on $\overline{ADV}$ , $\overline{WH}$ , and $\overline{WL}$ if $\overline{CS}$ is HIGH. #### **Burst Read Sequence with Four Accesses** #### Output (Controlled by OE) # Write Burst Timing: Write Initiated by ADSP # Output Timing (Controlled by $\overline{WH}/\overline{WL}$ ) #### Truth Table | Inputs | | | | | | | | | |--------|------|------|-----|----------|-----|-----------------------------------|-----------------------------------------------|--| | CS | ADSP | ADSC | ADV | WH or WL | CLK | Address | Operation | | | Н | X | L | X | X | L→H | N/A | Chip deselected | | | Н | L | H | H | Н | L→H | Same address as<br>previous cycle | Read cycle (ADSP ignored) | | | Н | L | H | L | Н | L→H | Incremented burst address | Read cycle, in burst sequence (ADSP ignored) | | | Н | L | Н | Н | L | L→H | Same address as previous cycle | Write cycle (ADSP ignored) | | | H | L | Н | L | L | L→H | Incremented burst address | Write cycle, in burst sequence (ADSP ignored) | | | L | L | X | X | X | L→H | External | Read cycle, begin burst | | | L | Н | L | Х | Н | L→H | External | Read cycle, begin burst | | | L | Н | L | X | L | L→H | External | Write cycle, begin burst | | | X | Н | H | L | L | L→H | Incremented burst address | Write cycle, begin burst | | | X | Н | Н | L | Н | L→H | Incremented burst address | Read cycle, begin burst | | | X | Н | Н | H | L | L→H | Same address as<br>previous cycle | Write cycle | | | X | Н | Н | Н | Н | L→H | Same address as<br>previous cycle | Read cycle | | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type | Operating<br>Range | |---------------|---------------|-----------------|-------------------------------------|--------------------| | 8.5 | CY7C1331-8JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1331-8NC | N52 | 52-Lead Plastic Quad Flatpack | | | 10 | CY7C1331-10JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1331-10NC | N52 | 52-Lead Plastic Quad Flatpack | | | 12 | CY7C1331-12JC | <b>J</b> 69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | CY7C1331-12NC | N52 | 52-Lead Plastic Quad Flatpack | | | Speed (ns) Ordering Code | | Package<br>Name | Package<br>Type | Operating<br>Range | | |--------------------------|---------------|-----------------|-------------------------------------|--------------------|--| | 8.5 | CY7C1332-8JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1332-8NC | N52 | 52-Lead Plastic Quad Flatpack | | | | 10 | CY7C1332-10JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1332-10NC | N52 | 52-Lead Plastic Quad Flatpack | | | | 12 | CY7C1332-12JC | J69 | 52-Lead Plastic Leaded Chip Carrier | Commercial | | | | CY7C1332-12NC | N52 | 52-Lead Plastic Quad Flatpack | 1 | | Document #: 38-00223-B