# 5-TAP, TTL-INTERFACED FIXED DELAY LINE (SERIES DDU222F) #### **FEATURES** - Five equally spaced outputs - Very narrow device (SIP package) - Stackable for PC board economy - Input & outputs fully TTL interfaced & buffered - 10 T<sup>2</sup>L fan-out capability ## **PACKAGES** DDU222F-xx Commercial DDU222F-xxM Military #### **FUNCTIONAL DESCRIPTION** The DDU222F-series device is a 5-tap digitally buffered delay line. The signal input (IN) is reproduced at the outputs (T1-T5), shifted in time by an amount given by the device dash number. For dash numbers less than 25, the total delay of the line is measured from T1 to T5, with the nominal value given by the dash number. The nominal tap-to-tap delay increment IN Signal Input T1-T5 Tap Outputs PIN DESCRIPTIONS VCC +5 Volts GND Ground is given by 1/4 of this number. The inherent delay from IN to T1 is nominally 3.5ns. For dash numbers greater than or equal to 25, the total delay of the line is measured from IN to T5, with the nominal value given by the dash number. The nominal tap-to-tap delay increment is given by 1/5 of this number. ### **SERIES SPECIFICATIONS** • Minimum input pulse width: 40% of total delay Output rise time: 2ns typical Supply voltage: 5VDC ± 5% • Supply current: I<sub>CCL</sub> = 32ma typical $I_{CCH} = 7$ ma typical Operating temperature: 0° to 70° C Temp. coefficient of total delay: 100 PPM/°C Functional diagram for dash numbers < 25 Functional diagram for dash numbers >= 25 #### DASH NUMBER SPECIFICATIONS | Part | Total | Delay Per | | | |-------------|----------------|----------------|--|--| | Number | Delay (ns) | Tap (ns) | | | | DDU222F-4 | 4 ± 1.0 * | $1.0 \pm 0.5$ | | | | DDU222F-6 | 6 ± 1.0 * | $1.5 \pm 0.5$ | | | | DDU222F-8 | 8 ± 2.0 * | $2.0 \pm 1.0$ | | | | DDU222F-10 | 10 ± 2.0 * | $2.5 \pm 1.0$ | | | | DDU222F-12 | 12 $\pm$ 2.0 * | $3.0 \pm 1.0$ | | | | DDU222F-16 | 16 ± 2.0 * | $4.0 \pm 1.5$ | | | | DDU222F-25 | $25\pm3.0$ | $5.0 \pm 2.0$ | | | | DDU222F-30 | $30\pm3.0$ | $6.0 \pm 2.0$ | | | | DDU222F-35 | $35 \pm 3.0$ | $7.0 \pm 2.0$ | | | | DDU222F-40 | $40 \pm 3.0$ | $8.0 \pm 2.0$ | | | | DDU222F-45 | $45\pm3.0$ | $9.0 \pm 3.0$ | | | | DDU222F-50 | $50 \pm 3.0$ | $10.0 \pm 3.0$ | | | | DDU222F-60 | $60 \pm 3.0$ | $12.0 \pm 3.0$ | | | | DDU222F-75 | $75 \pm 4.0$ | $15.0 \pm 3.0$ | | | | DDU222F-100 | $100 \pm 5.0$ | $20.0 \pm 3.0$ | | | | DDU222F-125 | $125\pm6.5$ | $25.0 \pm 3.0$ | | | | DDU222F-150 | $150\pm7.5$ | $30.0 \pm 3.0$ | | | | DDU222F-175 | $175 \pm 8.0$ | $35.0 \pm 4.0$ | | | | DDU222F-200 | $200 \pm 10.0$ | $40.0 \pm 4.0$ | | | | DDU222F-250 | $250 \pm 12.5$ | $50.0 \pm 5.0$ | | | <sup>\*</sup> Total delay is referenced to first tap output Input to first tap = 3.5ns ± 1ns NOTE: Any dash number between 4 and 250 not shown is also available. ©1997 Data Delay Devices ## **APPLICATION NOTES** ## HIGH FREQUENCY RESPONSE The DDU222F tolerances are guaranteed for input pulse widths and periods greater than those specified in the test conditions. Although the device will function properly for pulse widths as small as 40% of the total delay and periods as small as 80% of the total delay (for a symmetric input), the delays may deviate from their values at low frequency. However, for a given input condition, the deviation will be repeatable from pulse to pulse. Contact technical support at Data Delay Devices if your application requires device testing at a specific input condition. #### POWER SUPPLY BYPASSING The DDU222F relies on a stable power supply to produce repeatable delays within the stated tolerances. A 0.1uf capacitor from VCC to GND, located as close as possible to the VCC pin, is recommended. A wide VCC trace and a clean ground plane should be used. ## **DEVICE SPECIFICATIONS** **TABLE 1: ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |---------------------|------------|------|----------------------|----------|--------| | DC Supply Voltage | $V_{CC}$ | -0.3 | 7.0 | <b>V</b> | | | Input Pin Voltage | $V_{IN}$ | -0.3 | V <sub>DD</sub> +0.3 | V | | | Storage Temperature | $T_{STRG}$ | -55 | 150 | С | | | Lead Temperature | $T_{LEAD}$ | | 300 | С | 10 sec | **TABLE 2: DC ELECTRICAL CHARACTERISTICS** (0C to 70C, 4.75V to 5.25V) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|------------------|-----|------|------|-------|------------------------------| | High Level Output Voltage | $V_{OH}$ | 2.5 | 3.4 | | V | $V_{CC} = MIN, I_{OH} = MAX$ | | | | | | | | $V_{IH} = MIN, V_{IL} = MAX$ | | Low Level Output Voltage | $V_{OL}$ | | 0.35 | 0.5 | V | $V_{CC} = MIN, I_{OL} = MAX$ | | | | | | | | $V_{IH} = MIN, V_{IL} = MAX$ | | High Level Output Current | I <sub>OH</sub> | | | -1.0 | mA | | | Low Level Output Current | $I_{OL}$ | | | 20.0 | mA | | | High Level Input Voltage | $V_{IH}$ | 2.0 | | | V | | | Low Level Input Voltage | $V_{IL}$ | | | 0.8 | V | | | Input Clamp Voltage | $V_{IK}$ | | | -1.2 | V | $V_{CC} = MIN, I_I = I_{IK}$ | | Input Current at Maximum | I <sub>IHH</sub> | | | 0.1 | mA | $V_{CC} = MAX, V_1 = 7.0V$ | | Input Voltage | | | | | | | | High Level Input Current | I <sub>IH</sub> | | | 20 | μΑ | $V_{CC} = MAX, V_I = 2.7V$ | | Low Level Input Current | I <sub>IL</sub> | | | -0.6 | mA | $V_{CC} = MAX, V_1 = 0.5V$ | | Short-circuit Output Current | I <sub>os</sub> | -60 | | -150 | mA | $V_{CC} = MAX$ | | Output High Fan-out | | | | 25 | Unit | | | Output Low Fan-out | | | | 12.5 | Load | | ## **PACKAGE DIMENSIONS** **DDU222F-xx (Commercial)** DDU222F-xxM (Military) ## **DELAY LINE AUTOMATED TESTING** ### **TEST CONDITIONS** **INPUT: OUTPUT:** Ambient Temperature: 25°C ± 3°C Load: 1 FAST-TTL Gate Supply Voltage (Vcc): $5.0V \pm 0.1V$ 5pf ± 10% C<sub>load</sub>: Threshold: 1.5V (Rising & Falling) Input Pulse: High = $3.0V \pm 0.1V$ Low = $0.0V \pm 0.1V$ Source Impedance: $50\Omega$ Max. Rise/Fall Time: 3.0 ns Max. (measured between 0.6V and 2.4V) **Pulse Width:** $PW_{IN} = 1.5 x Total Delay$ Period: $PER_{IN} = 10 x Total Delay$ **NOTE:** The above conditions are for test only and do not in any way restrict the operation of the device. **Test Setup** **Timing Diagram For Testing**