## SONY

## **CXA3572R**

## **Driver/Timing Generator for Color LCD Panels**

#### **Description**

The CXA3572R is an IC designed to drive the color LCD panel ACX306.

This IC greatly reduces the number of peripheral circuits and parts by incorporating a RGB driver and timing generator for video signals and a VCO onto a single chip. This chip has a built-in serial interface circuit and electronic attenuators which allow various settings to be performed by microcomputer control, etc.

#### **Features**

- Color LCD panel ACX306 driver
- Supports NTSC and PAL systems
- Supports Y/color difference and RGB inputs
- Supports OSD input
- Power saving function (clock stopped)
- Various setting control using a serial interface circuit (asynchronous type)
- Electronic attenuators (D/A converter)
- VCO (no external oscillator circuit)
- LPF (fc variable)
- COMMON and PSIG output circuits
- Sharpness function
- 2-point γ correction circuit
- R, G, B signal delay time adjustment circuit
- · Sync separation circuit
- D/A output pin (0 to 3V, 8 level output)
- · Output polarity inversion circuit
- Supports AC drive for LCD panel during no signal

#### **Applications**

Compact LCD monitors, etc.



#### **Absolute Maximum Ratings** (Ta = 25°C)

| <ul> <li>Supply voltage</li> </ul> | Vcc1 | 5.5 | V |
|------------------------------------|------|-----|---|
|                                    | Vcc2 | 15  | V |
|                                    | Vpp  | 4.6 | V |

· Analog input pin voltage

VINA1 (Pins 18, 19, 20, 22, 23, 24 and 25)

GND - 0.3 to Vcc1 + 0.3 V

VINA2 (Pin 16) GND - 0.3 to Vcc2 + 0.3 V

• Digital input pin voltage

VIND (Pins 34 and 35) Vss - 0.3 to +5.5 V

• Common input pin voltage

VINAD (Pins 31, 32 and 33)

GND, Vss - 0.3 to +5.5 V

• Operating temperature Topr -15 to +75 °C

Storage temperature Tstg -55 to +150 °C

Allowable power dissipation (Ta ≤ 25°C)

Pp 600 mW

#### **Operating Conditions**

| <ul> <li>Supply voltage</li> </ul> | Vcc1 – GND1 | 2.7 to 3.6   | V  |
|------------------------------------|-------------|--------------|----|
|                                    | Vcc2 – GND2 | 11.0 to 14.0 | V  |
|                                    | Von – Vss   | 2.7 to 3.6   | \/ |

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

#### **Block Diagram**



## **Pin Description**

| Pin<br>No. | Symbol      | I/O | Description                                                                       | Input pin for open status |
|------------|-------------|-----|-----------------------------------------------------------------------------------|---------------------------|
| 1          | EN          | 0   | EN pulse output                                                                   |                           |
| 2          | VCK         | 0   | V clock pulse output                                                              |                           |
| 3          | VST         | 0   | V start pulse output                                                              |                           |
| 4          | TEST        | _   | Test (Leave this pin open.)                                                       |                           |
| 5          | GND2        | _   | Analog 12.0V GND                                                                  |                           |
| 6          | COM         | 0   | Common pad voltage output for LCD panel                                           |                           |
| 7          | B DC DET    | 0   | B signal DC voltage feedback circuit capacitor connection                         |                           |
| 8          | B OUT       | 0   | B signal output                                                                   |                           |
| 9          | R DC DET    | 0   | R signal DC voltage feedback circuit capacitor connection                         |                           |
| 10         | R OUT       | 0   | R signal output                                                                   |                           |
| 11         | G DC DET    | 0   | G signal DC voltage feedback circuit capacitor connection                         |                           |
| 12         | G OUT       | 0   | G signal output                                                                   |                           |
| 13         | Vcc2        | _   | Analog 12.0V power supply                                                         |                           |
| 14         | PSIG OUT    | 0   | PSIG output                                                                       |                           |
| 15         | PSIG DC DET | 0   | PSIG signal DC voltage feedback circuit capacitor connection                      |                           |
| 16         | SIG.C       | ı   | R, G, B and PSIG output DC voltage adjustment                                     |                           |
| 17         | NC          | _   |                                                                                   |                           |
| 18         | OSD B       | I   | OSD B input                                                                       |                           |
| 19         | OSD R       | I   | OSD R input                                                                       |                           |
| 20         | OSD G       | ı   | OSD G input                                                                       |                           |
| 21         | Vcc1        | _   | Analog 3.0V power supply                                                          |                           |
| 22         | G/Y         | ı   | G/Y signal input                                                                  |                           |
| 23         | R/R-Y       | ı   | R/R-Y signal input                                                                |                           |
| 24         | B/B-Y       | I   | B/B-Y signal input                                                                |                           |
| 25         | SYNC IN     | ı   | Sync separation circuit input/sync signal input                                   |                           |
| 26         | DA OUT      | 0   | DAC output                                                                        |                           |
| 27         | REF         | 0   | Level shifter circuit REF voltage output for LCD panel                            |                           |
| 28         | FILTER      | 0   | Internal filter circuit f0 adjusting resistor connection                          |                           |
| 29         | RPD         | 0   | Phase comparator output                                                           |                           |
| 30         | GND1        | _   | Analog 3.0V GND                                                                   |                           |
| 31         | SEN         | ı   | Serial load input                                                                 |                           |
| 32         | SCK         | ı   | Serial clock input                                                                |                           |
| 33         | SDAT        | I   | Serial data input                                                                 |                           |
| 34         | VD          | ı   | Vertical sync signal input                                                        | L                         |
| 35         | XCLR        | ı   | Power-on reset capacitor connection (timing output block)                         |                           |
| 36         | POF         | 0   | LCD panel power supply on/off (Leave this pin open when not using this function.) |                           |

| Pin<br>No. | Symbol | I/O | Description                                  | Input pin for open status |
|------------|--------|-----|----------------------------------------------|---------------------------|
| 37         | VDD    | _   | Digital 3.0V power supply                    |                           |
| 38         | HDO    | 0   | HDO pulse output                             |                           |
| 39         | VDO    | 0   | VDO pulse output                             |                           |
| 40         | RGT    | 0   | Right/left inversion switching signal output |                           |
| 41         | Vss    | _   | Digital 3.0V GND                             |                           |
| 42         | HCK1   | 0   | H clock pulse 1 output                       |                           |
| 43         | HCK2   | 0   | H clock pulse 2 output                       |                           |
| 44         | HST    | 0   | H start pulse output                         |                           |
| 45         | VDD    | _   | Digital 3.0V power supply                    |                           |
| 46         | WIDE   | 0   | WIDE pulse output                            |                           |
| 47         | DWN    | 0   | Up/down inversion switching signal output    |                           |
| 48         | Vss    | _   | Digital 3.0V GND                             |                           |

## **Analog Block Pin Description**

| Pin<br>No.          | Symbol                                          | Pin<br>voltage | Equivalent circuit                                           | Description                                                                                                                                                                                 |
|---------------------|-------------------------------------------------|----------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5                   | GND2                                            | _              |                                                              | Analog 12.0V GND.                                                                                                                                                                           |
| 6                   | СОМ                                             | _              | Vcc2 125k W 5k GND2                                          | COMMON voltage output. The output voltage is controlled by serial communication.                                                                                                            |
| 7<br>9<br>11<br>15  | B DC DET<br>R DC DET<br>G DC DET<br>PSIG DC DET | 3.0V           | Vcc2  7  4K 5k 9  10k  GND2                                  | Smoothing capacitor connection for the feedback circuit of R, G, B and PSIG output signal DC level control. Connect a low-leakage capacitor.                                                |
| 8<br>10<br>12<br>14 | B OUT<br>R OUT<br>G OUT<br>PSIG OUT             | _              | Vcc2<br>3<br>10<br>12<br>14<br>GND2<br>10<br>500<br>W<br>55k | R, G, B and PSIG signal outputs. The DC level is controlled to match the SIG.C pin voltage. Low output in power saving mode.                                                                |
| 13                  | Vcc2                                            | 12.0V          |                                                              | Analog 12.0V power supply.                                                                                                                                                                  |
| 16                  | SIG.C                                           | Vcc/2          | Vcc2<br>16<br>200k<br>10p<br>GND2                            | R, G, B and PSIG output DC voltage setting. Connect a 0.01µF capacitor between this pin and GND1. When using a SIG.C of other than Vcc2/2, input the SIG.C voltage from an external source. |
| 17                  | NC                                              | _              |                                                              | No connection.                                                                                                                                                                              |

| Pin<br>No.     | Symbol                  | Pin<br>voltage                                                                     | Equivalent circuit                         | Description                                                                                                                                                                                                                                                                             |
|----------------|-------------------------|------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18<br>19<br>20 | OSD B<br>OSD R<br>OSD G | Vth1 = Vcc1 × 1/3 Vth2 = Vcc1 × 2/3                                                | Vcc1<br>18<br>20k<br>19<br>W<br>GND1       | OSD pulse inputs. When one of these input pins exceeds the Vth1 level, all of the outputs go to black limiter level; when an input pin exceeds the Vth2 level, only the corresponding output goes to white limiter level. Connect these pins to GND when not used.                      |
| 21             | Vcc1                    | 3.0V                                                                               |                                            | Analog 3.0V power supply.                                                                                                                                                                                                                                                               |
| 22<br>23<br>24 | G/Y<br>R/R-Y<br>B/B-Y   | G/Y:<br>1.8V<br>R/R-Y,<br>B/B-Y,<br>RGB:<br>1.8V<br>Y/color<br>difference:<br>2.0V | Vcc1<br>(22)<br>1k<br>(23)<br>(24)<br>GND1 | In Y/color difference input mode, input the Y signal to Pin 22, the R-Y signal to Pin 23 and the B-Y signal to Pin 24. In RGB input mode, input the G signal to Pin 22, the R signal to Pin 23 and the B signal to Pin 24. Pedestal clamp these pins with external coupling capacitors. |
| 25             | SYNC IN                 | 0.9V                                                                               | Vcc1                                       | Sync separation circuit input, or composite sync/horizontal sync signal input. During input to the sync separation circuit, input via a capacitor.                                                                                                                                      |
| 26             | DA OUT                  | _                                                                                  | Vcc1<br>80k<br>15p                         | DA output. Outputs the serial data converted to DC voltage. The current driving capacity is ±1.0mA (max.).                                                                                                                                                                              |
| 27             | REF                     | Vcc1/2                                                                             | Vcc1 25k OND1                              | REF output. The current driving capacity (sink) is 1.6mA (max.).                                                                                                                                                                                                                        |

| Pin<br>No.     | Symbol             | Pin<br>voltage | Equivalent circuit                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|--------------------|----------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28             | FILTER             | 1.2V           | Vcc1 500 GND1                                       | Connect a resistor between this pin and GND1 to control the internal LPF and trap frequencies. Connect a $43k\Omega$ resistor (tolerance $\pm 2\%$ , temperature characteristics $\pm 200$ ppm or less). This pin is easily affected by external noise, so make the connection between the pin and external resistor, and between the GND side of the external resistor and the GND1 pin as close as possible. |
| 29             | RPD                | 1.8V           | Vcc1                                                | Phase comparator output.                                                                                                                                                                                                                                                                                                                                                                                       |
| 30             | GND1               | _              |                                                     | Analog 3.0V GND.                                                                                                                                                                                                                                                                                                                                                                                               |
| 31<br>32<br>33 | SEN<br>SCK<br>SDAT | _              | Vcc1 20k 332 WW | Serial clock, serial load and serial data inputs for serial communication.                                                                                                                                                                                                                                                                                                                                     |

## **Digital Block Pin Description**

| Pin<br>No.                                                        | Symbol                                                                             | Pin<br>voltage | Equivalent circuit                            | Description                                                                                                |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>36<br>38<br>39<br>40<br>42<br>43<br>44<br>46<br>47 | EN<br>VCK<br>VST<br>POF<br>HDO<br>VDO<br>RGT<br>HCK1<br>HCK2<br>HST<br>WIDE<br>DWN | _              | 1 36 40 44<br>2 38 42 46<br>3 39 43 47<br>Vss | Digital block outputs.                                                                                     |
| 35<br>31<br>32<br>33                                              | XCLR<br>SEN<br>SCK<br>SDAT                                                         | _              | 35)32<br>31)33<br>Vss                         | Digital block system reset, and serial clock, serial load and serial data inputs for serial communication. |
| 34                                                                | VD                                                                                 | _              | (34) Vss                                      | Vertical sync signal input.                                                                                |
| 37<br>45                                                          | VDD                                                                                | _              |                                               | Digital 3.0V power supply.                                                                                 |
| 41<br>48                                                          | Vss                                                                                | _              |                                               | Digital 3.0V GND.                                                                                          |
| 4                                                                 | TEST                                                                               | _              |                                               | Test.<br>Leave this pin open.                                                                              |

#### **Setting Conditions for Measuring Electrical Characteristics**

Use the Electrical Characteristics Measurement Circuit on page 21 when measuring electrical characteristics. For measurement, the digital block must be initialized and power saving must be canceled by performing Settings 1, 2 and 3 below. In addition, the serial data must be set to the initial settings shown in the table below.

#### Setting 1. System reset

After turning on the power, activate the TG block system reset by setting XCLR (Pin 35) Low. The serial bus is set to the default values.



System reset

## Setting 2. Horizontal AFC adjustment

In the condition without sync input, adjust so that the HDO pulse output frequency is NTSC:  $15.734 \pm 0.1$ kHz and PAL:  $15.625 \pm 0.1$ kHz.

#### Setting 3. Canceling power saving mode

The power-on default is power saving mode, so clear (set all "1") serial data PS0 and SYNC GEN.

## Serial data initial settings

| MSE | 3  | F  | ADDF | RESS | 3  |    | LSB | MSB           |                                           |                                        | DA            | ATA           |                  |                 | LSB           |  |
|-----|----|----|------|------|----|----|-----|---------------|-------------------------------------------|----------------------------------------|---------------|---------------|------------------|-----------------|---------------|--|
| A7  | A6 | A5 | A4   | А3   | A2 | A1 | A0  | D7            | D6                                        | D5                                     | D4            | D3            | D2               | D1              | D0            |  |
| 0   | 0  | 0  | 0    | 0    | 0  | 0  | 0   |               |                                           |                                        | USER-E        | BRIGHT        | (10              | (1000000/LSB)   |               |  |
| 0   | 0  | 0  | 0    | 0    | 0  | 0  | 1   | 0             |                                           |                                        | SUB-BR        | RIGHT R       | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 0    | 0  | 1  | 0   | 0             |                                           |                                        | SUB-BR        | RIGHT B       | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 0    | 0  | 1  | 1   |               |                                           |                                        | CONT          | RAST          | (10              | 000000/1        | LSB)          |  |
| 0   | 0  | 0  | 0    | 0    | 1  | 0  | 0   | 0             |                                           | S                                      | UB-CON        | ITRAST F      | R (10            | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 0    | 1  | 0  | 1   | 0             |                                           | S                                      | SUB-CON       | ITRAST E      | 3 (10            | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 0    | 1  | 1  | 0   | 0             |                                           |                                        | γ-            | ·1            | (00              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 0    | 1  | 1  | 1   | 0             |                                           |                                        | γ-            | -2            | (00              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 1    | 0  | 0  | 0   | PSIGSW<br>(0) |                                           |                                        | PSIG-E        | RIGHT         | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 1    | 0  | 0  | 1   | 0             |                                           |                                        | COM           | 1-DC          | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 1    | 0  | 1  | 0   | 0             |                                           |                                        | COL           | _OR           | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 1    | 0  | 1  | 1   | 0             |                                           |                                        | Н             | JE            | (10              | 00000/L         | SB)           |  |
| 0   | 0  | 0  | 0    | 1    | 1  | 0  | 0   |               |                                           |                                        | VCO           | Fine          | (10              | 000000/1        | LSB)          |  |
| 0   | 0  | 0  | 0    | 1    | 1  | 0  | 1   | 0             | 0                                         |                                        | BLACK-        | LIMITER       | (10              | 0000/LS         | B)            |  |
| 0   | 0  | 0  | 0    | 1    | 1  | 1  | 0   | F             | PICTURE                                   | -GAIN (0                               | 0000/LSE      | 3)            | PICTU            | RE-F0 (00       | 00/LSB)       |  |
| 0   | 0  | 0  | 0    | 1    | 1  | 1  | 1   | LPFSW<br>(0)  | LP                                        | F (000/L                               | SB)           | TRAP<br>(0)   | DA               | A (000/LS       | 5B)           |  |
| 0   | 0  | 0  | 1    | 0    | 0  | 0  | 0   | 0             | 0                                         | vco c                                  | oarse (00     | 00/LSB)       | INPUT<br>SEL (0) | SYNC<br>SEL (1) | MODE<br>(0)   |  |
| 0   | 1  | 0  | 0    | 0    | 0  | 0  | 0   | 0             | 0                                         | TEST2<br>(1)                           | PONF<br>(1)   | TEST1<br>(0)  | SLPOF<br>(0)     | SYNC<br>GEN (1) | PS0<br>(1)    |  |
| 0   | 1  | 0  | 0    | 0    | 0  | 0  | 1   | SLSYP<br>(1)  | SLEXVD (1)                                | SLDWN<br>(0)                           | SLRGT<br>(0)  | TE\$<br>(0,   | ST3<br>0)        | SLWD<br>(0)     | SLNTPL<br>(0) |  |
| 0   | 1  | 0  | 0    | 0    | 0  | 1  | 0   | SYST (0)      | SLFL<br>(0)                               | SLFR<br>(0)                            | SL4096<br>(0) | SLCLP1<br>(0) | SLCLP0<br>(0)    | SLVDO<br>(0)    | SLHDO<br>(0)  |  |
| 0   | 1  | 0  | 0    | 0    | 0  | 1  | 1   | 0             | SLMBK<br>(0)                              |                                        | H PC          | OSITION       | (100000/         | LSB)            |               |  |
| 0   | 1  | 0  | 0    | 0    | 1  | 0  | 0   | S/H POS       | SITION (000/LSB) HDO POSITION (00000/LSB) |                                        |               |               | 3)               |                 |               |  |
| 0   | 1  | 0  | 0    | 0    | 1  | 0  | 1   | SB POS        | SITION (1                                 | ITION (100/LSB) V POSITION (01000/LSB) |               |               |                  |                 |               |  |
| 0   | 1  | 0  | 0    | 0    | 1  | 1  | 0   |               |                                           | TE                                     | ST4 (000      | 00000/LS      | SB)              |                 |               |  |

Note: If there is the possibility that data may be set at other than the above-noted addresses, set these data to "0".

## **Electrical Characteristics — DC Characteristics**

## **Analog Block**

 $(Ta = 25^{\circ}C, Vcc1 = Vdd = 3.0V, Vcc2 = 12.0V, see page 10 for the DAC)$ 

| Item                                             | Symbol | Measurement conditions                | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|--------|---------------------------------------|------|------|------|------|
| Current consumption 1 (Y/color difference input) | I1     | Measure the inflow current to Pin 21. | 16   | 34   | 50   |      |
| Current consumption 2 (Y/color difference input) | 12     | Measure the inflow current to Pin 13. | 1.0  | 3.4  | 10   |      |
| Current consumption 1 (RGB input)                | IRGB1  | Measure the inflow current to Pin 21. | 12   | 28   | 42   |      |
| Current consumption 2 (RGB input)                | IRGB2  | Measure the inflow current to Pin 13. | 1.0  | 3.4  | 10   |      |
| Current consumption 1 (PS0 = 0)                  | IPS01  | Measure the inflow current to Pin 21. | _    | 7    | 11   | mA   |
| Current consumption 2 (PS0 = 0)                  | IPS02  | Measure the inflow current to Pin 13. | _    | 0.3  | 1.0  |      |
| Current consumption 1 (SYNC GEN = 0)             | ISG1   | Measure the inflow current to Pin 21. | _    | 14   | 27   |      |
| Current consumption 2 (SYNC GEN = 0)             | ISG2   | Measure the inflow current to Pin 13. | _    | 0.3  | 1.0  |      |
| B DC DET pin voltage                             | V7     |                                       |      | 3.0  |      |      |
| R DC DET pin voltage                             | V9     |                                       |      | 3.0  |      |      |
| G DC DET pin voltage                             | V11    |                                       |      | 3.0  |      |      |
| PSIG DC DET pin voltage                          | V15    |                                       |      | 3.0  |      |      |
| SIG.C pin voltage                                | V16    |                                       |      | 6.0  |      |      |
| G/Y pin voltage                                  | V22    |                                       |      | 1.8  |      |      |
| R/R-Y pin voltage 1                              | V23    | During Y/color difference input       |      | 2.0  |      |      |
| R/R-Y pin voltage 2                              | V23    | During RGB input                      |      | 1.8  |      | V    |
| B/B-Y pin voltage 1                              | V24    | During Y/color difference input       |      | 2.0  |      |      |
| B/B-Y pin voltage 2                              | V24    | During RGB input                      |      | 1.8  |      |      |
| SYNC IN pin voltage                              | V25    | During no input                       |      | 1.1  |      |      |
| REF pin voltage (power saving mode)              | V27    |                                       |      | 0.2  |      |      |
| FILTER pin voltage                               | V28    |                                       |      | 1.2  |      |      |
| OSD R, G, B input voltage                        |        |                                       | GND  |      | Vcc1 |      |
| SIG. C input voltage                             | VSIG.C |                                       | 5.0  |      | 6.5  |      |

| Item                                                | Symbol                | Measurement conditions               | Min. | Тур.  | Max.  | Unit |
|-----------------------------------------------------|-----------------------|--------------------------------------|------|-------|-------|------|
|                                                     | γ*1                   |                                      |      | 0.35  | 0.4   |      |
| Y/Color difference mode<br>Y, R-Y, B-Y signal input | SYNC<br>(Y on SYNC)*2 | IC)*2 INPUT SEL = 0                  |      | 0.15  | 0.2   |      |
| level 1                                             | R-Y                   | (–6dB Attenuate OFF)                 |      | 0.245 |       |      |
|                                                     | B-Y                   |                                      |      | 0.311 |       |      |
|                                                     | γ*1                   |                                      |      |       | 0.7   |      |
| Y/Color difference mode<br>Y, R-Y, B-Y signal input | SYNC<br>(Y on SYNC)*2 | INPUT SEL = 1<br>(-6dB Attenuate ON) |      |       | 0.3   |      |
| level 2                                             | R-Y                   | (-odb Attendate ON)                  |      |       | 0.490 | Vp-р |
|                                                     | B-Y                   |                                      |      |       | 0.622 |      |
| RGB mode                                            | R, G, B*1             | INPUT SEL = 0                        |      | 0.35  | 0.5   |      |
| R, G, B signal input level 1                        | SYNC<br>(G on SYNC)*2 | (-6dB Attenuate OFF)                 |      | 0.15  | 0.2   |      |
| RGB mode                                            | R, G, B*1             | INPUT SEL = 1                        |      |       | 0.7   |      |
| R, G, B signal input level 2                        | SYNC<br>(G on SYNC)*2 | (-6dB Attenuate ON)                  |      |       | 0.3   |      |

<sup>\*1</sup> Y signal level (SYNC level is not included.)

<sup>\*2</sup> SYNC level of Y (G) on SYNC signal.

## Control Signal Block (Sync signal, serial-serial signal, XCLR, digital output)

 $(Ta = -15 \text{ to } +75^{\circ}\text{C}, Vcc1 = Vdd = 2.7 \text{ to } 3.6\text{V})$ 

| Item                      | Symbol | Measurement conditions | Min.       | Тур. | Max.       | Unit | Applicable pins |
|---------------------------|--------|------------------------|------------|------|------------|------|-----------------|
| High level input voltage  | Vıн1   |                        | Vcc1 - 0.7 |      | Vcc1       |      | *1              |
| Low level input voltage   | Vı∟1   |                        | 0          |      | 0.7        | V    | *1              |
| High level input voltage  | Vıн2   |                        | 2.0        |      | VDD (VCC1) | V    | *2, *3, *4      |
| Low level input voltage   | VIL2   |                        | 0          |      | 0.7        |      | *2, *3, *4      |
| High level input current  | liн1   | VIN = VDD              |            |      | 20         |      | *1, *2          |
| Low level input current   | lı∟1   | VIN = 0V               |            |      | 20         |      | ↑1, <b>↑Z</b>   |
| High level input current  | Іін2   | VIN = VDD              | 20         |      | 150        |      | *3              |
| Low level input current   | IIL2   | VIN = 0V               |            |      | 1.0        | μA   | (pull-down)     |
| High level input current  | Іін3   | VIN = VDD              |            |      | 1.0        |      | *4              |
| Low level input current   | IIL3   | VIN = 0V               |            |      | 1.0        |      | ~ <b>~</b>      |
| High level output voltage | Vон1   | Iон = −1.2mA           | 2.6        |      |            |      | *5              |
| Low level output voltage  | Vol1   | IoL = 4.0mA            |            |      | 0.3        | .,   | *3              |
| High level output voltage | Voн2   | Iон = −0.6mA           | 2.6        |      |            | V    | *6              |
| Low level output voltage  | Vol2   | IoL = 2.0mA            |            |      | 0.3        |      | *0              |

<sup>\*1</sup> SYNC IN (Pin 25)

<sup>\*2</sup> SEN (Pin 31), SCK (Pin 32), SDAT (Pin 33)

<sup>\*3</sup> VD (Pin 34)

<sup>\*4</sup> XCLR (Pin 35)

<sup>\*5</sup> HCK1 (Pin 42), HCK2 (Pin 43), HST (Pin 44)

<sup>\*6</sup> EN (Pin 1), VCK (Pin 2), VST (Pin 3), POF (Pin 36), HDO (Pin 38), VDO (Pin 39), RGT (Pin 40), WIDE (Pin 46), DWN (Pin 47)

#### **Electrical Characteristics**

#### **AC Characteristics**

Unless otherwise specified, Settings 1 and 2, the serial data initial settings, and the following setting conditions are required.

Ta = 25°C, Vcc1 = 3.0V, Vcc2 = 12V, GND1 = GND2 = 0V, Vss = 0V, SW8/10/12/14 = OFF, no video input, SG1 input to TP25

Note: Serial data values in the table are HEX notation.

| Item                                                               | Symbol            | Serial data setting (HEX) | Measurement conditions                                                                                                                                                                                                                          | Min. | Тур. | Max. | Unit |
|--------------------------------------------------------------------|-------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Maximum gain between input and output                              | Gмах              | CONT FFh<br>MODE 00h      | Input SG2 (0.2Vp-p) to TP22 and measure the output amplitude at TP12.                                                                                                                                                                           |      | 22   | 25   | dB   |
| Minimum gain between input and output                              | Gмin              | CONT 00h<br>MODE 00h      | Input SG2 (0.2Vp-p) to TP22 and measure the output amplitude at TP12.                                                                                                                                                                           | -6   | -3   | 0    | dB   |
| Inverted and non-inverted gain difference                          | ΔGΙΝν             | CONT 2Fh                  | Input SG2 (0.2Vp-p) to TP22 and measure the inverted output amplitude Vinv and the non-inverted output amplitude Vninv at TP12. ΔGinv = 20 log (Vninv/Vinv)                                                                                     | _    | _    | ±0.4 | dB   |
| Gain difference<br>between R, G and<br>B                           | $\Delta G$ RGB    | MODE 00h<br>CONT 2Fh      | Input SG2 (0.2Vp-p) to TP22 (TP23, TP24), measure the non-inverted output amplitude at TP8, TP10 and TP12, and obtain the maximum and minimum difference between these values.                                                                  | _    | _    | 0.6  | dB   |
| Sub-contrast                                                       | ∆Gsc1             | SUB-CONT<br>00h           | Set CONT = 26h, input SG2 (0.2Vp-p) to TP22, and assume the non-inverted output amplitude at TP8 and TP10 when SUB-CONT R, B = 40h, 00h and 7Fh as V1, V2 and V3, respectively. $\Delta Gsc1 = 20 \log (V3/V1)$ $\Delta Gsc2 = 20 \log (V2/V1)$ |      | -2.0 | -1.0 | - dB |
| variable amount                                                    | ΔGsc2             | SUB-CONT<br>7Fh           |                                                                                                                                                                                                                                                 |      | 2.0  | 4.0  | UD   |
| Sub-bright variable                                                | ΔVsв1             | SUB-BRT<br>R, B 00h       | Set U-BRT = 1Ah and measure the non-inverted level at TP8 and TP10 relative to the non-inverted black                                                                                                                                           | -2.0 | -1.4 | -0.9 | .,   |
| amount                                                             | ΔVsв2             | SUB-BRT<br>R, B 7Fh       | level at TP12 when SUB-BRT R, B = 7Fh and 00h.                                                                                                                                                                                                  | 0.9  | 1.4  | 2.0  | V    |
| R, G, B, PSIG and<br>COM output<br>voltage in power<br>saving mode | VPSO              |                           | Measure the R, G, B, PSIG and COM output voltages in power saving mode.                                                                                                                                                                         | _    | _    | 100  | mV   |
| Black limiter                                                      | V <sub>B</sub> L1 | BLK-LIM<br>00h            | Set U-BRT = 00h, measure the<br>non-inverted black limit level at TP12<br>when BLK-LIM = 00h and 3Fh, and                                                                                                                                       |      | 2.5  | 3.0  |      |
| variable amount                                                    | V <sub>B</sub> L2 | BLK-LIM<br>3Fh            | when BLK-LIM = 00h and 3Fh, and assume the difference from the output DC voltage as VBL1 and VBL2, respectively.                                                                                                                                |      | 5.0  | _    | V    |

| Item                                                | Symbol | Serial data setting (HEX) | Measurement conditions                                                                                                                         | Min. | Тур.       | Max. | Unit  |
|-----------------------------------------------------|--------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|-------|
| White limiter variable amount                       | VwL    |                           | Set CONT = FFh, input SG2 (0.2Vp-p) to TP22, measure the non-inverted white limit level, and obtain the difference from the output DC voltage. | 0.3  | 0.6        | 1.0  | V     |
| Black level<br>difference between<br>R, G and B     | ΔVв    |                           | Measure the non-inverted black level at TP8, TP10 and TP12, and obtain the maximum and minimum difference between these values.                | _    | _          | 300  | mV    |
| RGB and PSIG output DC voltage                      | Vc     |                           | Measure the output DC level (average voltage) at TP8, TP10, TP12 and TP14.                                                                     | 5.8  | 6.0        | 6.2  | V     |
| DC voltage<br>difference between<br>RGB and PSIG    | ΔVc    |                           | Measure the output average voltage difference at TP8, TP10 and TP14 relative to the output average voltage at TP12.                            | _    | _          | 300  | mV    |
| PSIG-BRT variable                                   | VPB1   | PSIG-BRT<br>00h           | Assume the PSIG output amplitude when PSIG-BRT = 00h and 7Fh as                                                                                | 8.5  | 10.0       | _    | \/n n |
| amount                                              | VPB2   | PSIG-BRT<br>7Fh           | VPB1 and VPB2, respectively.                                                                                                                   | 1.0  | 2.0        | _    | Vp-p  |
| USER-BRT                                            | ΔUB1   | U-BRT<br>00h              | Measure the non-inverted black level at TP12 when U-BRT = 00h and FFh                                                                          | 4.5  | 4.8        | _    |       |
| variable amount                                     | ΔUB2   | U-BRT<br>FFh              | and assume the difference from the average voltage as $\Delta \text{UB1}$ and $\Delta \text{UB2},$ respectively.                               | 1.4  | 2.0        | 2.5  | V     |
| Level difference<br>between PSIG-BLK<br>and BLK-LIM | ΔVBB   | SLWD<br>1                 | Set BLK-LIM = 00h and measure the difference between the inverted and non-inverted black level at TP12 and TP14.                               | _    | _          | 300  | mV    |
| HUE variable                                        | ΔHUR1  | HUE 00h                   | Set U-BRT = 80h, CONT = 80h,<br>COLOR = 40h, input SG4 (56mVp-p)<br>to TP23, input SG4 (100mVp-p) to                                           | 1.5  | 3          | _    |       |
| amount R                                            | ΔHUR2  | HUE 3Fh                   | TP24, and assume the amplitude at TP8 when HUE = 80h, 00h and 3Fh as VB1, VB2 and VB3.                                                         | _    | <b>-</b> 5 | -2   | dB    |
| HUE variable                                        | ΔHUB1  | HUE 00h                   | Similarly, assume the amplitude at TP10 as VR1, VR2 and VR3.<br>ΔHUR1 = 20 log (VR2/VR1)                                                       | _    | <b>-</b> 5 | -2   | αБ    |
| amount B                                            | ΔHUB2  | HUE 3Fh                   | ΔHUR2 = 20 log (VR2/VR1)<br>ΔHUB1 = 20 log (VB2/VB1)<br>ΔHUB2 = 20 log (VB2/VB1)                                                               | 1.5  | 3          | _    | †     |
| Picture variable                                    | GP1    | PIC-G<br>00h              | Set CONT = 80h, input SG3 to TP22, and measure the TP12 amplitude at f0 relative to the TP12                                                   | -2.5 | 0          | 2.5  | -10   |
| amount                                              | GP2    | PIC-G<br>1Fh              | amplitude at 100kHz when PIC-G = 00h and 1Fh, respectively.                                                                                    | 9    | 12         | _    | dB    |
| Color variable amount                               | GC1    | COLOR<br>00h              | Input SG4 (160mVp-p) to TP23 and TP24, and assume the output amplitude at TP8 and TP10 when COLOR = 00h, 40h and 50h as V1,                    | _    | _          | -20  | dB    |
|                                                     | GC2    | COLOR<br>50h              | V2 and V3, respectively.  GC1 = 20 log (V1/V2)  GC2 = 20 log (V3/V2)                                                                           | 0.5  | _          | _    | - dB  |

| Item                   | Symbol        | Serial data setting (HEX)                                                         | Measurement o                                                                                                                                            | conditions                                                                                                                                                             | Min. | Тур. | Max. | Unit    |
|------------------------|---------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|---------|
|                        | B-Y/<br>R-Y   |                                                                                   | Assume the TP10 ou<br>(0.1Vp-p) is input to<br>the TP8 amplitude wh                                                                                      | TP23 as RR,<br>hen SG4                                                                                                                                                 | 0.85 | 1.00 | 1.15 |         |
| Matrix amplitude ratio | G-Y/<br>R-Y   | CONT 80h<br>COLOR 40h                                                             | the TP10 amplitude v<br>(0.1Vp-p) is input to<br>and the TP8 amplitude                                                                                   | (0.1Vp-p) is input to TP24 as BB,<br>the TP10 amplitude when SG5<br>(0.1Vp-p) is input to TP23 as RG,<br>and the TP8 amplitude when SG5                                |      |      | 0.61 |         |
|                        | G-Y/<br>B-Y   | (0.1Vp-p) is input to TP24 as BG. B-Y/R-Y = RR/BB G-Y/R-Y = RG/RR G-Y/B-Y = BG/BB |                                                                                                                                                          |                                                                                                                                                                        | 0.15 | 0.19 | 0.23 |         |
| LPF characteristics    | fc1           | LPF 01h<br>MODE 00h                                                               | Input SG3 to TP22 ar                                                                                                                                     |                                                                                                                                                                        | _    | 1.5  | _    | N 41 1- |
| LFF Characteristics    | fc2           | LPF 07h<br>MODE 00h                                                               |                                                                                                                                                          | relative to the TP12 amplitude at 100kHz when LPF = 01h and 07h.                                                                                                       |      |      | _    | MHz     |
| Trap characteristics   | fo            | MODE 00h<br>TRAP 1                                                                | Set U-BRT = 30h, Co<br>input SG7 (13.5MHz)<br>and TP24, and meas<br>by which each output<br>relative to SG7 (100k                                        | _                                                                                                                                                                      | -27  | -18  | dB   |         |
| Frequency response     | fRGB          | MODE 00h                                                                          | input SG3 to TP22, T<br>and measure the frec<br>results in –3dB relative                                                                                 | Set SW8, SW10 and SW12 = ON, input SG3 to TP22, TP23 and TP24, and measure the frequency which results in –3dB relative to the TP8, TP10 and TP12 amplitude at 100kHz. |      |      | _    | MHz     |
| REF output voltage     | VREF          |                                                                                   | Measure the REF pir at the output current                                                                                                                |                                                                                                                                                                        | 1.3  | 1.5  | 1.7  | V       |
| DA adjustment          | VDA1          | DA 00h                                                                            | Measure the DA output voltage when                                                                                                                       | Output current 1.0mA                                                                                                                                                   | _    | _    | 0.3  | · V     |
| range                  | VDA2          | DA 07h                                                                            | DA = 00h and 07h.                                                                                                                                        | Output current<br>-1.0mA                                                                                                                                               | 2.6  | _    | _    | V       |
| v gain                 | Δγ1           | -CONT 41h                                                                         | Input SG2 (0.35mVp-measure the amplitude and TP12. Assume the output a                                                                                   | de at TP8, TP10 mplitude when                                                                                                                                          | 12   | 14   | 16   |         |
| γ gain                 | Δγ2           | OON 4111                                                                          | GAMMA1 = 7Fh as V1, when GAMMA1 = 3Fh as V2, and when GAMMA1 = GAMMA2 = 3Fh as V3. $\Delta \gamma 1$ = 20 log (V1/V2) $\Delta \gamma 2$ = 20 log (V3/V2) |                                                                                                                                                                        | 12   | 14   | 16   | dB      |
| γ1 adjustment          | Vγ1мN         | CONT 41h                                                                          | Input SG2 (0.35mVp-<br>read the gain transition<br>non-inverted output a<br>γ1 = 00h and γ1 = 7F                                                         | on points of the at TP12 when                                                                                                                                          | _    | _    | 0    |         |
| variable range         | <b>V</b> γ1МX | 55141 4111                                                                        | level of the input sign $\gamma 1 = 00h$ : $V\gamma_1 MN$ $\gamma 1 = 7Fh$ : $V\gamma_1 MN$                                                              |                                                                                                                                                                        | 100  |      |      | IRE     |

| Item                        | Symbol      | Serial data setting (HEX) | Measurement conditions                                                                                                                                       | Min. | Тур. | Max. | Unit |
|-----------------------------|-------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| γ2 adjustment               | Vγ2мN       | CONT 41h                  | Input SG2 (0.35mVp-p) to TP22 and read the gain transition points of the non-inverted output at TP12 when $\gamma$ 2 = 00h and $\gamma$ 2 = 7Fh from the IRE | 100  | _    | _    | IRE  |
| variable range              | Vγ2мх       | CONT 4111                 | level of the input signal.<br>$\gamma 2 = 00h$ : $V\gamma_{2MN}$<br>$\gamma 2 = 7Fh$ : $V\gamma_{2MX}$                                                       | _    | _    | 50   | IIXL |
| COMMON control              | COMMIN      | COM-DC<br>00h             | Measure the COM output DC voltage when COM-DC = 00h and 7Fh, and measure the difference from the                                                             | -1.3 | -1.0 | -0.8 | V    |
| range                       | COMMX       | COM-DC<br>7Fh             | COM output DC voltage when COM-DC = 40h.                                                                                                                     |      | 1.0  | 1.3  | Ů    |
| OSD threshold               | Vth1<br>OSD |                           | Input SG4 to TP18, TP19 and TP20, gradually raise the high level from 0V, and assume the high level voltage at which the output level                        | 0.8  | 1.0  | 1.2  | V    |
| value                       |             |                           | goes to BLK-LIM level as Vth1OSD, and the high level voltage at which the output goes to WHITE-LIM level as Vth2OSD.                                         | 1.8  | 2.0  | 2.2  | v    |
| Data setup time             | ts0         |                           | SEN setup time, activated by the rising edge of SCK. (See Fig. 3.)                                                                                           | 150  | _    | _    | ns   |
|                             | ts1         |                           | SDAT setup time, activated by the rising edge of SCK. (See Fig. 3.)                                                                                          | 150  | _    | _    | 113  |
| Data hold time              | th0         |                           | SEN hold time, activated by the rising edge of SCK. (See Fig. 3.)                                                                                            | 150  | _    | _    | ns   |
| Data Hold time              | th1         |                           | SDAT hold time, activated by the rising edge of SCK. (See Fig. 3.)                                                                                           |      | _    | _    | 110  |
|                             | tw1L        |                           | SCK pulse width. (See Fig. 3.)                                                                                                                               | 210  | _    | _    | ns   |
| Minimum pulse width         | tw1H        |                           | SCK pulse width. (See Fig. 3.)                                                                                                                               | 210  | _    | _    | ns   |
| ···au·                      | tw2         |                           | SEN pulse width. (See Fig. 3.)                                                                                                                               | 1    | _    | _    | μs   |
|                             | tTHL        |                           | Measure the transition time of each output. 90pF load: HST output pin                                                                                        |      | _    | 30   | ns   |
|                             | tTLH        |                           | 120pF load: HCK1 and HCK2 output<br>pins<br>(See Fig. 1.)                                                                                                    | _    | _    | 30   | 113  |
| Output transition time      | tTHL        |                           | Measure the transition time of each output. 50pF load: DWN, WIDE, VCK, VST,                                                                                  | _    | _    | 40   |      |
|                             | tTLH        |                           | TEST, EN, VDO, HDO, POF and RGT output pins (See Fig. 1.)                                                                                                    |      | _    | 40   | ns   |
| Cross-point time difference | ΔΤ          |                           | Measure HCK1/HCK2.<br>120pF load<br>(See Fig. 2.)                                                                                                            |      |      |      | ns   |
| HCK duty                    | DTYHC       |                           | Measure the HCK1/HCK2 duty.<br>120pF load                                                                                                                    | 48   | 50   | 52   | %    |

## **Electrical Characteristic Measurement Method Diagrams**





Fig. 1. Output transition time measurement conditions

Fig. 2. Cross-point time difference measurement conditions



Fig. 3. Serial transfer block measurement conditions





#### **Electrical Characteristics Measurement Circuit**



<sup>\*</sup> Resistance value tolerance: ±2%, temperature coefficient: ±200ppm/°C or less Locate this resistor as close to the IC pin as possible to reduce the effects of external signals.

#### **Description of Operation**

#### 1) RGB and Y/color difference signal processing block

Signal processing is comprised of picture, HUE, matrix, LPF/trap, contrast, OSD, sample-and-hold,  $\gamma$  correction, bright, sub-bright, sub-contrast and output circuits.

#### · Input signal mode switching

The input mode (RGB input, Y/color difference input) can be switched by the serial communication settings. (During internal sync separation signal input)

During RGB input: The G signal is input to Pins 22 and 25, the B signal to Pin 24, and the

R signal to Pin 23.

During Y/color difference input: The Y signal is input to Pins 22 and 25, the B-Y signal to Pin 24, and

the R-Y signal to Pin 23.

(During external sync signal input)

During RGB input: The G signal is input to Pin 22, the B signal to Pin 24, the R signal to

Pin 23, CSYNC/HD to Pin 25, and VD to Pin 34.

During Y/color difference input: The Y signal is input to Pin 22, the B-Y signal to Pin 24, the R-Y signal

to Pin 23, CSYNC/HD to Pin 25, and VD to Pin 34.

#### NTSC/PAL switching

The input system (NTSC/PAL) can be switched by the serial communication settings.

#### • Picture circuit

This performs aperture correction for the Y signal. The center frequency to be corrected and the correction amount are controlled by serial communication.

#### • HUE circuit

This is the hue adjustment circuit for the color difference signal. It is controlled by serial communication.

#### Matrix circuit

This circuit converts Y, R-Y and B-Y signals into RGB signals.

#### LPF circuit

This is the band limitation filter for the RGB signal. It is used to eliminate the noise component generated at the front end of this IC. The cut-off frequency can be controlled by serial communication. In addition, when not using the LPF, it can be turned off by serial communication.

#### Trap circuit

This is used to eliminate the DSP clock and RGB decoder carrier leak generated at the front end of this IC. In addition, when not using the trap, it can be turned off by serial communication.

#### Contrast adjustment circuit

This adjusts the amplitude to set the input RGB signal to the appropriate output level.

#### • OSD

This inputs the OSD pulses. There are two input threshold values: Vth1 (Vcc1  $\times$  1/3) and Vth2 (Vcc1  $\times$  2/3). When an input exceeds Vth1, the corresponding output falls to the level specified by BLACK-LIMITER. When an input exceeds Vth2, the corresponding output rises to the level specified by WHITE-LIMITER. Also, when one of the RGB inputs exceeds Vth1, any signal outputs not exceeding Vth1 also fall to the level specified by BLACK-LIMITER.

SONY CXA3572R

#### · Sample-and-hold circuit

This circuit performs time axis correction for the RGB output signals in order to support the RGB simultaneous sampling systems of LCD panels.



#### RGT = H (Normal)

|     | SHS1    | SHS2    | SHS3    | SHS4    | SHS5    | SHS6    |
|-----|---------|---------|---------|---------|---------|---------|
| SH1 | В       | A'      | Α       | C'      | С       | B'      |
| SH2 | Through | Through | Through | Through | Through | Through |
| SH3 | Α       | Ċ       | С       | B'      | В       | A'      |
| SH4 | С       | B'      | В       | A'      | Α       | C'      |

#### **RGT = L (right/left inversion)**

|     | SHS1    | SHS2    | SHS3    | SHS4    | SHS5    | SHS6    |
|-----|---------|---------|---------|---------|---------|---------|
| SH1 | В       | A'      | Α       | C'      | С       | B'      |
| SH2 | Α       | C'      | С       | B'      | В       | A'      |
| SH3 | Through | Through | Through | Through | Through | Through |
| SH4 | С       | B'      | В       | A'      | Α       | C'      |



SH1: R signal SH pulse SH2: G signal SH pulse SH3: B signal SH pulse SH4: RGB signal SH pulse

SHS1, 2, 3, 4, 5, 6:

Serial data settings

The sample-and-hold circuit performs sample and hold by receiving the SH1 to SH4 pulses from the TG block. Since LCD panels perform color coding using an RGB delta arrangement, each horizontal line must be compensated by 1.5 dots. This relationship is reversed during right/left inversion. This compensation and other timing is also generated by the digital block. The sample-and-hold timing changes according to the phase relationship with the HCK pulse, so the timing should be set to the SHS1 to SHS6 position in accordance with the actual board.

#### • γ correction

In order to support the characteristics of LCD panels, the I/O characteristics are as shown in Fig. 1. The  $\gamma$ 1 gain transition point A voltage changes as shown in Fig. 2 by adjusting the serial bus register  $\gamma$ 1, and the  $\gamma$ 2 gain transition point B voltage changes as shown in Fig. 3 by adjusting  $\gamma$ 2.



#### Bright circuit

This is used to adjust the black-black amplitude of polarity-inverted RGB output signals. It is not interlinked with the  $\gamma$  transition points.

#### · White balance adjustment circuit

This is used to adjust the white balance. The black level is adjusted by SUB-BRIGHT, and the black-white amplitude is adjusted by SUB-CONTRAST.

#### Output circuit

RGB output (Pins 8, 10, and 12) signals are inverted each horizontal line by the FRP pulse (internal pulse) supplied from the TG block as shown in the figure below. Feedback is applied so that the center voltage (SIG.C) of the output signal matches the reference voltage (Vcc2 + GND2)/2 (or the voltage input to SIG.C (Pin 16)). In addition, the white level output is clipped at the limiter operation point that is set by the serial communication WHITE-LIMITER, and the black level output is clipped at the limiter operation point that is set by the serial communication BLACK-LIMITER.

The output PSIG signal level is normally adjusted by PSIG-BRIGHT, but during black frame display the level is specified by the BLACK-LIMITER level at some timings. In addition, the RGB output also simultaneously goes to BLACK-LIMITER level output.



SONY

#### 2) Common voltage generation circuit block

The common voltage circuit generates and supplies the common pad voltage to the LCD panel. The voltage is offset by serial communication using the SIG.C voltage as the reference and then output.

#### 3) DA OUT output circuit

The DA OUT output circuit outputs DC 3.0V at equal divisions.

#### 4) REF output circuit

The REF output circuit generates and supplies the panel level shifter circuit reference voltage to the LCD panel.

#### 5) Sync system

· Internal sync separation circuit

Sync separation is performed from the signal input from SYNC IN (Pin 25). An external sync signal can also be input from the same pin (SYNC IN) according to the serial communication setting.

Serial communication setting

SYNC SEL = 0: Internal sync separation.

SYNC SEL = 1: External sync signal input. (The internal sync separation circuit is set to power saving mode.)

Input pin (Pin 25) processing

During internal sync separation: Input through an external capacitor (0.1µF)

During external sync signal input: Directly coupled, input level 3Vp-p positive or negative polarity

#### PLL and AFC circuits (VCO setting method)

A PLL circuit can be comprised by connecting a PLL circuit phase comparator and frequency division counter and a VCO circuit and external LPF circuit. The PLL error detection signal is generated using the phase comparison output of the entire bottom of the horizontal sync signal and the internal frequency division counter as the RPD output. RPD output is converted to DC error voltage with the lag-lead filter, and then it controls the internal VCO circuit to stabilize the oscillation frequency.

The internal clock oscillation frequency is set as follows by adjusting VCO-Coarse/Fine.

Adjust the VCO-Coarse/Fine settings so that the HDO pulse output frequency in the condition without sync input is NTSC:  $15.734 \pm 0.1$ kHz and PAL:  $15.625 \pm 0.1$ kHz.



#### 6) Power saving circuit (PS circuit)

A power saving system can be realized together with the LCD panel by independently controlling (serial communication) the operation of each output block. This system is also effective for improving picture quality during power-on/off.

The serial data PS0 and SYNC GEN must be set in order to use this IC.

For details of the setting methods, see the "Description of Serial Control Operation" and "Power supply and power saving sequence" items.

#### 7) Power supply and power saving sequence

Power-on for the CXA3572R and the LCD panel should be performed in the following order.



When power saving is set to on or off, video display is automatically turned on or off at the above timings.

#### Power-on

|    | min.  | max. |    |
|----|-------|------|----|
| A1 | 0     | _    |    |
| B1 | 0     | _    |    |
| C1 | 0     | _    | ms |
| D1 | 100*2 | _    |    |
| E1 | 0     | 100  |    |

<sup>\*1</sup> After the digital 3V VDD has completely risen and XCLR (Pin 35) is completely high level.

Power-off

|    | min. | max. |    |
|----|------|------|----|
| A2 | 0    |      |    |
| B2 | 0    | _    |    |
| C2 | 0    | _    | ms |
| D2 | *3   | _    |    |
| E2 | 150  | 300  |    |

<sup>\*3</sup> After the panel 12V VDD has completely fallen.

<sup>•</sup> POF (Pin 36) is output as the panel VDD control signal. The POF output can be switched by the serial communication setting, and the POF setting can be made regardless of the power saving setting.

| SLPOF | POF (Pin 36) output |
|-------|---------------------|
| 0     | Low level           |
| 1     | High Level (VDD)    |



Panel power supply configuration using POF output

<sup>\*2</sup> After the 3V VDD/VCc1 has completely risen.

#### 8) TG block

#### H-Position

This adjusts the horizontal display position. Set this function so that the picture center matches the center of the LCD panel.

#### V-Position

This adjusts the vertical display position. Set this function so that the picture center matches the center of the LCD panel.

Right/left (RGT) and/or up/down (DWN) inversion

The video display direction can be switched. The horizontal direction can be switched between right scan and left scan, and the vertical direction between down scan and up scan. Set the display direction in accordance with the LCD panel mounting position.

Overscan display mode (SLWD)

Displaying black in the up/down 6 lines and right/left 18 (19) dots of the display area generates an overscan area (black frame) in the display area. Fine adjustment of the black frame display position is performed by SB-Position.



• AC driving of LCD panels during no signal

The output signal runs freely so that the LCD panel is AC driven even when there is no sync signal from the SYNC IN (Pin 25) and VD (Pin 34) pins.

#### **Description of Serial Control Operation**

#### 1) System reset

After turning on the power, activate the TG block system reset by setting XCLR (Pin 35) Low. (See Fig. ) The serial bus is set to the default values.



System reset

#### 2) Control method

Control data consists of 16 bits of data which is loaded one bit at a time at the rising edge of SCK. This loading operation starts from the falling edge of SEN and is completed at the next rising edge.

Digital block control data is established by the vertical sync signal, so if data is transferred multiple times for the same item, the data immediately before the vertical sync signal is valid. Analog (electronic attenuator) block control data becomes valid each time the SEN signal is input.

In addition, if 16 bits or more of SCK are not input while SEN is low, the transferred data is not loaded to the inside of the IC and is ignored. If 16 bits or more of SCK are input, the 16 bits of data before the rising edge of the SEN pulse are valid data.



Serial transfer timing

## 2) Serial data map

The serial data map is as follows. Values inside parentheses are the default values.

| MSE | 3  | P  | ADDF | RESS | 3  |    | LSB | MSB                                             |                               |              | D/            | ATA           |                  |                 | LSB           |
|-----|----|----|------|------|----|----|-----|-------------------------------------------------|-------------------------------|--------------|---------------|---------------|------------------|-----------------|---------------|
| A7  | A6 | A5 | A4   | А3   | A2 | A1 | A0  | D7                                              | D6                            | D5           | D4            | D3            | D2               | D1              | D0            |
| 0   | 0  | 0  | 0    | 0    | 0  | 0  | 0   |                                                 |                               |              | USER-         | BRIGHT        | (10              | 000000/         | LSB)          |
| 0   | 0  | 0  | 0    | 0    | 0  | 0  | 1   | (0)                                             | (0) SUB-BRIGHT R (1000000/LSE |              |               |               | SB)              |                 |               |
| 0   | 0  | 0  | 0    | 0    | 0  | 1  | 0   | (0)                                             |                               |              | SUB-BF        | RIGHT B       | (10              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 0    | 0  | 1  | 1   |                                                 |                               |              | CONT          | RAST          | (10              | 000000/         | LSB)          |
| 0   | 0  | 0  | 0    | 0    | 1  | 0  | 0   | (0)                                             |                               | S            | SUB-CON       | ITRAST F      | R (10            | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 0    | 1  | 0  | 1   | (0)                                             |                               | S            | SUB-CON       | ITRAST E      | 3 (10            | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 0    | 1  | 1  | 0   | (0)                                             |                               |              | γ-            | -1            | (00              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 0    | 1  | 1  | 1   | (0)                                             |                               |              | γ-            | -2            | (00              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 1    | 0  | 0  | 0   | PSIGSW<br>(0)                                   |                               |              | PSIG-E        | RIGHT         | (10              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 1    | 0  | 0  | 1   | (0)                                             |                               |              | CON           | 1-DC          | (10              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 1    | 0  | 1  | 0   | (0)                                             | (0) COLOR (1000000/LS         |              |               | SB)           |                  |                 |               |
| 0   | 0  | 0  | 0    | 1    | 0  | 1  | 1   | (0)                                             |                               |              | н             | JE            | (10              | 00000/L         | SB)           |
| 0   | 0  | 0  | 0    | 1    | 1  | 0  | 0   |                                                 |                               |              | VCO           | Fine          | (10              | 000000/         | LSB)          |
| 0   | 0  | 0  | 0    | 1    | 1  | 0  | 1   | (0)                                             | (0)                           |              | BLACK-        | LIMITER       | (10              | 0000/LS         | B)            |
| 0   | 0  | 0  | 0    | 1    | 1  | 1  | 0   | P                                               | ICTURE                        | -GAIN (00    | 0000/LSE      | 3)            | PICTU            | RE-F0 (00       | 00/LSB)       |
| 0   | 0  | 0  | 0    | 1    | 1  | 1  | 1   | LPFSW<br>(0)                                    | LP                            | F (000/L     | SB)           | TRAP<br>(0)   | D/               | A (000/LS       | 5B)           |
| 0   | 0  | 0  | 1    | 0    | 0  | 0  | 0   | (0)                                             | (0)                           | vco c        | oarse (00     | 00/LSB)       | INPUT<br>SEL (0) | SYNC<br>SEL (0) | MODE<br>(0)   |
| 0   | 1  | 0  | 0    | 0    | 0  | 0  | 0   | (0)                                             | (0)                           | TEST2<br>(1) | PONF<br>(0)   | TEST1<br>(0)  | SLPOF<br>(0)     | SYNC<br>GEN (0) | PS0<br>(0)    |
| 0   | 1  | 0  | 0    | 0    | 0  | 0  | 1   | SLSYP<br>(0)                                    | SLEXVD<br>(0)                 | SLDWN<br>(0) | SLRGT<br>(0)  | TE\$          | ST3<br>0)        | SLWD<br>(0)     | SLNTPL<br>(0) |
| 0   | 1  | 0  | 0    | 0    | 0  | 1  | 0   | SYST (0)                                        | SLFL<br>(0)                   | SLFR<br>(0)  | SL4096<br>(0) | SLCLP1<br>(0) | SLCLP0<br>(0)    | SLVDO<br>(0)    | SLHDO<br>(0)  |
| 0   | 1  | 0  | 0    | 0    | 0  | 1  | 1   | (0) SLMBK (0) H POSITION (100000/LSB)           |                               |              |               |               |                  |                 |               |
| 0   | 1  | 0  | 0    | 0    | 1  | 0  | 0   | S/H POSITION (000/LSB) HDO POSITION (00000/LSB) |                               |              |               | 3)            |                  |                 |               |
| 0   | 1  | 0  | 0    | 0    | 1  | 0  | 1   | SB POS                                          | ITION (1                      | 00/LSB)      |               | V POSIT       | TON (010         | 000/LSB)        |               |
| 0   | 1  | 0  | 0    | 0    | 1  | 1  | 0   |                                                 |                               | TE           | ST4 (000      | 00000/LS      | SB)              |                 |               |

Note: If there is the possibility that data may be set at other than the above-noted addresses, set these data to "0".

#### 3) Description of control data

#### USER-BRIGHT

This adjusts the brightness of the RGB output signals. Adjustment from LSB  $\rightarrow$  MSB decreases the amplitude (black – black).

#### • SUB-BRIGHT R/B

This adjusts the brightness of the R and B output signals using the G output signal as the reference. Adjustment from LSB  $\rightarrow$  MSB decreases the amplitude (black – black).

#### CONTRAST

This adjusts the contrast of the RGB output signals. Adjustment from LSB  $\rightarrow$  MSB increases the amplitude (black – white).

#### SUB-CONTRAST R/B

This adjusts the contrast of the R and B output signals using the G output signal as the reference. Adjustment from LSB  $\rightarrow$  MSB increases the amplitude (black – white).

#### γ-1

This sets the black side  $\gamma$  point level of the RGB output signals. Adjustment from MSB  $\rightarrow$  LSB lowers the  $\gamma$  point. When not adjusting  $\gamma$ -1, set  $\gamma$ -1: 0000000 (LSB). Set the  $\gamma$ -1 point to the black side (lower side) of the  $\gamma$ -2 point.

#### γ-2

This sets the white side  $\gamma$  point level of the RGB output signals. Adjustment from LSB  $\rightarrow$  MSB lowers the  $\gamma$  point. When not adjusting  $\gamma$ -2, set  $\gamma$ -2: 0000000 (LSB). Set the  $\gamma$ -2 point to the white side (upper side) of the  $\gamma$ -1 point.

#### PSIG-BRIGHT

This adjusts the brightness of the PSIG output signal. Adjustment from LSB  $\rightarrow$  MSB decreases the amplitude (peak to peak).

#### PSIG-SW

This switches the PSIG circuit on and off.

| D7 | Mode     |
|----|----------|
| 0  | PSIG OFF |
| 1  | PSIG ON  |

#### • COM-DC

This adjusts the COMMON output voltage. Adjustment from LSB → MSB increases the output voltage.

#### COLOR

This adjusts the color gain during Y/color difference input. Adjustment from LSB  $\rightarrow$  MSB increases the gain.

#### • HUE

This adjusts the phase during Y/color difference input. Adjustment from LSB  $\rightarrow$  MSB advances the phase.

#### VCO-Fine

This finely adjusts the VCO oscillation center frequency. Adjustment from LSB  $\rightarrow$  MSB increases the frequency.

Perform this adjustment after adjusting VCO-Coarse.

#### VCO-Coarse

This roughly adjusts the VCO oscillation center frequency. Adjustment from LSB  $\rightarrow$  MSB increases the frequency.

Adjust with VCO-Fine set to 10000000 (LSB).

#### • BLACK-LIMITER

This adjusts the black side limiter level of the RGB output signals. Adjustment from LSB  $\rightarrow$  MSB lowers the limiter level.

#### • PICTURE-GAIN

This adjusts the picture gain during Y/color difference input. Adjustment from LSB  $\rightarrow$  MSB raises the gain. When not using the picture function, set PICTURE-GAIN: 00000 (LSB).

#### • PICTURE-F0

This sets the picture center frequency (f0) during Y/color difference input. See the AC Characteristics for the output level.

| D2 | D1 | D0 | Center frequency (f0) typ. |
|----|----|----|----------------------------|
| 0  | 0  | 0  | 1.0MHz                     |
| 0  | 0  | 1  | 1.3MHz                     |
| 0  | 1  | 0  | 1.6MHz                     |
| 0  | 1  | 1  | 1.9MHz                     |
| 1  | 0  | 0  | 2.2MHz                     |
| 1  | 0  | 1  | 2.5MHz                     |
| 1  | 1  | 0  | 2.8MHz                     |
| 1  | 1  | 1  | 3.1MHz                     |

#### • LPF

This switches the frequency response of the low-pass filter. Set the fc/–3dB frequency relative to the amplitude 100kHz reference. See the AC Characteristics for the output level.

| D6 | D5 | D4 | fc (RGB input/no load/typ.) |
|----|----|----|-----------------------------|
| 0  | 0  | 0  | _                           |
| 0  | 0  | 1  | 1.5MHz                      |
| 0  | 1  | 0  | 2.1MHz                      |
| 0  | 1  | 1  | 2.7MHz                      |
| 1  | 0  | 0  | 3.5MHz                      |
| 1  | 0  | 1  | 4.1MHz                      |
| 1  | 1  | 0  | 4.6MHz                      |
| 1  | 1  | 1  | 5.2MHz                      |

#### • LPF-SW

This switches the LPF circuit on and off.

| D7 | Mode    |
|----|---------|
| 0  | LPF off |
| 1  | LPF on  |

#### • TRAP

This switches the trap circuit on and off.

| D3 | Mode     |
|----|----------|
| 0  | TRAP off |
| 1  | TRAP on  |

#### • DA

This adjusts the DA output voltage. Adjustment from LSB  $\rightarrow$  MSB raises the output voltage level.

#### • INPUT-SEL

Set this according to the input signal level.

| D2 | Mode                          | Input signal level                          |
|----|-------------------------------|---------------------------------------------|
| 0  | Normal input                  | 0.35Vp-p or less, 0.5Vp-p or less with sync |
| 1  | Internally attenuated by -6dB | 0.35Vp-p or more, 0.5Vp-p or more with sync |

#### SYNC SEL

This switches between internal sync separation and external sync signal input.

| D1 | Mode                                                                       | Input connection method                         |
|----|----------------------------------------------------------------------------|-------------------------------------------------|
| 0  | Internal sync separation                                                   | Input via a coupling capacitor                  |
| 1  | External sync signal input (internal sync separation circuit power saving) | Input level 3Vp-p positive or negative polarity |

#### MODE

This switches the input signal.

| D0 | Input signal             |
|----|--------------------------|
| 0  | RGB input                |
| 1  | Y/color difference input |

## • PS0 (Default: 0)

This performs the power saving setting. Be sure to use this setting as described in "Power supply and power saving sequence". The power-on default for this IC is power saving mode, so the settings should be canceled by serial communication after power-on. The LCD panel power supply must be turned off in power saving mode.

| PS0 | Mode             |
|-----|------------------|
| 0   | Power saving     |
| 1   | Normal operation |

#### • SYNC GEN (Default: 0)

This sets the sync generator mode. In sync generator mode, only the HDO and VDO pulses are output normally, and all other pulses are low. The LCD panel power supply must be turned off in sync generator mode. Normally set to "1".

| SYNC GEN | Mode                |
|----------|---------------------|
| 0        | Sync generator mode |
| 1        | Normal operation    |

#### • SLPOF (Default: 0)

This sets the POF (Pin 36) output. The POF output setting can be made regardless of the power saving mode.

| SLPOF | Mode              |
|-------|-------------------|
| 0     | POF = Low output  |
| 1     | POF = High output |

#### • TEST1 (Default: 0)

This is the test mode. Set to "0".

| TEST0 | Mode             |
|-------|------------------|
| 0     | Normal operation |
| 1     | Test mode        |

#### • PONF (Default: 0)

This switches the time until the picture is displayed after power saving is canceled.

| PONF | Mode      |
|------|-----------|
| 0    | 12 fields |
| 1    | 4 fields  |

## • TEST2 (Default: 0)

This is the test mode. Set to "1".

| TEST2 | Mode             |
|-------|------------------|
| 0     | Test mode        |
| 1     | Normal operation |

#### • SLNTPL (Default: 0)

This switches between NTSC and PAL mode.

| SLNTPL | Mode |
|--------|------|
| 0      | NTSC |
| 1      | PAL  |

#### • SLWD (Default: 0)

This sets the up/down and/or right/left black frame display.

| SLWD | Display                           |
|------|-----------------------------------|
| 0    | 100% viewing field display        |
| 1    | Black frame display (95% display) |

#### • TEST3 (Default: 0, 0)

This is the test mode. Set to "0, 0".

| TEST3                | Mode             |
|----------------------|------------------|
| 0, 0                 | Normal operation |
| 0, 1<br>1, 0<br>1, 1 | Test mode        |

#### • SLRGT (Default: 0)

This switches between normal and right/left inverted display.

| SLRGT | Setting                                 |
|-------|-----------------------------------------|
| 0     | Normal display (right scan)             |
| 1     | Right/left inverted display (left scan) |

#### • SLDWN (Default: 0)

This switches between normal and up/down inverted display.

| SLDWN | Setting                            |
|-------|------------------------------------|
| 0     | Normal display (down scan)         |
| 1     | Up/down inverted display (up scan) |

#### • SLEXVD (Default: 0)

This sets the external VD input. The external VD signal is input via VD (Pin 34). When using internal vertical sync separation, vertical sync separation is performed using the CSYNC input from SYNC IN (Pin 25).

| SLEXVD | Setting                           |
|--------|-----------------------------------|
| 0      | Internal vertical sync separation |
| 1      | External VSYNC input              |

#### • SLSYP (Default: 0)

This switches the input sync signal polarity. When performing sync separation with the internal sync separation circuit from YonSYNC or GonSYNC, set this to "0".

| SLSYP | HD/CSYNC, VSYNC polarity |
|-------|--------------------------|
| 0     | Positive polarity        |
| 1     | Negative polarity        |

## • SLHDO (Default: 0)

This switches the HDO pulse output polarity.

| SLHDO | HDO polarity      |
|-------|-------------------|
| 0     | Positive polarity |
| 1     | Negative polarity |

## • SLVDO (Default: 0)

This switches the VDO pulse output polarity.

| SLVDO | VDO polarity      |
|-------|-------------------|
| 0     | Positive polarity |
| 1     | Negative polarity |

#### • SLCLP0, SLCLP1 (Default: 0, 0)

These switch the clamp position.

| SLCLP1 | SLCLP0 | Position                                                   |
|--------|--------|------------------------------------------------------------|
| 0202.  | 0202.0 | 1 CORTOLL                                                  |
| 0      | 0      | A: Back porch position (during internal sync separation)   |
| 0      | 1      | B: Sync position (during internal sync separation)         |
| 1      | 0      | C: Back porch position (during external sync signal input) |
| 1      | 1      | D: Sync position (during external sync signal input)       |



#### • SL4096 (Default: 0)

This function inverts the R, G, B and PSIG output signal polarities every 4096 fields. This further inverts the output polarities that are inverted every 1H for 4096 fields.

| SL4096 | Polarity inversion cycle            |
|--------|-------------------------------------|
| 0      | 1H inversion                        |
| 1      | 1H inversion + 4096-field inversion |

#### • SLFR (Default: 0)

This function inverts the R, G, B and PSIG output signal polarities every field. Normally set to 1H inversion.

| SLFR | Polarity inversion cycle |
|------|--------------------------|
| 0    | 1H inversion             |
| 1    | 1-field inversion        |

#### • SLFL (Default: 0)

This function is used to stop R, G, B and PSIG output signal polarity inversion.

| SLFL | Polarity inversion cycle   |  |
|------|----------------------------|--|
| 0    | Polarity inversion         |  |
| 1    | Polarity inversion stopped |  |

#### • SYST (Default: 0)

This invalidates the input sync (CSYNC, HD/VD) and forcibly sets the free-running status.

| SYST | Mode                |
|------|---------------------|
| 0    | Normal operation    |
| 1    | Forced free-running |

#### • H POSITION (Default: 100000/LSB)

These set the horizontal display position. The HST pulse position is adjusted using the horizontal sync signal as the reference.

Adjustment is possible in 1 bit = 1fH increments.



#### • SLMBK (Default: 0)

This sets the decimation cycle in PAL mode.

| SLMBK | Decimation cycle    |  |
|-------|---------------------|--|
| 0     | 1/6, 1/6 decimation |  |
| 1     | 1/6, 1/8 decimation |  |

#### • HDO POSITION (Default: 10000/LSB)

These set the HDO pulse output position. The HDO pulse output position is adjusted using the horizontal sync signal as the reference.

Adjustment is possible in 1 bit = 4fH increments.



#### • V POSITION (Default: 01000/LSB)

These set the vertical display position. The VST pulse position is adjusted using the input vertical sync signal as the reference.

Adjustment is possible in 1 bit = 1H (1 line) increments.



#### • S/H POSITION (Default: 000/LSB)

These set the sample-and-hold pulse output phase.

| D7 | D6 | D5 | Sample-and-hold position      |  |
|----|----|----|-------------------------------|--|
| 0  | 0  | 0  | SHS1                          |  |
| 0  | 0  | 1  | SHS2                          |  |
| 0  | 1  | 0  | SHS3                          |  |
| 0  | 1  | 1  | SHS4                          |  |
| 1  | 0  | 0  | SHS5                          |  |
| 1  | 0  | 1  | SHS6                          |  |
| 1  | 1  | 0  | Through (sample-and-hold off) |  |
| 1  | 1  | 1  | Through (sample-and-hold off) |  |

#### • SB POSITION (Default: 100/LSB)

In overscan display mode, fine adjustment of the right/left overscan area (black frame) position is possible in 1 bit = 1fH increments.



#### • TEST4 (Default: 00000000/LSB)

This is the test mode. Set to 00000000/LSB (8 bits).

#### **Application Circuit**



<sup>\*1</sup> Resistance value tolerance: ±2%, temperature coefficient: ±200ppm/°C or less

Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

<sup>\*2</sup> When using a signal center voltage other than Vcc2/2, input an external signal center voltage.

#### **Notes on Operation**

- (1) This IC contains digital circuits, so the set board pattern must be designed in consideration of undesired radiation, interference to analog circuits, etc. Care should also be taken for the following items when designing the pattern.
  - The digital and analog IC power supplies should be separated, but the GND and Vss should not be separated and should use a plain GND (Vss) pattern in order to reduce impedance as much as possible. The power supplies should also use a plain pattern.
  - Use ceramic capacitors for the by-pass capacitors between the power supplies and GND, and connect these capacitors as close to the pins as possible.
  - The resistor connected to Pin 28 should be connected as close to the pin as possible, and the wiring from the pin to GND should be as short as possible. Also, do not pass other signal lines close to this pin or the connected resistor.
- (2) The G/Y (Pin 22), R/R-Y (Pin 23), B/B-Y (Pin 24) and SYNC IN (Pin 25) pin input signals are clamped at the inputs using the capacitors connected to each pin, so these signals should be input at sufficiently low impedance.
  - (Input at an impedance of  $1k\Omega$  (max.) or less.)
- (3) The smoothing capacitor of the DC level control feedback circuit in the capacitor block connected to the RGB output pins should have a leak current with a small absolute value and variance. Also, when using the pulse elimination (PAL display) function, the picture quality should be thoroughly evaluated before deciding the capacitance value of the capacitor.
- (4) A thorough study of whether the capacitor connected to the COM output pin satisfies the LCD panel specifications should be made before deciding the capacitance value.
- (5) If this IC is used in connection with a circuit other than an LCD, it may cause that circuit to malfunction depending on the order in which power is supplied to the circuits. Thoroughly study the consequences of using this IC with other circuits before deciding on its use.
- (6) Since this IC utilizes a C-MOS structure, it may latch up due to excessive noise or power surge greater than the maximum rating of the I/O pins, or due to interface with the power supply of another circuit, or due to the order in which power is supplied to circuits. Be sure to take measures against the possibility of latch up.
- (7) Be sure to observe the power supply and power saving sequence specifications specified for this IC.
- (8) Do not apply a voltage higher than VDD or lower than Vss to I/O pins.
- (9) Do not use this IC under operating conditions other than those given.
- (10) Absolute maximum rating values should not be exceeded even momentarily. Exceeding ratings may damage the device, leading to eventual breakdown.
- (11) This IC has a MOS structure which is easily damaged by static electricity, so thorough measures should be taken to prevent electrostatic discharge.
- (12) Always connect the Vss, GND1 and GND2 pins to the lowest potential applied to this IC; do not leave these pins open. The voltages applied to the power supply pins should be as follows. Vss = GND1 = GND2 ≤ VDD = Vcc1 ≤ Vcc2.
- (13) Be sure to connect the damping resistor of  $10\Omega$  to ROUT, GOUT, BOUT, PSIGOUT and COM output.

## Package Outline Unit: mm

## 48PIN LQFP (PLASTIC)



NOTE: Dimension "\*" does not include mold protrusion.

PACKAGE STRUCTURE

# SONY CODE LQFP-48P-L01 EIAJ CODE P-LQFP48-7x7-0.5 JEDEC CODE

| PACKAGE MATERIAL | EPOXY RESIN       |
|------------------|-------------------|
| LEAD TREATMENT   | PALLADIUM PLATING |
| LEAD MATERIAL    | COPPER ALLOY      |
| PACKAGE MASS     | 0.2g              |