## Programmable Peripheral **PSD3XX Family**Field-Programmable Microcontroller Peripheral | Key Features | ☐ Single Chip Programmable Peripheral for Microcontroller-based Applications | |--------------|------------------------------------------------------------------------------------------------------------------------------------| | | ☐ Wide Operating Voltage Range | | | <ul><li>L-Versions: 3.0 to 5.5 volts</li></ul> | | | — Others: 4.5 to 5.5 volts | | | ☐ 19 Individually Configurable I/O pins that can be used as | | | Microcontroller I/O port expansion | | | Programmable Address Decoder (PAD) I/O | | | Latched address output | | | — Open drain or CMOS | | | Two Programmable Arrays (PAD A and PAD B) | | | Total of 40 Product Terms and up to 16 Inputs and 24 Outputs Address Passation up to 1 MP. | | | Address Decoding up to 1 MB Logic replacement of discrete PALs® | | | | | | "No Glue" Microcontroller Chip-Set | | | <ul> <li>Built-in address latches for multiplexed address/data bus</li> <li>Non-multiplexed address/data bus mode</li> </ul> | | | ALE and Reset (non-PSD3XXL versions) polarity programmable | | | Selectable modes for read and write control bus as RD/WR or R/W/E | | | ☐ 256K to 2 MBits of UV EPROM (2 Mbit version is SRAMless) | | | Configurable as 32, 64, 128 or 256K x 8 or as 16, 32, 64 or 128K x 16 | | | Divides into 8 equal mappable blocks for optimized mapping | | | <ul> <li>Block resolution is 4K x 8 or 2K x 16 (PSD3X1) to 32K x 8 or 16K x 16 (PSD3X4R)</li> </ul> | | | <ul> <li>As fast as 70 ns EPROM access time, including input latches and<br/>PAD address decoding.</li> </ul> | | | , | | | ☐ 16 Kbit Static RAM (No SRAM on PSD3XXR versions) | | | — Configurable as 2K x 8 or as 1K x 16 | | | <ul> <li>— As fast as 70 ns SRAM access time, including input latches and PAD address decoding</li> </ul> | | | Built-in Page Logic (PSD3X2/3X3/3X4R) | | | Expands the MCU address space up to sixteen 1 Mb pages | | | CMiser Bit | | | Programmable option to further reduce power consumption | | | Address/Data Track Mode | | | <ul> <li>Enables easy Interface to Shared Resources (Mail Box SRAM) with other<br/>Microcontrollers or a Host Processor</li> </ul> | | | ☐ Built-In Security | | | Locks the device and PAD Decoding configuration | | Key | Features | |-------|----------| | (Cont | j . | Available in a Variety of Packaging - 44 Pin PLDCC, CLDCC, PQFP, TQFP, and CPGA ☐ Simple Menu-Driven Software: Configure the PSD3XX on an IBM PC PSD3XX standard versions are excellent for general purpose applications ☐ PSD3XXR SRAMless versions result in lower cost ☐ PSD3XXL versions (3.0 to 5.5 volt operation) eliminate mixing and matching discrete low-voltage parts ☐ PSD3XXM mask-programmable versions are ideal for code-stable, high-volume low cost applications #### PSD3XX Family Feature Summary | Part | PLD<br>Inputs/<br>Product<br>Terms | Ports | EPROM<br>Size | SRAM<br>Size | Configuration | Memory<br>Paging | C-Miser<br>Bit | Security<br>Bit | |---------|------------------------------------|-------|---------------|--------------|---------------|------------------|----------------|-----------------| | PSD301® | 14/40 | 19 | 256 Kb | 16 Kb | x8 or x16 | | Х | Х | | PSD311 | 14/40 | 19 | 256 Kb | 16 Kb | x8 | | Х | Х | | PSD302 | 18/40 | 19 | 512 Kb | 16 Kb | x8 or x16 | Х | Х | X | | PSD312 | 18/40 | 19 | 512 Kb | 16 Kb | x8 | Х | Х | X | | PSD303 | 18/40 | 19 | 1 Mb | 16 Kb | x8 or x16 | Х | Х | Х | | PSD313 | 18/40 | 19 | 1 Mb | 16 Kb | x8 | Х | Х | Х | | PSD304R | 18/40 | 19 | 2 Mb | - | x8 or x16 | Х | Х | Х | | PSD314R | 18/40 | 19 | 2 Mb | _ | x8 | х | Х | Х | | Partial Listing<br>of<br>Microcontrollers<br>Supported | ☐ Motorola family: M6805, M68HC11, M68HC16, M68000/10/20, M60008, M683XX | |--------------------------------------------------------|--------------------------------------------------------------------------| | | ☐ Intel family: 8031/8051, 8096/8098, 80186/88, 80196/98 | | | ☐ Philips Semiconductors: SC80C451, SC80552 | | | ☐ TI: SC80C451, TMS320C14 | | | ☐ <b>Zilog</b> : Z8, Z80, Z180 | | | ☐ National: HPC16000, HPC46400 | | | ☐ Echelon: NEURON® 3150™ Chip | #### **Applications** ☐ Computers (Notebook and Portable PCs) Fixed Disk Control, Modem, Imaging, Laser Printer Control □ Telecommunications - Modem, Cellular Phone, Digital PBX, Digital Speech, FAX, Digital Signal Processing Portable Industrial Equipment Measurement Instruments, Data Recorders Medical Instrumentation Monitoring Equipment, Diagnostic Tools 9539690 0006403 129 #### Introduction The PSD3XX family is the market's first single-chip solution for microcontroller-based applications where criteria such as fast time-to-market, small form factor, and low power consumption are essential. When combined in an 8- or 16-bit system, virtually any microcontroller (68HC11, 8031/8051, 80186, etc.) and the PSD3XX device work together to create a very powerful chip-set solution. The low-voltage PSD3XXL versions eliminate mixing and matching low voltage specifications for various discrete components. They also provide all the required control and peripheral elements needed in a microcontroller-based system with no external discrete "glue" logic required. The PSD3XX family comes complete with simple system software development tools for interfacing the PSD3XX with a microcontroller. Hosted on an IBM PC platform or compatible, the easy to use PSDsoft software enables the designer to quickly configure the device and use it immediately. PSD3XX standard versions are ideal for general purpose embedded control applications. **PSD3XXR** (SRAM-less) versions are optimized for designs that either require no on-chip SRAM or require large off-chip SRAMs for data storage. (SRAM-less versions were formerly identified by a "C1" suffix to the part number.) **PSD3XXM** mask-programmable versions deliver the lowest cost PSD3XX solution. See the Masked-PSD Ordering Information chapter in this databook for the mask-programmable PSD3XXM ordering procedure. **PSD3XXL** low-power versions operate down to 3.0 volts and feature standby current of only 1 µA typical. Combinations of the above versions are available. See the ordering information section at the end of this data sheet. References in this document to PSD3XX versions include any "Non-L" products (e.g., PSD3XX, PSD3XXR, PSD3XXM and PSD3XXRM). References to PSD3XXR include any SRAM-less product (PSD3XXR, PSD3XXRM, PSD3XXRL and PSD3XXRLM). References to PSD3XXM include PSD3XXM, PSD3XXRM, PSD3XXLM, and PSD3XXRLM products. References to PSD3XXL include PSD3XXL, PSD3XXLM, PSD3XXRL and PSD3XXRLM products. PSD301 is a registered trademark of WaferScale Integration, Inc. PAL is a registered trademark of Advanced Micro Devices, Inc. #### Product Description The PSD3XX family integrates high performance user-configurable blocks of EPROM, SRAM, and programmable logic. The major functional blocks include two programmable logic arrays, PAD A and PAD B, 256K to 2Mbit of EPROM, 16K bits of SRAM (no SRAM on PSD3XXR versions), input latches, and output ports. The PSD3XX family is ideal for applications requiring low power and very small form factors. These include hard disk control, modems, cellular telephones, instrumentation, computer peripherals, military and similar applications. The PSD3XX family offers a unique single-chip solution for microcontrollers that need: I/O reconstruction (microcontrollers lose at least two I/O ports when accessing external resources). More EPROM and SRAM than the microcontroller's internal memory. 3.3 volt system operation (PSD3XXL versions). Chip-select, control, or latched address lines that are otherwise implemented discretely. An interface to shared external resources. Expanded microcontroller address space. WSI's PSD3XX Family Architecture (Figure 1) can efficiently interface with, and enhance, any low-voltage 8- or 16-bit microcontroller system. This is the first solution that provides microcontrollers with port expansion, latched addresses, page logic, two programmables. WSI'S PSD3XX Family Architecture (Figure 1) can efficiently interface with, and ennance, any low-voltage 8- or 16-bit microcontroller system. This is the first solution that provides microcontrollers with port expansion, latched addresses, page logic, two programmable logic arrays (PAD A and PAD B), an interface to shared resources, 256K, 512K, 1M, or 2Mbit EPROM, and 16K bit SRAM on a single chip. The PSD3XX family does not require any glue logic for interfacing to any 8- or 16-bit microcontroller. The 8051 microcontroller family can take full advantage of the PSD3XX's separate program and data address spaces. Users of the 68HCXX microcontroller family can change the functionality of the control signals and directly connect the R/ $\overline{W}$ and E, or the R/ $\overline{W}$ and DS signals. (Users of 16-bit microcontrollers, including the 80186, 8096, 80196 and 16XXX, can use the PSD301/302/303 in a 16-bit configuration). Address and data buses can be configured as separate or multiplexed, whichever is required by the host processor. The flexibility of the PSD3XX I/O ports permits interfacing to shared resources. The arbitration can be controlled internally by PAD A outputs. The user can assign the following functions to these ports: standard I/O pins, chip-select outputs from PAD A and PAD B, or latched address or multiplexed low-order address/data byte. This enables users to design add-on systems such as disk drives, modems, etc., that easily interface to the host bus (e.g., IBM PC, SCSI). The page register extends the accessible address space of certain microcontrollers from 64 K to 1 M. There are 16 pages that can serve as base address inputs to the PAD, thereby enlarging the address space of 16 address line microcontrollers by a factor of 16. Figure 1. PSD3XX Family Architecture #### Table 1. PSD3XX Pin Descriptions | Name | Type | Description | | | | | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BHE/PSEN<br>(PSD30X<br>Devices) | - | When the data bus width is 8 bits (CDATA = 0), this pin is PSEN. In this mode, PSEN is the active low EPROM read pulse. The SRAM and I/O ports read signal is generated according to the description of the WR/V <sub>PP</sub> or R/W and RD/E/DS pins. If the host processor is a member of the 8031 family, PSEN must be connected to the corresponding host pin. In other 8-bit host processors that do not have a special EPROM-only read strobe, PSEN should be tied to V <sub>CC</sub> . In this case, RD or E and R/W provide the read strobe for the SRAM, I/O ports, and EPROM. When the data bus width is configured as 16 (CDATA = 1), this pin is BHE. When BHE is low, data bus bits D8–D15 are read from, or written into, the PSD3XX, depending on the operation being read or write, respectively. In programming mode, this pin is pulsed between V <sub>PP</sub> and 0. | | | | | | PSEN<br>(PSD31X<br>Devices<br>Only) | ı | The PSEN is the active low EPROM read pulse. The SRAM and I/O ports read signal is generated according to the description of the WR/V <sub>PP</sub> or R/W, and RD/E pins. If the host processor is a member of the 8031 family, PSEN must be connected to the correspondinbg host pin. In other 8-bit host processors that do not have a special EPROM-only read strobe, PSEN should be tied to V <sub>CC</sub> . In this case, RD or E and R/W provide the read strobe for the SRAM, I/O ports, and EPROM. | | | | | | WR/V <sub>PP</sub><br>or<br>R/W/V <sub>PP</sub> | I | In the operating mode this pin's function is $\overline{WR}$ (CRRWR = 0) or R/W (CRRWR = 1). When configured as R/W, the following tables summarize the read and write operations (CRRWR = 1): | | | | | | RD/E/DS<br>(Note 2) | 1 | The pin function depends on the CRRWR and CEDS configuration bits. If CRRWR = 0, RD is an active low read pulse. When CRRWR = 1, this pin and the R/W pin define the following cycle to If CEDS = 0, E is an active high strobe. If CEDS = 1, DS is an active bigh strobe. | | | | | | or<br>RD/E<br>(Note 3) | When configured as $\overline{RD}$ (CRRWR = 0), this pin provides an active low $\overline{RD}$ strobe. When configured as E (CRRWR = 1), this pin becomes an active high pulse, which, together with $\overline{R/W}$ defines the cycle type. Then, if $\overline{R/W}$ = 1 and E = 1, a read operation is executed. If $\overline{R/W}$ = 0 and E = 1, a write operation is executed. | | | | | | **Legend:** The I/O column abbreviations are: I = input; I/O = input/output; P = power. NOTE: 1. All the configuration bits mentioned in Table 1 appear in parentheses and are explained in the Configuration Register section. - 2. PSD3X2/3X3/3X4R only. - 3. PSD3X1 only. Table 1. PSD3XX Pin Descriptions (Cont.) | Name | Туре | Description | |------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A19/CSI | 1 | This pin has two configurations. When it is $\overline{\text{CSI}}$ (A19/ $\overline{\text{CSI}}$ = 0) and the pin is asserted high, the device is deselected and powered down. (See Tables 12 and 13 for the chip state during power-down mode.) If the pin is asserted low, the chip is in normal operational mode. When it is configured as A19, (A19/ $\overline{\text{CSI}}$ = 1), this pin can be used as an additional input to the PAD. CADLOG3 = 1 (CATD = 1 for PSD3X1) defines the pin as an address; CADLOG3 = 0 (CATD = 0 for PSD3X1) defines it as a logic input. If it is an address, A19 can be latched with ALE (CADDHLT = 1) or be a transparent logic input (CADDHLT = 0). In this mode, there is no power-down capability. | | RESET | - | This user-programmable pin can be configured to reset on high level (CRESET = 1) or on low level (CRESET = 0). It should remain active for at least 100 ns. See Tables 10 and 11 and Figure 11 for reset details. | | ALE<br>or<br>AS | 1 | In the multiplexed modes, the ALE pin functions as an Address Latch Enable or as an Address strobe and can be configured as an active high or active low signal. The ALE or AS trailing edge latches lines AD15/A15–AD0/A0 and A16–A19 in 16-bit mode (AD7/A7–AD0/A0 and A16–A19 in 8-bit mode) and BHE, depending on the PSD3XX configuration. See Table 8. In the non-multiplexed modes (PSD3X2/3X3), it can be used as a general-purpose logic input to the PAD. | | PA7<br>PA6<br>PA5<br>PA4<br>PA3<br>PA2<br>PA1<br>PA0 | 1/0 | PA7–PA0 is an 8-bit port that can be configured to track AD7/A7–AD0/A0 from the input (CPAF2 = 1). Otherwise (CPAF2 = 0), each bit can be configured separately as an I/O or lower-order latched address line. When configured as an I/O (CPAF1 = 0), the direction of the pin is defined by its direction bit, which resides in the direction register. If a pin is an I/O output, its data bit (which resides in the data register) comes out. When it is configured as a low-order address line (CPAF1 = 1), A7–A0 can be made the corresponding output through this port (e.g., PA6 can be configured to be the A6 address line). Each port bit can be a CMOS output (CPACOD = 0) or an open drain output (CPACOD = 1). When the chip is in non-multiplexed mode (CADDRAT = 0), the port becomes the data bus lines (D0–D7). See Figure 4. | | PB7<br>PB6<br>PB5<br>PB4<br>PB3<br>PB2<br>PB1<br>PB0 | I/O | PB7–PB0 is an 8-bit port for which each bit can be configured as an I/O (CPBF = 1) or chip-select output (CPBF = 0). Each port bit can be a CMOS output (CPBCOD = 0) or an open drain output (CPBCOD = 1). When configured as an I/O, the direction of the pin is defined by its direction bit, which resides in the direction register. If a pin is an I/O output, its data (which resides in the data register) comes out. When configured as a chip-select output, CSO–CS3 are a function of up to four product terms of the inputs to the PAD B; CS4–CS7 then are each a function of up to two product terms. On the PSD301/302/303, when the chip is in non-multiplexed mode (CADDRAT = 0) and the data bus width is 16 (CDATA = 1), the port becomes the data bus (D8–D15). See Figure 6. | #### Table 1. PSD3XX Pin Descriptions (Cont.) | Name | Туре | Description | |------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC0<br>PC1<br>PC2 | 1/0 | This is a 3-bit port for which each bit is configurable as a PAD A and B input or output. When configured as an input (CPCF = 0),a bit individually becomes an address (CADLOG = 1 for PSD3X2/3X3, CATD = 1 for PSD3X1) or a logic input (CADLOG = 0 for PSD3X2/3X3, CATD = 0 for PSD3X1). The addresses can be latched with ALE (CADDHLT = 1) or be transparent inputs to the PADs (CADDHLT = 0). When a pin is configured as an output (CPCF = 1), it is a function of one product term of all PAD inputs. See Figure 7. | | AD0/A0<br>AD1/A1<br>AD2/A2<br>AD3/A3<br>AD4/A4<br>AD5/A5<br>AD6/A6<br>AD7/A7 | 1/0 | In multiplexed mode, these pins are the multiplexed low-order address/data byte. After ALE latches the addresses, these pins input or output data, depending on the settings of the RD/E (RD/E/DS on the PSD302/312/303/313), WR/V <sub>PP</sub> or R/W, and BHE/PSEN pins. In non-multiplexed mode, these pins are the low-order address input. | | AD8/A8<br>AD9/A9<br>AD10/A10<br>AD11/A11<br>AD12/A12<br>AD13/A13<br>AD14/A14<br>AD15/A15 | 1/0 | In 16-bit multiplexed mode, these pins are the multiplexed high-order address/data byte. After ALE latches the addresses, these pins input or output data, depending on the settings of the RD/E or RD/E/DS, WR/V <sub>PP</sub> or R/W, and BHE/PSEN pins. In all other modes, these pins are the high-order address input. | | GND | Р | V <sub>SS</sub> (ground) pin. | | V <sub>CC</sub> | Р | Supply voltage input. | #### Operating Modes The PSD3XX's four operating modes enable it to interface directly to 8- and 16-bit microcontrollers with multiplexed and non-multiplexed address/data buses. These operating modes are: - ☐ Multiplexed 8-bit address/data bus - ☐ Multiplexed 16-bit address/data bus (PSD30X) - Non-multiplexed address/data, 8-bit data bus - ☐ Non-multiplexed 16-bit address/data bus (PSD30X) #### Multiplexed 8-bit Address/Data Bus This mode is used to interface to microcontrollers with an 8-bit data bus and a 16-bit or larger address bus. The address/data bus (AD0/A0–AD7/A7) is bi-directional and permits the latching of the address when the ALE signal is active. On the same pins, the data is read from or written to the device; this depends on the state of the $\overline{\text{RD}}/\text{E}$ or $\overline{\text{RD}}/\text{E}/\overline{\text{DS}}$ pin, $\overline{\text{BHE}}/\overline{\text{PSEN}}$ or $\overline{\text{PSEN}}$ pin and $\overline{\text{WR}}/\text{V}_{\text{PP}}$ or $\overline{\text{RW}}$ pins. The high-order address/data bus (AD8/A8–AD15/A15) contains the high-order address bus byte. Ports A and B can be configured as in Table 2. #### Multiplexed 16-bit Address/Data Bus This mode is used to interface to microcontrollers with a 16-bit data bus and a 16-bit or larger address bus. The low-order address/data bus (AD0/A0–AD7/A7) is bi-directional and permits the latching of the address when the ALE signal is active. On the same pins, the data is read from or written to the device; this depends on the state of the RD/E/DS, BHE/PSEN, and WR/V<sub>PP</sub> or R/W pins. The high-order address/data bus (AD8/A8–AD15/A15) is bi-directional and permits latching of the high-order address when the ALE signal is active on the same pins. The high-order data bus is read from or written to the device, depending on the state of the RD/E/DS, BHE/PSEN, and WR/V<sub>PP</sub> or R/W pins. Ports A and B can be configured as in Table 2. #### Non-Multiplexed Address/Data, 8-bit Data Bus This mode is used to interface to non-multiplexed 8-bit microcontrollers with an 8-bit data bus and a 16-bit or larger address bus. The low-order address/data bus (AD0/A0-AD7/A7) is the low-order address input bus. The high-order address/data bus (AD8/A8-AD15/A15) (A8-A15 on the PSD31X) is the high-order address bus byte. Port A is the low-order data bus. Port B can be configured as shown in Table 2. #### Non-Multiplexed Address/Data, 16-bit Data Bus This mode is used to interface to non-multiplexed 16-bit microcontrollers with a 16-bit data bus and a 16-bit or larger address bus. The low-order address/data bus (AD0/A0-AD7/A7) is the low-order address input bus. The high-order address/data bus (AD8/A8-AD15/A15) is the high-order address bus byte. Port A is the low-order data bus. Port B is the high-order data bus. Table 2 summarizes the effect of the different operating modes on ports A, B, and the address/data pins. The configuration of Port C is independent of the four operating modes. Figure 2a. PSD3XX Port Configurations (x8/x16) Figure 2b. PSD31X Port Configurations (x8 Only) **Legend:** AD8-AD15 = Addresses A8-A15 multiplexed with data lines D8-D15. AD0-AD7 = Addresses A0-A7 multiplexed with data lines D0-D7. \* = $\overline{DS}$ is available on PSD3X2/3X3/3X4R only. Table 2. PSD30X Bus and Port Configuration Options | | Multiplexed Address/Data | Non-Multiplexed Address/Data | | |-----------------|---------------------------------------------------------------------------------|------------------------------|--| | 8-bit Data Bus | | | | | Port A | I/O or low-order address<br>lines or low-order multiplexed<br>address/data byte | D0-D7 data bus byte | | | Port B | I/O and/or CS0-CS7 | I/O and/or CS0-CS7 | | | AD0/A0AD7/A7 | Low-order multiplexed address/data byte | Low-order address bus byte | | | AD8/A8-AD15/A15 | High-order multiplexed address data byte | High-order address bus byte | | | 16-bit Data Bus | | | | | Port A | I/O or low-order address<br>lines or low-order multiplexed<br>address/data byte | Low-order data bus byte | | | Port B | I/O and/or CS0-CS7 | High-order data bus byte | | | AD0/A0-AD7/A7 | Low-order multiplexed address/data byte | Low-order address bus byte | | | AD8/A8-AD15/A15 | High-order multiplexed address/data byte | High-order address bus byte | | # Table 2a. PSD31X Bus and Port Configuration Options | | Multiplexed Address/Data | Non-Multiplexed Address/Data | |----------------|---------------------------------------------------------------------------------|------------------------------| | 8-bit Data Bus | • | | | Port A | I/O or low-order address<br>lines or low-order multiplexed<br>address/data byte | D0-D7 data bus byte | | Port B | I/O and/or CS0-CS7 | I/O and/or CSO-CS7 | | AD0/A0-AD7/A7 | Low-order multiplexed address/data byte | Low-order address bus byte | | A8-A15 | High-order address bus byte | High-order address bus byte | #### Programmable Address Decoder (PAD) The PSD3XX consists of two programmable arrays referred to as PAD A and PAD B (Figure 3). PAD A is used to generate chip select signals derived from the input address to the internal EPROM blocks, SRAM, I/O ports, and Track Mode signals. All its I/O functions are listed in Table 3 and shown in Figure 3. PAD B outputs to Ports B and C for off-chip usage. PAD B can also be used to extend the decoding to select external devices or as a random logic replacement. The input bus to both PAD A and PAD B is the same. By using the PSDsoft Development Tools software, each programmable bit in the PAD array can have one of three logic states of 0, 1, and don't care (X). In a user's logic design, both PADs can share the same inputs, using the X for input signals that are not supposed to affect other functions. The PADs use reprogrammable CMOS EPROM technology and can be programmed and erased (if using windowed packages) by the user. #### Figure 3. **PAD Description** - NOTES: 4. CSI is a power-down signal. When high, the PAD is in stand-by mode and all its outputs become non-active. See Tables 12 and 13. - 5. RESET deselects all PAD output signals. See Tables 10 and 11. - 6. A18, A17, and A16 are internally multiplexed with CS10, CS9, and CS8, respectively. Either A18 or CS10, A17 or CS9, and A16 or CS8 can be routed to the external pins of Port C. Port C can be configured as either input or output. - 7. Po-P3 are not included on PSD3X1 devices. - 8. DS is not available on PSD3X1 devices. Table 3. PSD3XX PAD A and PAD B Functions | | Function | | | | | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PAD A and PAD E | PAD A and PAD B inputs | | | | | | A19/CSI | In CSI mode (when high), PAD deselects all of its outputs and enters a power-down mode (see Tables 12 and 13). In A19 mode, it is another input to the PAD. | | | | | | A16A18 | These are general purpose inputs from Port C. See Figure 3, Note 6. | | | | | | A11-A15 | These are address inputs. | | | | | | P0P3 | These are page number inputs (for the PSD302/312/303/313 only). | | | | | | RD/E/DS | This is the read pulse or enable strobe input. (Note 10) | | | | | | WR or R/W | This is the write pulse or $R/\overline{W}$ select signal. | | | | | | ALE | This is the ALE input to the chip. | | | | | | RESET | This deselects all outputs from the PAD; it can not be used in product term equations. See Tables 10 and 11 and Figure 11. | | | | | | PAD A Outputs | | | | | | | ES0-ES7 | These are internal chip-selects to the 8 EPROM banks. Each bank can be located on any boundary that is a function of one product term of the PAD address inputs. | | | | | | RS0 | This is an internal chip-select to the SRAM. Its base address location is a function of one term of the PAD address inputs. (Not available on PSD3XXR versions). | | | | | | CSIOPORT | This internal chip-select selects the I/O ports. It can be placed on any boundary that is a function of one product term of the PAD inputs. See Tables 6 and 7. | | | | | | CSADIN | This internal chip-select, when Port A is configured as a low-order address/data bus in the track mode (CPAF2 = 1), controls the input direction of Port A. CSADIN is gated externally to the PAD by the internal read signal. When CSADIN and a read operation are active, data presented on Port A flows out of AD0/A0–AD7/A7. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5. | | | | | | CSADOUT1 | This internal chip-select, when Port A is configured as a low-order address/data bus in track mode (CPAF2 = 1), controls the output direction of Port A. CSADOUT1 is gated externally to the PAD by the ALE signal. When CSADOUT1 and the ALE signal are active, the address presented on AD0/A0–AD7/A7 flows out of Port A. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5. | | | | | | CSADOUT2 | This internal chip-select, when Port A is configured as a low-order address/data bus in the track mode (CPAF2 = 1), controls the output direction of Port A. CSADOUT2 must include the write-cycle control signals as part of its product term. When CSADOUT2 is active, the data presented on ADO/AO-AD7/A7 flows out of Port A. This chip-select can be placed on any boundary that is a function of one product term of the PAD inputs. See Figure 5. | | | | | | PAD B Outputs | | | | | | | CS0-CS3 | These chip-select outputs can be routed through Port B. Each of them is a function of up to four product terms of the PAD inputs. | | | | | | CS4-CS7 | These chip-select outputs can be routed through Port B. Each of them is a function of up to two product terms of the PAD inputs. | | | | | | CS8-CS10 | These chip-select outputs can be routed through Port C. See Figure 3, Note 6. Each of them is a function of one product term of the PAD inputs. | | | | | ### Configuration Bits The configuration bits shown in Table 4 are non-volatile cells that let the user set the device, I/O, and control functions to the proper operational mode. Table 5 lists all configuration bits. The configuration bits are programmed and verified during the programming phase. In operational mode, they are not accessible. These tables are for information only since to implement to a specific mode, the PSDsoft Development software will automatically set the configuration bits by using simple interactive menus. # Table 4. PSD3XX Non-Volatile Configuration Bits | Use This Bit | То | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CDATA | Set the data bus width to 8 or 16 bits (PSD30X only). | | CADDRDAT | Set the address/data buses to multiplexed or non-multiplexed mode. | | CEDS | Determine the polarity and functionality of read and write. (Note 10) | | CA19/CSI | Set A19/CSI to CSI (power-down) or A19 input. | | CALE | Set the ALE polarity. | | CPAF2 | Set Port A either to track the low-order byte of the address/data multiplexed bus or to select the I/O or address option. | | CSECURITY | Set the security on or off (a secured part can not be duplicated). | | CRESET | Set the RESET polarity. | | COMB/SEP | Set PSEN and RD for combined or separate address spaces (see Figures 9 and 10). | | CPAF1<br>(8 Bits) | Configure each pin of Port A in multiplexed mode to be an I/O or address out. | | CPACOD<br>(8 Bits) | Configure each pin of Port A as an open drain or active CMOS pull-up output. | | CPBF<br>(8 Bits) | Configure each pin of Port B as an I/O or a chip-select output | | CPBCOD<br>(8 Bits) | Configure each pin of Port B as an open drain or active CMOS pull-up output. | | CPCF<br>(3 Bits) | Configure each pin of Port C as an address input or a chip-select output. | | CADDHLT | Configure pins A16 – A19 to go through a latch or to have their latch transparent. | | CADLOG<br>(4 Bits) | Configure A16 - A19 individually as logic or address inputs. (Note 10) | | CATD | Configure pins A16–A19 as PAD logic inputs or high-order address inputs (Note 9). | | CLOT | Determine in non-multiplexed mode if address inputs are transparent or latched (Note 10). | | CRRWR | Set the $\overline{RD}/E$ and $\overline{WR}/V_{PP}$ or $R/\overline{W}$ pins to $\overline{RD}$ and $\overline{WR}$ pulse, or to E strobe and $R/\overline{W}$ status (Note 9). | | CRRWR | Configure the polarity and control methods of read and write cycles. (Note 10) | | CMISER | Controls the lower-power mode. | NOTES: 9. PSD3X1 only. 10. PSD302/312/303/313/304R/314R only. This data sheet provides a complete listing of the function of each configuration bit in all confrol registers. In general, you will not need to be concerned about the details of most of these bits. The development software will set the bits automatically using information from your design files. Table 5. PSD3XX Configuration Bits<sup>11,12</sup> | Configuration Bits | No.<br>of Bits | Function | |----------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CDATA<br>(Note 13) | 1 | 8-bit or 16-bit Data Bus Width CDATA = 0 eight bits CDATA = 1 sixteen bits | | CADDRDAT | 1 | ADDRESS/DATA Multiplexed (separate buses) CADDRDAT = 0, non-multiplexed CADDRDAT = 1, multiplexed | | CA19/CSI | 1 | A19 or CSI<br>CA19/CSI = 0, enable power-down<br>CA19/CSI = 1, enable A19 input to PAD | | CALE | 1 | Active HIGH or Active LOW CALE = 0, Active high CALE = 1, Active low | | CRESET | 1 | Active high or active low CRESET = 0, active low reset signal CRESET = 1, active high reset signal | | COMB/SEP | 1 | Combined or Separate Address Space<br>for SRAM and EPROM<br>0 = Combined, 1 = Separate | | CPAF1 | 8 | Port A I/Os or A0–A7<br>CPAF1 = 0, Port A pin = I/O<br>CPAF1 = 1, Port A pin = A0 – A7 | | CPAF2 | 1 | Port A AD0-AD7 (address/data multiplexed bus) CPAF2 = 0, address or I/O on Port A (according to CPAF1) CPAF2 = 1, address/data multiplexed on Port A (track mode) | | CATD<br>(Note 15) | 1 | A16–A19 address or logic inputs CATD = 0, logic inputs CATD = 1, address inputs | | CADDHLT | 1 | A16-A19 Transparent or Latched CADDHLT = 0, Address latch transparent CADDHLT = 1, Address latched (ALE dependent) | | CSECURITY | 1 | SECURITY On/Off CSECURITY = 0, off CSECURITY = 1, on | | CLOT<br>(Note 14) | 1 | A0-A15 Address Inputs are transparent or ALE-dependent in non-multiplexed modes CLOT = 0, transparent CLOT = 1, ALE-dependent | | CRRWR<br>CEDS<br>(Note 14) | 2 | Determine the polarity and control methods of read and write cycles. CEDS CRRWR 0 0 RD and WR active low pulses 0 1 R/W status and high E pulse 1 1 R/W status and low DS pulse | | CRRWR<br>(Note 15) | 1 | CRRWR = 0, RD and WR active low strobes CRRWR = 1, R/W status and E active high pulse | | CPACOD | 8 | Port A CMOS or Open Drain Output CPACOD = 0, CMOS output CPACOD = 1, open-drain output | ## Table 5. PSD3XX Configuration Bits (Cont.) | Configuration<br>Bits | No.<br>of Bits | Function | |-----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | CPBF | 8 | Port B is I/O or $\overline{CSO}$ – $\overline{CS7}$<br>CPBF = 0, Port B pin is $\overline{CSO}$ – $\overline{CS7}$<br>CPBF = 1, Port B pin is I/O | | CPBCOD | 8 | Port B CMOS or Open Drain CPBCOD = 0, CMOS output CPBCOD = 1, open-drain output | | CPCF | 3 | Port C A16–A18 or CS8–CS10 CPCF = 0, Port C pin is A16–A18 CPCF = 1, Port C pin is CS8–CS10 | | CADLOG<br>(Note 14) | 4 | Port C: A16–A19 Address or Logic Input CADLOG = 0, Port C pin or A19/CSI is logic input CADLOG = 1, Port C pin or A19/CSI is address input | | CMISER | 1 | Default: CMISER = 0<br>CMISER = 1, lower-power mode | NOTES: 11. The PSD Development software will guide the user to the proper configuration choice. - 12. In an unprogrammed or erased part, all configuration bits are 0. - 13. PSD30X only. - 14. PSD3X2/3X3 only. - 15. PSD3X1 only. #### **Port Functions** The PSD3XX has three I/O ports (Ports A, B, and C) that are configurable at the bit level. This permits great flexibility and a high degree of customization for specific applications. The following is a description of each port. Figure 4 shows the pin structure of Port A. #### Port A in Multiplexed Address/Data Mode The default configuration of Port A is I/O. In this mode, every pin can be set as an input or output by writing into the respective pin's direction flip flop (DIR FF, in Figure 4). As an output, the pin level can be controlled by writing into the respective pin's data flip flop (DFF, in Figure 4). When DIR FF = 1, the pin is configured as an output. When DIR FF = 0, the pin is configured as an input. The controller can read the DIR FF bits by accessing the READ DIR register; it can read the DFF bits by accessing the READ DATA register. Port A pin levels can be read by accessing the READ PIN register. Individual pins can be configured as CMOS or open drain outputs. Open drain pins require external pull-up resistors. For addressing information, refer to Tables 6 and 7. Alternatively, each bit of Port A can be configured as a low-order latched address bus bit. The address is provided by the port address latch, which latches the address on the trailing edge of ALE. PA0—PA7 can become A0—A7, respectively. This feature enables the user generate low-order address bits to access external peripherals or memory that require several low-order address lines. Another mode of Port A, i.e., Track Mode (CPAF2 = 1) sets the entire port to track the inputs AD0/A0–AD7/A7, depending on specific address ranges defined by the PAD's CSADIN, CSADOUT1, and CSADOUT2 signals. This feature lets the user interface the microcontroller to shared external resources without requiring external buffers and decoders. In this mode, the port is effectively a bi-directional buffer. The direction is controlled by using the input signals ALE, RD/E or RD/E/DS, WR/V<sub>PP</sub> or R/W, and the internal PAD outputs CSADOUT1, CSADOUT2 and CSADIN (see Figure 5). When CSADOUT1 and ALE are true, the address on the input AD0/A0–AD7/A7 pins is output through Port A. (Carefully check the generation of CSADOUT1, and ensure that it is stable during the ALE pulse. When CSADOUT2 is active, a write operation is performed (see note to Figure 5). The data on the input AD0/A0–AD7/A7 pins flows out through Port A. When CSADIN and a read operation is performed (depending on the mode of the RD/E or RD/E/DS, and WR/V<sub>PP</sub> or R/W pins), the data on Port A flows out through the AD0/A0–AD7/A7 pins. In this operational mode, Port A is tri-stated when none of the above-mentioned three conditions exist. Figure 4. Port A Pin Structure NOTE: 16. CMOS/OD determines whether the output is open drain or CMOS. Figure 5. Port A Track Mode NOTE: 17. The expression for CSADOUT2 must include the following write operation cycle signals: For CRRWR = 0, CSADOUT2 must include $\overline{WR}$ = 0. For CRRWR = 1, CSADOUT2 must include E = 1 and $R/\overline{W}$ = 0. ### Port Functions (Cont.) #### Port A in Non-Multiplexed Address/Data Mode In this mode, Port A becomes the low order data bus byte of the chip. When reading an internal location, data is presented on Port A pins. When writing to an internal location, data present on Port A pins is written to that location. #### Port B in Multiplexed Address/Data and in 8-Bit Non-Multiplexed Modes The default configuration of Port B is I/O. In this mode, every pin can be set as an input or output by writing into the respective pin's direction flip flop (DIR FF, in Figure 6). As an output, the pin level can be controlled by writing into the respective pin's data flip flop (DFF, in Figure 6). When DIR FF = 1, the pin is configured as an output. When DIR FF = 0, the pin is configured as an input. The controller can read the DIR FF bits by accessing the READ DIR register; it can read the DFF bits by accessing the READ DATA register. Port B pin levels can be read by accessing the READ PIN register. Individual pins can be configured as CMOS or open drain outputs. Open drain pins require external pull-up resistors. For addressing information, refer to Tables 6 and 7. Alternately, each bit of Port B can be configured to provide a chip-select output signal from PAD B. PB0–PB7 can provide $\overline{CS0}$ – $\overline{CS7}$ , respectively. Each of the signals $\overline{CS0}$ – $\overline{CS3}$ is comprised of four product terms. Thus, up to four ANDed expressions can be ORed while deriving any of these signals. Each of the signals $\overline{CS4}$ – $\overline{CS7}$ is comprised of two product terms. Thus, up to two ANDed expressions can be ORed while deriving any of these signals. #### Port B in 16-Bit Non-Multiplexed Address/Data Mode (PSD30X) In this mode, Port B becomes the high-order data bus byte of the chip. When reading an internal high-order data bus byte location, the data is presented on Port B pins. When writing to an internal high-order data bus byte location, data present on Port B is written to that location. See Table 9. #### Accessing the I/O Port Registers Tables 6 and 7 show the offset values with the respect to the base address defined by the CSIOPORT. They let the user access the corresponding registers. #### Port C in All Modes Each pin of Port C (shown in Figure 7) can be configured as an input to PAD A and PAD B or output from PAD B. As inputs, the pins are named A16–A18. Although the pins are given names of the high-order address bus, they can be used for any other address lines or logic inputs to PAD A and PAD B. For example, A8–A10 can also be connected to those pins, improving the boundaries of CS0–CS7 resolution to 256 bytes. As inputs, they can be individually configured to be logic or address inputs. A logic input uses the PAD only for Boolean equations that are implemented in any or all of the CS0–CS10 PAD B outputs. Port C addresses can be programmed to latch the inputs by the trailing edge ALE or to be transparent. Alternately, PC0–PC2 can become $\overline{\text{CS8}}$ – $\overline{\text{CS10}}$ outputs, respectively, providing the user with more external chip-select PAD outputs. Each of the signals $\overline{\text{CS8}}$ – $\overline{\text{CS10}}$ is comprised of one product term. #### ALE/AS and AO-A15 in Non-Multiplexed Modes (PSD3X2/3X3) In non-multiplexed modes, A0-A15 are address inputs only and can become transparent (CLOT = 0) or ALE dependent (CLOT = 1). In transparent mode, the ALE/AS pin can be used as an additional logic input to the PADs. The non-multiplexed ALE dependent mode is useful in applications for which the host processor has a multiplex address/data bus and AD0/A0-AD7/A7 are not multiplexed with A0-A7 but rather are multiplexed with other address lines. In these applications, Port A serves as a data bus and each of its pins can be directly connected to the corresponding host's multiplexed pin, where that data bit is expected. (See Table 8.) Figure 6. Port B Pin Structure NOTE: 18. CMOS/OD determines whether the output is open drain or CMOS. Table 6. I/O Port Addresses in an 8-bit Data Bus Mode | Register Name | Byte Size Access of the I/O Port Registers<br>Offset from the CSIOPORT | | | |------------------------------|------------------------------------------------------------------------|--|--| | Pin Register of Port A | + 2 (accessible during read operation only) | | | | Direction Register of Port A | + 4 | | | | Data Register of Port A | +6 | | | | Pin Register of Port B | + 3 (accessible during read operation only) | | | | Direction Register of Port B | +5 | | | | Data Register of Port B | +7 | | | | Page Register | +18 | | | Table 7. I/O Port Addresses in a 16-bit Data Bus Mode<sup>19,20</sup> (PSD30X) | Register Name | Word Size Access of the I/O Port Register Offset from the CSIOPORT | | |-------------------------------------|--------------------------------------------------------------------|--| | Pin Register of Ports B and A | + 2 (accessible during read operation only) | | | Direction Register of Ports B and A | +4 | | | Data Register of Ports B and A | + 6 | | NOTES: 19. When the data bus width is 16, Port B registers can only be accessed if the BHE signal is low. I/O Ports A and B are still byte-addressable, as shown in Table 6. For I/O Port B register access, BHE must be low. Figure 7. Port C Structure NOTES: 21. The CADDHLT configuration bit determines if A18-A16 are transparent via the latch, or if they must be latched by the trailing edge of the ALE strobe. 22. PSD3X2/3X3/3X4R: Individual pins can be configured independently as address or logic inputs (CADLOG, bits 0–2). PSD3X1: All Port C pins are either address or logic inputs (CATD). US: #### A16-A19 Inputs If one or more of the pins PC0, PC1 PC2 and $\overline{\text{CSI}}/\text{A19}$ are configured as inputs, the configuration bits CADDHLT and CATD define their functionality inside the part. CADDHLT determines if these inputs are to be latched by the trailing edge of the ALE or AS signal (CADDHLT = 1), or enabled into the PSD3XX at all times (CADDHLT = 0, transparent mode). CATD determines whether these lines are high-order address lines, that take part in the derivation of EPROM select signals inside the chip (CATD = 1), or logic input lines that have no impact on memory or I/O selections (CATD = 0). Logic input lines typically participate in the Boolean expressions implemented in the PAD B. Unused input pins should be tied to $V_{CC}$ or GND. #### **EPROM** The EPROM has 8 banks of memory. Each bank can be placed in any address location by programming the PAD. Bank0–Bank7 is selected by PAD outputs ES0–ES7, respectively. | Device | EPROM EPRO<br>Size Archite | | | EPROM Bank<br>Architecture<br>(8 ea) | | |---------|----------------------------|----------|-----------|--------------------------------------|---------| | | | x8 | x16 | х8 | x16 | | PSD301 | 256Kb | 32K x 8 | 16K x 16 | 4K x 8 | 2K x 16 | | PSD311 | 256Kb | 32K x 8 | _ | 4K x 8 | | | PSD302 | 512Kb | 64K x 8 | 32K x 16 | 8K x 8 | 4K x 16 | | PSD312 | 512Kb | 64K x 8 | _ | 8K x 8 | | | PSD303 | 1Mb | 128K x 8 | 64K x 16 | 16K x 8 | 8K x 16 | | PSD313 | 1Mb | 128K x 8 | - | 16K x 8 | _ | | PSD304R | 2Mb | 256K x 8 | 128K x 16 | 32K x 8 | 16K x 8 | | PSD314R | 2Mb | 256K x 8 | _ | 32K x 8 | | #### **SRAM** Each PSD3XX device has 16K bits of SRAM (except the PSD3XXR versions which have no SRAM). Depending on the configuration of the data bus, the SRAM organization can be $2K \times 8$ (8-bit data bus) or $1K \times 16$ (16-bit data bus). The SRAM is selected by the RS0 output of the PAD. Table 8. Signal Latch Status in All Operating Modes | Signal<br>Name | Configuration<br>Bits | Configuration<br>Mode | Signal Latch<br>Status | |---------------------|-----------------------------------|-----------------------------------------------------------|------------------------| | | CDATA, CADDRDAT, CLOT = 0 | 8-bit data. | Transparent | | | CDATA, CADDRDAT = 0, CLOT = 1 | non-multiplexed | ALE<br>Dependent | | | CDATA = 1, CADDRDAT, CLOT = 0 | 16-bit data, | Transparent | | AD8/A8-<br>AD15/A15 | CDATA = 1, CADDRDAT = 0, CLOT = 1 | non-multiplexed | ALE<br>Dependent | | | CDATA = 0, CADDRDAT = 1 | 8-bit data,<br>multiplexed | Transparent | | | CDATA = 1, CADDRDAT = 1 | 16-bit data,<br>multiplexed | ALE<br>Dependent | | | CADDRDAT = 0, CLOT = 0 | non-multiplexed | Transparent | | AD0/A0- | CADDRDAT = 0, CLOT = 1 | modes | ALE<br>Dependent | | AD7/A7 | CADDRDAT = 1 | multiplexed modes | ALE<br>Dependent | | | CDATA = 0 | 8-bit data,<br>PSEN is active | Transparent | | BHE/<br>PSEN | CDATA = 1, CADDRDAT = 0 | 16-bit data,<br>non-multiplexed<br>mode,<br>BHE is active | Transparent | | | CDATA = 1, CADDRDAT = 1 | 16-bit data,<br>multiplexed mode,<br>BHE is active | ALE<br>Dependent | | A19 and<br>PC2-PC0 | CADDHLT = 0 | A16-A19 can<br>become logic inputs | Transparent | | | CADDHLT = 1 | A16–A19 can<br>become<br>multiplexed<br>address lines | ALE<br>Dependent | Memory Paging (PSD3X2/3X3/ 3X4R) The page register consists of four flip-flops, which can be read from, or written to, through the I/O address space (CSIOPORT). The page register is connected to the D3–D0 lines. The Page Register address is CSIOPORT + 18H. The page register outputs are P3–P0, which are fed into the PAD. This enables the host microcontroller to enlarge its address space by a factor of 16 (there can be a maximum of 16 pages). See Figure 8. Figure 8. Page Register (PSD3X2/3X3/ 3X4R) #### **Control Signals** The PSD3XX control signals are WR/V<sub>PP</sub> or R/W, RD/E or RD/E/DS, ALE or AS, BHE/PSEN or PSEN, RESET, and A19/CSI. Each of these signals can be configured to meet the output control signal requirements of various microcontrollers. #### WR/VPP OF R/W In operational mode, this signal can be configured as $\overline{WR}$ or $R.\overline{W}$ . As $\overline{WR}$ , all write operations are activated by an active low signal on this pin. As $R.\overline{W}$ , the pin operates with the E strobe of the $\overline{RD}/E/\overline{DS}$ or $\overline{RD}/E$ pin. When $R.\overline{W}$ is high, an active high signal on the $R.\overline{D}/E/\overline{DS}$ or $R.\overline{D}/E$ pin performs a read operation. When $R.\overline{W}$ is low, an active high signal on the $R.\overline{D}/E/\overline{DS}$ or $R.\overline{D}/E$ pin performs a write operation. #### RD/E/DS (or RD/E on PSD3X1) In operational mode, this signal can be configured as $\overline{RD}$ , E, or $\overline{DS}$ . As $\overline{RD}$ , all read operations are activated by an active low signal on this pin. As E, the pin operates with the $\overline{RW}$ signal of the $\overline{WR}/V_{PP}$ or $\overline{R/W}$ pin. When $\overline{R/W}$ is high, an active high signal on the $\overline{RD}/E/\overline{DS}$ pin performs a read operation. When $\overline{R/W}$ is low, an active high signal on the $\overline{RD}/E/\overline{DS}$ pin performs a write operation. As $\overline{DS}$ , the pin functions with the R/W signal as an active low data strobe signal. As $\overline{DS}$ , the R/W defines the mode of operation (Read or Write). #### ALE or AS ALE polarity is programmable. When programmed to be active high, a high on the pin causes the input address latches, Port A address latches, Port C, and A19 address latches to be transparent. The falling edge of ALE locks the information into the latches. When ALE is programmed to be active low, a low on the pin causes the input address latches, Port A address latches, Port C, and A19 address latches to be transparent. The rising edge of ALE locks the appropriate information into the latches. #### BHE/PSEN This pin's function depends on the PSD3XX data bus width. If it is 8 bits, the pin is $\overline{PSEN}$ ; if it is 16 bits, the pin is $\overline{BHE}$ . In 8-bit mode, the $\overline{PSEN}$ function enables the user to work with two address spaces: program memory and data memory (if COMB/SEP = 1). In this mode, an active low signal on the $\overline{PSEN}$ pin causes the EPROM to be read if selected. The SRAM and I/O ports read operation are done by $\overline{RD}$ low (CRRWR = 0), or by E high and R/W high (CRRWR = 1, CEDS = 0) or by $\overline{DS}$ low and R/W high (CRRWR, CEDS = 1). Whenever a member of the 8031 family (or any other similar microcontroller) is used, the PSEN pin must be connected to the PSEN pin of the microcontroller. If COMB/SEP = 0, the address spaces of the program and the data are combined. In this configuration (except for the 8031-type case mentioned above), the $\overline{PSEN}$ pin must be tied high to $V_{CC}$ , and the EPROM, SRAM, and I/O ports are read by $\overline{RD}$ low (CRRWR = 0), or by E high and R/W high (CRRWR = 1, CEDS = 0) or by $\overline{DS}$ low and R/W high (CRRWR, CEDS = 1). See Figures 9 and 10. In BHE mode, this pin enables accessing of the upper-half byte of the data bus. A low on this pin enables a write or read operation to be performed on the upper half of the data bus (see Table 9). Figure 9. Combined Address Space Figure 10. 8031-Type Separate Code and Data Address Spaces Table 9. High/Low Byte Selection Truth Table (in 16-Bit Configuration Only) | BHE | A <sub>O</sub> | Operation | |-----|----------------|---------------------------------| | 0 | 0 | Whole Word | | 0 | 1 | Upper Byte From/To Odd Address | | 11 | 0 | Lower Byte From/To Even Address | | 1 | 1 | None | ## Control Signals (Cont.) #### RESET This is an asynchronous input pin that clears and initializes the PSD3XX. Reset polarity is programmable (active low or active high). Whenever the PSD3XX reset input is driven active for at least 100 ns, the chip is reset. The PSD3XX must be reset at power up before it can be used. Tables 10 and 11 indicate the state of the part during and after reset. For the PSD3XXL, reset is an asynchronous low signal only. Whenever the reset input is driven low for at least 500 ns, the chip is reset. After reset becomes high, the chip will be operational only after an additional 500 ns. See Figure 11. Note that during boot-up, the part is not automatically reset internally and does require an external reset. Tables 10 and 11 indicate the state of the part during and after reset. #### A19/CSI When configured as $\overline{CSI}$ , a high on this pin deselects, and powers down, the chip. A low on this pin puts the chip in normal operational mode. For PSD3XX states during the power-down mode, see Tables 12 and 13, and Figure 12. In A19 mode, the pin is an additional input to the PAD. It can be used as an address line (CADLOG3 = 1) or as a general-purpose logic input (CADLOG3 = 0). A19 can be configured as ALE dependent or as transparent input (see Table 8). In this mode, the chip is always enabled. #### Table 10. Signal States During Reset Active (RESET) | Signal | Configuration Mode | Condition | |----------------------|-----------------------------------------------------|-----------------------------| | AD0/A0-AD7/A7 | All | Input | | A8-A15 | All | Input | | PA0-PA7)<br>(Port A) | I/O<br>Tracking AD0/A0-AD7<br>Address outputs A0-A7 | Input<br>Input<br>Low | | PB0-PB7<br>(Port B) | I/O CS7-CS0 CMOS outputs CS7-CS0 open drain outputs | Input<br>High<br>Tri-stated | | PC0-PC2<br>(Port C) | Address inputs A16–A18 CS8–CS10 CMOS outputs | Input<br>High | #### Table 11. Internal States During and After Reset Cycle | Component | Signals | Contents | |----------------------|------------------------------------------------------------|-------------------| | | CS0-CS10 | All = 1 (Note 23) | | PAD | CSADIN, CSADOUT1,<br>CSADOUT2, CSIOPORT,<br>RS0, ES0 – ES7 | All = 0 (Note 23) | | Data register A | n/a | 0 | | Direction register A | n/a | 0 | | Data register B | n/a | 0 | | Direction register B | n/a | U | NOTE: 23. All PAD outputs are in a non-active state. Figure 11. The Reset Cycle (RESET) (PSD3XXL Only) Table 12a. Signal States During Power-Down Mode (PSD30X) | Signal | Configuration Mode | Condition | |-----------------|--------------------------------------------------------|------------------------------------| | AD0/A0-AD15/A15 | All | Input | | PA0-PA7 | I/O<br>Tracking AD0/A0-AD7/A7<br>Address outputs A0-A7 | Unchanged<br>Input<br>All 1's | | PB0-PB7 | I/O CS0-CS7 CMOS outputs CS0-CS7 open drain outputs | Unchanged<br>All 1's<br>Tri-stated | | PC0-PC2 | Address inputs A18-A16 CS8-CS10 CMOS outputs | Input<br>All 1's | Table 12b. Signal States During Power-Down Mode (PSD31X) | Signal | Configuration Mode | Condition | |---------------|-----------------------------------------------------------|------------------------------------| | AD0/A0-AD7/A7 | All | Input | | A8-A15 | All | Input | | PA0-PA7 | I/O<br>Tracking AD0/A0-AD7/A7<br>Address outputs A0-A7 | Unchanged<br>Input<br>All 1's | | PB0-PB7 | I/O<br>CS0-CS7 CMOS outputs<br>CS0-CS7 open drain outputs | Unchanged<br>All 1's<br>Tri-stated | | PC0-PC2 | Address inputs A18–A16 CS8–CS10 CMOS outputs | Input<br>All 1's | #### Figur<u>e 1</u>2. A19/CSI Cell Structure NOTES: 24. The CADDHLT configuration bit determines if A19–A16 are transparent via the latch, or if they must be latched by the trailing edge of the ALE strobe. In the PSD3X1, the CATD configuration bit performs this function for all the A16–A19 lines. Table 13. Internal States During Power-Down | Component | Signals | Contents | |---------------------------------------------------------------------------|----------------------------------------------------------|----------------------| | | CS0-CS10 | All 1's (deselected) | | PAD | CSADIN, CSADOUT1,<br>CSADOUT2, CSIOPORT,<br>RS0, ES0-ES7 | All 0's (deselected) | | Data register A Direction register A Data register B Direction register B | n/a<br>n/a<br>n/a<br>n/a | All<br>unchanged | Figure 13. PSD3XX Interface With Intel's 80C31 The configuration bits for Figure 13 are: | CALE<br>CDATA | 0 | COMB/SEP | 0 or 1 (both valid) | |---------------|---|----------|---------------------| | | U | CRRWR | 0 | | CADDRDAT | 1 | ,CEDS | 0 | | CRESET | 1 | | | All other configuration bits may vary according to the application requirements. #### System Applications In Figure 13, the PSD3XX is configured to interface with Intel's 80C31, which is a 16-bit address/8-bit data bus microcontroller. Its data bus is multiplexed with the low-order address byte. The 80C31 uses signals $\overline{\text{RD}}$ to read from data memory and $\overline{\text{PSEN}}$ to read from code memory. It uses $\overline{\text{WR}}$ to write into the data memory. It also uses active high reset and ALE signals. The rest of the configuration bits as well as the unconnected signals (not shown) are application specific and, thus, user dependent. In Figure 14, the PSD3XX is configured to interface with Motorola's 68HC11, which is a 16-bit address/8-bit data bus microcontroller. Its data bus is multiplexed with the low-order address byte. The 68HC11 uses E and R/W signals to derive the read and write strobes. It uses the term AS (address strobe) for the address latch pulse. RESET is an active low signal. The rest of the configuration bits as well as the unconnected signals (not shown) are specific and, thus, user dependent. Figure 14. PSD3XX Interface With Motorola's 68HC11 The configuration bits for Figure 14 are: | CALE | 0 | COMB/SEP | 0 | |----------|---|----------|---| | CDATA | 0 | CRRWR | 1 | | CADDRDAT | 1 | CEDS | 0 | | CRESET | 0 | | | All other configuration bits may vary according to the application requirements. #### System Applications (Cont.) In Figure 15, the PSD3XX is configured to work directly with Intel's 80C196KB microcontroller, which is a 16-bit address/16-bit data bus processor. Address and data lines multiplexed. In the example shown, all configuration bits are set. The PSD3XX is configured to use PC0, PC1, PC2, and $\overline{\text{CSI}}$ /A19 as A16, A17, A18, and A19 inputs, respectively. These signals are independent of the ALE pulse (latch-transparent). They are used as four general-purpose logic inputs that take part in the PAD equations implementation. Port A is configured to work in the special track mode, in which (for certain conditions) PA0–PA7 tracks lines AD0/A0–AD7/A7. Port B is configured to generate $\overline{CS0}$ — $\overline{CS7}$ . In this example, PB2 serves as a $\overline{WAIT}$ signal that slows down the 80C196KB during the access of external peripherals. These 8-bit wide peripherals are connected to the shared bus of Port A. The $\overline{WAIT}$ signal also drives the buswidth input of the microcontroller, so that every external peripheral cycle becomes an 8-bit data bus cycle. PB3 and PB4 are open-drain output signals; thus, they are pulled up externally. Figure 15. PSD3XX Interface With Intel's 80C196KB. The configuration bits for Figure 15 are: | - | | |----------|-----------------------------------------------------------------------| | CALE | 0 | | CDATA | 1 | | CADDRDA | T 1 | | CPAF1 | Don't care | | CPAF2 | 1 | | CA19/CSI | 1 | | CRRWR | 0 | | COMB/SEF | 0 | | CADDHLT | 0 | | CRESET | 0 | | | CALE CDATA CADDRDA CPAF1 CPAF2 CA19/CSI CRRWR COMB/SEF CADDHLT CRESET | | CSECURITY | Don't care | |---------------------|------------| | CPCF2, CPCF1, CPCF0 | 0, 0, 0 | | CPACOD7-CPACOD0 | 00H | | CPBF7-CPBF0 | 00H | | CPBCOD7-CPBCOD0 | 18H | | CEDS | 0 | | CADLOG3—CADLOG0 | 0H | | | | #### Security Mode Security Mode in the PSD3XX locks the contents of the PAD A , PAD B and all the configuration bits. The EPROM, SRAM, and I/O contents can be accessed only through the PAD. The Security Mode can be set by the PSD Development or Programming software. In window packages, the mode is erasable through UV full part erasure. In the security mode, the PSD3XX contents cannot be copied on a programmer. #### **EPROM** The EPROM power consumption in the PSD is controlled by bit 3 in the PMMR0 – EPROM CMiser. Upon reset the CMiser bit is OFF. This will cause the EPROM to be ON at all times as long as CSI is enabled (low). The reason this mode is provided is to reduce the access time of the EPROM by 10 ns relative to the low power condition when CMiser is ON. If CSI is disabled (high) the EPROM will be deselected and will enter standby mode (OFF) overriding the state of the CMiser. If CMiser is set (ON) then the EPROM will enter the standby mode when not selected. This condition can take place when CSI is high or when CSI is low and the EPROM is not accessed. For example, if the MCU is accessing the SRAM, the EPROM will be deselected and will be in low power mode. An additional advantage of the CMiser is achieved when the PSD is configured in the by 8 mode (8 bit data bus). In this case an additional power savings is achieved in the EPROM (and also in the SRAM) by turning off 1/2 of the array even when the EPROM is accessed (the array is divided internally into odd and even arrays). The power consumption for the different EPROM modes is given in the DC Characteristics table under $I_{CC}$ (DC) EPROM Adder. #### Absolute Maximum Ratings<sup>26</sup> | Symbol | Parameter | Condition | Min | Max | Unit | |------------------|-------------------------------|---------------------|-------|-------|------| | | | CERDIP | - 65 | + 150 | °C | | T <sub>STG</sub> | Storage Temperature | PLASTIC | - 65 | + 125 | °C | | | Voltage on any Pin | With Respect to GND | - 0.6 | + 7 | V | | V <sub>PP</sub> | Programming<br>Supply Voltage | With Respect to GND | - 0.6 | + 14 | ٧ | | V <sub>CC</sub> | Supply Voltage | With Respect to GND | - 0.6 | + 7 | ٧ | | | ESD Protection | | >2000 | | ٧ | NOTE: 26. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect device reliability. #### Operating Range | Range | Temperature | V <sub>CC</sub> | V <sub>CC</sub> Tolerance | |------------|------------------|-----------------|---------------------------| | Commercial | 0° C to +70°C | + 5 V | ± 10% | | Industrial | -40° C to +85°C | + 5 V | ± 10% | | Military | -55° C to +125°C | + 5 V | ± 10% | #### Recommended Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | | |-----------------|----------------|--------------------------------------|-----|-----|------|---| | V <sub>CC</sub> | Supply Voltage | All Speeds | 4.5 | 5 | 5.5 | ٧ | | V <sub>cc</sub> | Supply Voltage | PSD3XXL Versions Only,<br>All Speeds | 3.0 | 3.3 | 5.5 | ٧ | #### DC Characteristics - PSD3XX Versions (5V ± 10%) | | | | | | | | Miser :<br>ubtrac | - | | |------------------|------------------------------------------------------------------|-------------------------------------------------------|------|------|----------------------|-----|-------------------|------|------------| | Symbol V | Parameter | Conditions | Min | Тур | Max | Min | Тур | Мах | Unit | | V <sub>IH</sub> | High-Level Input Voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | V <sub>CC</sub> + .1 | | | | ٧ | | V <sub>IL</sub> | Low-Level Input Voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | -0.5 | | 0.8 | | | | ٧ | | Vou | Output High Voltage | I <sub>OH</sub> = -20 μA,<br>V <sub>CC</sub> = 4.5 V | 4.4 | 4.49 | | | | | ٧ | | V <sub>OH</sub> | Output Fight Voltage | $I_{OH} = -2 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V}$ | 2.4 | 3.9 | | | | | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 20 μA<br>V <sub>CC</sub> = 4.5 V | | 0.01 | 0.1 | | | | ٧ | | V OL | Output Low Voltage | I <sub>OL</sub> = 8 mA<br>V <sub>CC</sub> = 4.5 V | | 0.15 | 0.45 | | | | ٧ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current | Comm'l | | 50 | 100 | | | | μ <b>A</b> | | | (CMOS) (Notes 27 and 29) | Ind/Mil | | 75 | 150 | | | | μA | | I <sub>CC1</sub> | Active Current (CMOS) | Comm'l (Note 31) | | 16 | 35 | | 7 | 10 | mA | | | (No Internal Memory<br>Block Selected)<br>(Notes 27, 28a and 30) | Comm'l (Note 32) | | 28 | 50 | | 7 | 10 | mA | | | | Ind/Mil (Note 31) | | 16 | 45 | | 7 | 10 | mA | | | (Notes 27, 20a and 50) | Ind/Mil (Note 32) | | 28 | 60 | | 7 | 10 | mA | | | | Comm'l (Note 31) | | 16 | 35 | | 0/5* | 0/7* | mA | | loca | Active Current (CMOS) (EPROM Block Selected) | Comm'l (Note 32) | | 28 | 50 | | 0/5* | 0/7* | mA | | 002 | (Notes 27, 28a and 30) | Ind/Mil (Note 31) | | 16 | 45 | | 0/5* | 0/7* | mA | | | | Ind/Mil (Note 32) | | 28 | 60 | | 0/5* | 0/7* | mA | | | <b>.</b> | Comm'l (Note 31) | | 47 | 80 | | 7 | 10 | mA | | I <sub>CC3</sub> | Active Current (CMOS) (SRAM Block Selected) | Comm'l (Note 32) | | 59 | 95 | | 7 | 10 | mA | | 300 | (Notes 27, 28a and 30) | Ind/Mil (Note 31) | | 47 | 100 | | 7 | 10 | mA | | | | Ind/Mil (Note 32) | | 59 | 115 | | 7 | 10 | mA | | լը | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | -1 | ±0.1 | 1 | | | | μΑ | | l <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5 V or GND | -10 | ±5 | 10 | | | | μΑ | NOTES: 27. CMOS inputs: GND $\pm$ 0.3 V or $V_{CC}$ $\pm$ 0.3V. <sup>28.</sup> TTL inputs: $V_{IL} \le 0.8 \text{ V}$ , $V_{IH} \ge 2.0 \text{ V}$ . <sup>28</sup>a. $I_{OUT} = 0$ mA. <sup>29.</sup> CSI/A19 is high and the part is in a power-down configuration mode. <sup>30.</sup> Add 3.0 mA/MHz for AC power component (power = AC + DC). <sup>31.</sup> Ten (10) PAD product terms active. (Add 380 µA per product term, typical, or 480 µA per product term maximum.) <sup>32.</sup> Forty-one (41) PAD product terms active. <sup>\*</sup>The zero value is for 16-bit configurations. The other values are for 8-bit configurations. #### DC Characteristics - PSD3XXL Low-Power Versions (3.3V ± 10%) | | · | | | | | | liser =<br>ıbtrac | | | |------------------|-------------------------------------------------------------|-------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>IH</sub> | High-Level Input Voltage | V <sub>CC</sub> = 3.0 V to 5.5 V | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | | | | ٧ | | V <sub>IL</sub> | Low-Level Input Voltage | V <sub>CC</sub> = 3.0 V to 5.5 V | -0.5 | | 0.3 V <sub>CC</sub> | | | | ٧ | | | Outside High Voltage | $I_{OH} = -20 \mu A,$<br>$V_{CC} = 3.0 \text{ V}$ | 2.9 | 2.99 | | | | | ٧ | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -1 \text{ mA},$<br>$V_{CC} = 3.0 \text{ V}$ | 2.4 | 2.6 | | | | 3.0 4 3.0 4 3.0 4 3.0 4 | ٧ | | ., | Control on Valley | I <sub>OL</sub> = 20 μA,<br>V <sub>CC</sub> = 3.0 V | : | 0.01 | 0.1 | | | | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 4 mA,<br>V <sub>CC</sub> = 3.0 V | | 0.15 | 0.4 | | | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current<br>(CMOS) (Notes 33 and 34) | V <sub>CC</sub> = 3.3 V | | 1 | 5 | | | | μΑ | | l <sub>CC1</sub> | Active Current (CMOS) (No Internal Memory | V <sub>CC</sub> = 3.3 V<br>(Note 36) | | 5 | 11 | | 3.0 | 4 | mA | | ICC1 | Block Selected)<br>(Notes 33, 33a and 35) | V <sub>CC</sub> = 3.3 V<br>(Note 37) | | 9 | 17 | | 3.0 | 4 | mA | | I <sub>CC2</sub> | Active Current (CMOS) | V <sub>CC</sub> = 3.3 V<br>(Notes 36 and 38) | | 5 | 11 | | 0/2* | 0/3* | mA | | 1002 | (EPROM Block Selected)<br>(Notes 33, 33a and 35) | V <sub>CC</sub> = 3.3 V<br>(Notes 37 and 38) | | 9 | 17 | | 0/2* | 0/3* | mA | | Iccs | Active Current (CMOS) | V <sub>CC</sub> = 3.3 V<br>(Notes 36 and 38) | | 16 | 29 | | 3 | 4 | mA | | 1003 | (SRAM Block Selected)<br>(Notes 33, 33a and 35) | V <sub>CC</sub> = 3.3 V<br>(Notes 37 and 38) | | 0.7 V <sub>CC</sub> V <sub>CC</sub> -0.5 0.3 2.9 2.99 2.4 2.6 0.01 0 0.15 0 1 5 9 5 9 16 21 -1 ±0.1 | 35 | | 3 | 4 | mA | | lu | Input Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | -1 | ±0.1 | 1 | | | | μA | | lLO | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or GND | -10 | ±5 | 10 | | | | μA | NOTES: 33. CMOS inputs: GND $\pm$ 0.3 V or $V_{CC}$ $\pm$ 0.3 V. - 33a. $I_{OUT} = 0 \text{ mA}$ . - 34. CSI/A19 is high and the part is in a power-down configuration mode. - 35. AC power component (power = AC + DC). - For 3.3 V operation, add 2.0 mA/MHz. - For 5.0 V operation, add 3.0 mA/MHz. - 36. Ten (10) PAD product terms active. (Add 190 µA per product term, typical, or 240 µA per product term maximum.) - 37. Forty (40) PAD product terms active. - 38. In 8-bit mode, an additional 3 mA Max can be saved under CMiser. <sup>\*</sup>The zero value is for 16-bit configurations. The other values are for 8-bit configurations. Figure 16. Normalized Supply Current vs. Supply Voltage (PSD3XXL Low-Power Versions) The Normalized Supply Current vs. Supply Voltage graph shown above, provides a multiplier for any $I_{SB}$ or $I_{CC}$ value in the D.C. Characteristics table. As noted, it is normalized for a supply voltage of 3.3 volts (PSD3XXL versions). To use, calculate the supply current at 3.3 volts for your operation configuration using the D.C. Characteristics table. Then multiply that value by the Supply Current Multiplier for the supply voltage actually being used. Figure 16a. Normalized Access Time Multiplier vs. Supply Voltage (PSD3XXL Low-Power Versions) #### AC Characteristics – PSD3XX Versions (5V $\pm$ 10%) | | | -; | 70 | -90 | | -12 | | -15 | | -20 | | CMiser | | |------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------|--------|------| | Symbol | <i>Parameter</i> | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | Unit | | T1 | ALE or AS Pulse Width | 18 | | 20 | | 30 | | 40 | | 50 | | 0 | ns | | T2 | Address Set-up Time | 5 | | 5 | | 9 | | 12 | | 15 | | 0 | ns | | Т3 | Address Hold Time | 7 | | 8 | | 9 | | 10 | | 15 | | 0 | ns | | T4 | Leading Edge of Read to Data Active | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T5 | ALE Valid to Data Valid | | 80 | | 100 | | 140 | | 170 | ļ | 200 | 10 | ns | | Т6 | Address Valid to<br>Data Valid | | 70 | | 90 | | 120 | | 150 | | 210 | 10 | ns | | <b>T</b> 7 | CSI Active to Data Valid | | 80 | | 100 | | 150 | | 160 | | 200 | 10 | ns | | Т8 | Leading Edge of Read to Data Valid | | 20 | | 32 | | 36 | | 45 | | 50 | 0 | ns | | T8A | Leading Edge of Read<br>to Data Valid in<br>8031-Based Architecture<br>Operating with PSEN and<br>RD in Separate Mode | | 32 | | 32 | | 38 | | 55 | | 60 | 0 | ns | | Т9 | Read Data Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | | Trailing Edge of Read<br>to Data High-Z<br>(PSD3X1) | | 20 | | 35 | | 35 | | 40 | | 45 | 0 | ns | | T10 | Trailing Edge of Read<br>to Data High-Z<br>(PSD3X2/3X3/3X4R) | | 20 | | 30 | | 35 | | 40 | | 45 | 0 | ns | | T11 | Trailing Edge of ALE<br>or AS to Leading Edge<br>of Write | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T12 | RD, E, PSEN, or DS<br>Pulse Width | 35 | | 40 | | 45 | | 60 | | 75 | | 0 | ns | | T12A | WR Pulse Width | 18 | | 20 | | 25 | | 35 | | 45 | <u>.</u> | 0 | ns | | T13 | Trailing Edge of Write or Read to Leading Edge of ALE or AS | 5 | | 5 | | 5 | | 5 | | 5 | | 0 | ns | | T14 | Address Valid to Trailing<br>Edge of Write | 70 | | 90 | | 120 | | 150 | | 200 | | 0 | ns | | T15 | CSI Active to Trailing<br>Edge of Write | 80 | | 100 | | 130 | | 160 | | 200 | | 0 | ns | | T16 | Write Data Set-up Time | 18 | | 20 | ] | 25 | | 30 | | 40 | | 0 | ns | ### AC Characteristics - PSD3XX Versions (5V ± 10%) (Cont.) | | Parameter | -70 | | -90 | | -12 | | -15 | | -20 | | CMiser | | |--------------|---------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----------|-----|-----|-------------|------| | Symbol | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | On =<br>Add | Unit | | T17 | Write Data Hold Time | 5 | | 5 | | 5 | | 10 | <b></b> - | 15 | | 0 | ns | | T18 | Port to Data Out Valid<br>Propagation Delay | | 25 | | 28 | | 30 | | 35 | | 45 | 0 | ns | | T19 | Port Input Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T20 | Trailing Edge of Write to Port Output Valid | | 30 | | 35 | | 40 | | 50 | | 60 | 0 | ns | | T21 | ADi or Control to CSOi<br>Valid | 6 | 20 | 6 | 25 | 6 | 30 | 6 | 35 | 5 | 45 | 10 | ns | | T22 | ADi or Control to CSOi<br>Invalid | 5 | 20 | 5 | 25 | 5 | 30 | 4 | 35 | 4 | 45 | 10 | ns | | T23 | Track Mode Address<br>Propagation Delay:<br>CSADOUT1 Already True | | 22 | | 22 | | 22 | | 22 | | 28 | 0 | ns | | | Latched Address Outputs,<br>Port A | | 22 | | 22 | | 22 | | 22 | | 28 | 0 | ns | | T23 <b>A</b> | Track Mode Address<br>Propagation Delay:<br>CSADOUT1 Becomes<br>True During ALE or AS | | 33 | | 33 | | 33 | | 40 | | 50 | 10 | ns | | T24 | Track Mode Trailing Edge<br>of ALE or AS to Address<br>High-Z | | 30 | | 32 | | 32 | | 35 | | 40 | 0 | ns | | T25 | Track Mode Read<br>Propagation Delay | | 27 | | 29 | | 29 | | 29 | | 35 | 0 | ns | | T26 | Track Mode Read<br>Hold Time | 5 | 29 | 11 | 29 | 11 | 29 | 11 | 29 | 11 | 35 | 0 | ns | | T27 | Track Mode Write Cycle,<br>Data Propagation Delay | | 18 | | 20 | | 20 | | 20 | | 30 | 0 | ns | | T28 | Track Mode Write<br>Cycle, Write to Data<br>Propagation Delay | 6 | 30 | 8 | 30 | 8 | 30 | 9 | 40 | 9 | 55 | 0 | ns | | T29 | Hold Time of Port A<br>Valid During Write<br>CSOi Trailing Edge | 2 | | 2 | | 2 | | 2 | | 2 | | 0 | ns | | T00 | CSI Active to CSOi<br>Active (PSD3X1) | 8 | 37 | 9 | 40 | 9 | 45 | 9 | 45 | 8 | 60 | 0 | ns | | T30 | CSI Active to CSOi<br>Active (PSD3X2/3X3/3X4R) | 8 | 37 | 9 | 40 | 9 | 45 | 9 | 50 | 8 | 60 | 0 | ns | | T31 | CSI Inactive to CSOi<br>Inactive | 8 | 37 | 9 | 40 | 9 | 45 | 9 | 45 | 8 | 60 | 0 | ns | | T32 | Direct PAD Input as<br>Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | ns | #### AC Characteristics - PSD3XX Versions (5V ± 10%) (Cont.) | Symbol | Parameter | -70 | | -90 | | -12 | | -15 | | -20 | | CMiser | | |--------|--------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | On =<br>Add | Unit | | | R/W Active to E High<br>(PSD3X1) | 18 | | 20 | | 20 | | 30 | | 40 | | 0 | ns | | T33 | R/W Active to E or DS<br>Start (PSD3X2/3X3/3X4R) | 18 | | 20 | | 20 | | 30 | | 40 | | 0 | ns | | | E End to R/W<br>(PSD3X1) | 18 | | 20 | | 20 | | 30 | | 40 | | 0 | ns | | T34 | E or DS End to R/W<br>(PSD3X2/3X3/3X4R) | 18 | | 20 | | 20 | | 30 | | 40 | | 0 | ns | | T35 | AS Inactive to E high | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | กร | | T36 | Address to Leading<br>Edge of Write | 18 | | 20 | | 20 | | 25 | | 30 | | 0 | ns | NOTES: 39. ADi = any address line. - 40. CSOi = any of the chip-select output signals coming through Port B (CSO-CS7) or through Port C (CSB-CS10). - 41. Direct PAD input = any of the following direct PAD input lines: CSI/A19 as transparent A19, RD/E/DS, WR or R/W, transparent PC0-PC2, ALE (or AS). - 42. Control signals RD/E/DS or WR or R/W. Figure 17. PSD3XX IOL vs. Vol. ## AC Characteristics - PSD3XXL Low-Power Versions (3.3V $\pm$ 10%, Note 43) | | | -1 | -15 | | -20 | | -25 | | -30 | | | |------------|-------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | = 1<br>Add: | Unit | | T1 | ALE or AS Pulse Width | 40 | | 50 | | 75 | | 80 | | | ns | | T2 | Address Set-up Time | 12 | | 15 | | 30 | | 35 | | | ns | | T3 | Address Hold Time | 10 | | 15 | | 20 | | 30 | | 0 | ns | | T4 | Leading Edge of Read to Data Active | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T5 | ALE Valid to Data Valid | | 160 | | 200 | | 250 | | 300 | 20 | ns | | T6 | Address Valid to Data Valid | | 150 | | 200 | | 250 | | 300 | 20 | ns | | <b>T</b> 7 | CSI Active to Data Valid | | 160 | | 210 | | 275 | | 325 | 20 | ns | | T8 | Leading Edge of Read<br>to Data Valid | | 40 | | 45 | | 90 | | 95 | 0 | ns | | T8A | Leading Edge of Read<br>to Data Valid | | 60 | | 65 | | 90 | | 95 | 0 | ns | | Т9 | Read Data Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T10 | Trailing Edge of Read to Data High-Z | | 40 | | 45 | | 55 | | 60 | 0 | ns | | T11 | Trailing Edge of ALE or AS to Leading Edge of Write | 0 | | 0 | | | 40 | | 45 | | ns | | T12 | RD, E, PSEN, DS Pulse Width | 60 | | 75 | | 100 | | 110 | | 0 | ns | | T12A | WR Pulse Width | 35 | | 45 | | 90 | | 95 | | 0 | ns | | T13 | Trailing Edge of Write or Read to Leading Edge of ALE or AS | 5 | | 5 | | 5 | | 5 | | 0 | ns | | T14 | Address Valid to Trailing<br>Edge of Write | 150 | | 200 | | 250 | | 300 | | 0 | ns | | T15 | CSI Active to Trailing Edge of Write | 160 | | 200 | | 275 | | 325 | | 0 | ns | | T16 | Write Data Set-up Time | 30 | | 40 | | 60 | | 65 | | 0 | ns | | T17 | Write Data Hold Time | 10 | | 12 | | 25 | 1 | 30 | | 0 | ns | | T18 | Port to Data Out Valid<br>Propagation Delay | | 40 | | 45 | | 70 | | 75 | 0 | ns | | T19 | Port Input Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T20 | Trailing Edge of Write to Port<br>Output Valid | | 50 | | 60 | | 100 | | 110 | 0 | ns | | T21 | ADi or Control to CSOi Valid | 6 | 45 | 5 | 50 | 6 | 80 | 5 | 85 | 0 | ns | | T22 | ADi or Control to CSOi Invalid | 4 | 45 | 4 | 50 | 4 | 80 | 4 | 85 | 0 | ns | **NOTE:** 43. These AC Characteristics are for $V_{CC} = 3.0 - 3.6V$ . #### AC Characteristics - PSD3XXL Low-Power Versions (3.3V ± 10%, Note 43) (Cont.) | | | | -15 | | -20 | | -25 | | -30 | | | |--------|---------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------------|------| | Symbol | <b>Parameter</b> | Min | Max | Min | Max | Min | Max | Min | Max | = 1<br>Add: | Unit | | T23 | Track Mode Address Propagation<br>Delay: CSADOUT1 Already True | | 50 | | 60 | | 70 | | 75 | 0 | ns | | | Latched Address Outputs,<br>Port A | | 50 | | 60 | | 70 | | 75 | 0 | | | T23A | Track Mode Address<br>Propagation Delay:<br>CSADOUT1 Becomes True<br>During ALE or AS | | 70 | | 80 | | 100 | | 110 | 0 | ns | | T24 | Track Mode Trailing Edge of ALE or AS to Address High-Z | | 45 | | 55 | | 60 | | 65 | 0 | ns | | T25 | Track Mode Read Propagation Delay | | 40 | | 50 | | 70 | | 75 | 0 | ns | | T26 | Track Mode Read Hold Time | 10 | 70 | 10 | 70 | 10 | 70 | 10 | 75 | | ns | | T27 | Track Mode Write Cycle,<br>Data Propagation Delay | | 40 | | 50 | | 60 | | 65 | 0 | ns | | T28 | Track Mode Write Cycle,<br>Write to Data Propagation Delay | 8 | 65 | 8 | 75 | 9 | 80 | 9 | 85 | 0 | ns | | T29 | Hold Time of Port A Valid<br>During Write CSOi Trailing Edge | 2 | - | 3 | | 4 | | 4 | | 0 | ns | | T30 | CSI Active to CSOi Active | 9 | 55 | 9 | 70 | 9 | 110 | 8 | 120 | 0 | ns | | T31 | CSI Inactive to CSOi Inactive | 9 | 55 | 9 | 70 | 9 | 110 | 8 | 120 | 0 | ns | | T32 | Direct PAD Input as Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | ns | | T33 | R/W Active to E or DS Start | 30 | | 40 | | 60 | | 65 | | 0 | ns | | T34 | E or DS End to R/W | 30 | | 40 | | 60 | | 65 | | 0 | ns | | T35 | AS Inactive to E high | 0 | | 0 | | 40 | | 45 | | 0 | ns | | T36 | Address to Leading Edge of Write | 25 | | 30 | | 50 | | 60 | | 0 | ns | **NOTES:** 44. ADi = any address line. ·UII: <sup>45.</sup> CSOi = any of the chip-select output signals coming through Port B (CSO-CS7) or through Port C (CSB-CS10). <sup>46.</sup> Direct PAD input = any of the following direct PAD input lines: CSI/A19 as transparent A19, RD/E/DS, WR or R/W, transparent PC0–PC2, ALE (or AS). <sup>47.</sup> Control signals RD/E/DS or WR or R/W. Figure 18. Timing of 8-Bit Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X1) Figure 19. Timing of 8-Bit Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X2/3X3/3X4R) Figure 20. Timing of 8-Bit Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X1) Figure 21. Timing of 8-Bit Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X2/3X3/3X4R) Figure 22. Timing of 16-Bit Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X1) Figure 23. Timing of 16-Bit Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X2/3X3/3X4R) Figure 24. Timing of 16-Bit Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X1) Figure 25. Timing of 16-Bit Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X2/3X3/3X4R) Figure 26. Timing of 8-Bit Non-Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X1) Figure 27. Timing of 8-Bit Non-Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X2/3X3/3X4R) Figure 28. Timing of 8-Bit Non-Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X1) Figure 29. Timing of 8-Bit Non-Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X2/3X3/3X4R) Figure 30. Timing of 16-Bit Non-Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X1) Figure 31. Timing of 16-Bit Non-Multiplexed Address/Data Bus, CRRWR = 0 (PSD3X2/3X3/3X4R) Figure 32. Timing of 16-Bit Non-Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X1) Figure 33. Timing of 16-Bit Non-Multiplexed Address/Data Bus, CRRWR = 1 (PSD3X2/3X3/3X4R) Figure 34. Chip-Select Output Timing (PSD30X) Figure 35. Port A as ADO-AD7 Timing (Track Mode), CRRWR = 0 (PSD3X1) Figure 36. Port A as ADO-AD7 Timing (Track Mode), CRRWR = 0 (PSD3X2/3X3/3X4R) Figure 37. Port A as ADO-AD7 Timing (Track Mode), CRRWR = 1 (PSD3X1) Figure 38. Port A as ADO-AD7 Timing (Track Mode), CRRWR = 1 # **Notes for Timing Diagrams** - 48. Direct PAD input = any of the following direct PAD input lines: CSi/A19 as transparent A19, RD/E/DS, WR or R/W, transparent PC0–PC2, ALE in non-multiplexed modes. - 49. Multiplexed inputs: any of the following inputs that are latched by the ALE (or AS): A0/AD0-A15/AD15, CSI/A19 as ALE dependent A19, ALE dependent PC0-PC2. - 50. CSOi = any of the chip-select output signals coming through Port B (CSO-CS7) or through Port C (CS8-CS10). - 51. CSADOUT1, which internally enables the address transfer to Port A, should be derived only from direct PAD input signals, otherwise the address propagation delay is slowed down. - 52. CSADIN and CSADOUT2, which internally enable the data-in or data-out transfers, respectively, can be derived from any combination of direct PAD inputs and multiplexed PAD inputs. - 53. The write operation signals are included in the CSOi expression. - 54. Multiplexed PAD inputs: any of the following PAD inputs that are latched by the ALE (or AS) in the multiplexed modes: A11/AD11–A15/AD15, CSI/A19 as ALE dependent A19, ALE dependent PC0–PC2. - CSOi product terms can include any of the PAD input signals shown in Figure 3, except for reset and CSI. *Table 14. Pin Capacitance*<sup>56</sup> | Symbol | Parameter | Conditions | Typical <sup>57</sup> | Max | Unit | | |------------------|--------------------------------------------------------------|------------------------|-----------------------|-----|------|--| | C <sub>IN</sub> | Capacitance (for input pins only) | V <sub>1N</sub> = 0 V | 4 | 6 | pF | | | Cout | Capacitance (for input/output pins) | V <sub>OUT</sub> = 0 V | 8 | 12 | рF | | | C <sub>VPP</sub> | Capacitance (for WR/V <sub>PP</sub> or R/W/V <sub>PP</sub> ) | V <sub>PP</sub> = 0 V | 18 | 25 | pF | | NOTES: 56. This parameter is only sampled and is not 100% tested. 57. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. Figure 39. AC Testing Input/Output Waveform (PSD3XX Versions) Figure 39a. AC Testing Input/Output Waveform (PSD3XXL Versions) Figure 40. AC Testing Load Circuit (PSD3XX Versions) Figure 40a. AC Testing Load Circuit (PSD3XXL Versions) #### Erasure and Programming To clear all locations of their programmed contents, expose the window packaged device to an ultra-violet light source. A dosage of 30 W second/cm² is required (40 W second/cm² for PSD3XXL versions). This dosage can be obtained with exposure to a wavelength of 2537 Å and intensity of 12000 $\mu\text{W/cm}^2$ for 40 to 45 minutes (50 to 60 minutes for PSD3XXL versions). The device should be about 1 inch from the source, and all filters should be removed from the UV light source prior to erasure. The PSD3XX and similar devices will erase with light sources having wavelengths shorter than 4000 Å. Although the erasure times will be much longer than with UV sources at 2537 Å, exposure to fluorescent light and sunlight eventually erases the device. For maximum system reliability, these sources should be avoided. If used in such an environment, the package window should be covered by an opaque substance. Upon delivery from WSI, or after each erasure, the PSD3XX device has all bits in the PAD and EPROM in the "1" or high state. The configuration bits are in the "0" or low state. The code, configuration, and PAD MAP data are loaded through the procedure of programming Information for programming the device is available directly from WSI. Please contact your local sales representative.