

Notice: This is not a final specification. Some parametric limits are subject to change.

## 7544 Group

## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

REJ03B0012-0102Z Rev.1.02 2003.06.25

## **DESCRIPTION**

The 7544 Group is the 8-bit microcomputer based on the 740 family core technology.

The 7544 Group has a serial I/O, 8-bit timers, a 16-bit timer, and an A-D converter, and is useful for control of home electric appliances and office automation equipment.

## **FEATURES**

| • | LAIGNEG                                                    |
|---|------------------------------------------------------------|
| • | Basic machine-language instructions                        |
| • | The minimum instruction execution time 0.25 µs             |
|   | (at 8 MHz oscillation frequency, double-speed mode for the |
|   | shortest instruction)                                      |
| • | Memory size ROM 8 K bytes                                  |
|   | RAM 256 bytes                                              |
| • | Programmable I/O ports                                     |
| • | Interrupts                                                 |
| • | Timers                                                     |
|   |                                                            |
| • | Serial I/O 8-bit X 1 (UART or Clock-synchronized           |
| • | A-D converter 8-bit X 6 channels                           |
|   |                                                            |

|   | (low-power dissipation by a ring oscillator enabled)                                                          |
|---|---------------------------------------------------------------------------------------------------------------|
|   | (connect to external ceramic resonator or quartz-crystal oscilla-                                             |
|   | tor permitting RC oscillation)                                                                                |
| • | Watchdog timer 16-bit X 1                                                                                     |
| • | Power source voltage                                                                                          |
|   | $\ensuremath{XIN}$ oscillation frequency at ceramic/quartz-crystal oscillation, in                            |
|   | double-speed mode                                                                                             |
|   | At 8 MHz 4.5 to 5.5 V                                                                                         |
|   | $\ensuremath{X}\xspace\ensuremath{N}\xspace$ oscillation, frequency at ceramic/quartz-crystal oscillation, in |
|   | high-speed mode                                                                                               |

At 8 MHz ...... 4.0 to 5.5 V

XIN oscillation frequency at RC oscillation

## APPLICATION

Office automation equipment, factory automation equipment, home electric appliances, consumer electronics, etc.



Fig. 1 Pin configuration (32P4B type)



Fig. 2 Pin configuration (32P6U-A type)



Fig. 3 Pin configuration (42S1M type)

## **FUNCTIONAL BLOCK**



Fig. 4 Functional block diagram (32P4B package)



Fig. 5 Functional block diagram (32P6U package)

Notice: This is not a final specification. Some parametric limits are subject to change.

## **PIN DESCRIPTION**

Table 1 Pin description

| Pin                     | Name                     | Function                                                                                         | Function expect a port function                       |  |  |  |  |  |  |
|-------------------------|--------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--|
| Vcc, Vss                | Power source             | •Apply voltage of 4.0 to 5.5 V to Vcc, and 0 V to Vss.                                           |                                                       |  |  |  |  |  |  |
| VREF                    | Analog reference voltage | Reference voltage input pin for A-D converter                                                    |                                                       |  |  |  |  |  |  |
| CNVss                   | CNVss                    | Chip operating mode control pin, which is always connected to Vss.                               |                                                       |  |  |  |  |  |  |
| RESET                   | Reset input              | •Reset input pin for active "L"                                                                  | Reset input pin for active "L"                        |  |  |  |  |  |  |
| XIN                     | Clock input              | •Input and output pins for main clock generating circuit                                         |                                                       |  |  |  |  |  |  |
|                         |                          | •Connect a ceramic resonator or quartz-crystal oscillator between                                | the XIN and XOUT pins.                                |  |  |  |  |  |  |
| Xout                    | Clock output             | •For using RC oscillator, short between the XIN and XOUT pins, and c                             | connect the capacitor and resistor.                   |  |  |  |  |  |  |
|                         | Clock Gatpat             | •If an external clock is used, connect the clock source to the XIN p                             | in and leave the Xout pin open.                       |  |  |  |  |  |  |
|                         |                          | • When the ring oscillator is selected as the main clock, connect XII                            | N pin to Vcc and leave Xo∪⊤ open.                     |  |  |  |  |  |  |
| P0o/CNTR1               | I/O port P0              | •8-bit I/O port.                                                                                 | Key-input (key-on wake up                             |  |  |  |  |  |  |
| P01<br>P02<br>P03/TXOUT | ·                        | •I/O direction register allows each pin to be individually programmed as either input or output. | interrupt input) pins  • Timer X and timer A function |  |  |  |  |  |  |
| P04-P07                 |                          | •CMOS compatible input level                                                                     | pin                                                   |  |  |  |  |  |  |
|                         |                          | •CMOS 3-state output structure                                                                   |                                                       |  |  |  |  |  |  |
|                         |                          | •P0 can output a large current for driving LED.                                                  |                                                       |  |  |  |  |  |  |
|                         |                          | •Whether a built-in pull-up resistor is to be used or not can be determined by program.          |                                                       |  |  |  |  |  |  |
| P10/RxD                 | I/O port P1              | •5-bit I/O port                                                                                  | Serial I/O function pin                               |  |  |  |  |  |  |
| P11/TxD<br>P12/Sclk     |                          | •I/O direction register allows each pin to be individually programmed as either input or output. |                                                       |  |  |  |  |  |  |
| P13/SRDY                |                          | •CMOS compatible input level                                                                     |                                                       |  |  |  |  |  |  |
| P14/CNTR <sub>0</sub>   |                          | •CMOS 3-state output structure                                                                   | Timer X function pin                                  |  |  |  |  |  |  |
|                         |                          | •CMOS/TTL level can be switched for P10 and P12                                                  |                                                       |  |  |  |  |  |  |
| P20/AN0-P25/AN5         | I/O port P2              | •6-bit I/O port having almost the same function as P0                                            | Input pins for A-D converter                          |  |  |  |  |  |  |
|                         |                          | •CMOS compatible input level                                                                     |                                                       |  |  |  |  |  |  |
|                         |                          | •CMOS 3-state output structure                                                                   |                                                       |  |  |  |  |  |  |
| P30-P33                 | I/O port P3              | •6-bit I/O port                                                                                  |                                                       |  |  |  |  |  |  |
|                         |                          | •I/O direction register allows each pin to be individually programmed as either input or output. |                                                       |  |  |  |  |  |  |
|                         |                          | •CMOS compatible input level (CMOS/TTL level can be switched for P34 and P37).                   |                                                       |  |  |  |  |  |  |
|                         |                          | •CMOS 3-state output structure                                                                   |                                                       |  |  |  |  |  |  |
|                         |                          | •P3 can output a large current for driving LED.                                                  |                                                       |  |  |  |  |  |  |
| P34/INT1                |                          | •Whether a built-in pull-up resistor is to be used or not can be determined by program.          | Interrupt input pins                                  |  |  |  |  |  |  |
| P37/INT <sub>0</sub>    |                          | termined by program.                                                                             |                                                       |  |  |  |  |  |  |



## **GROUP EXPANSION**

We are planning to expand the 7544 group as follow:

#### Memory type

Support for Mask ROM version, One Time PROM version, and Emulator MCU.

## Memory size

| ROM/PROM size | 8 K bytes |
|---------------|-----------|
| RAM size      | 256 bytes |

## **Package**

| 32P4B   | 32-pin plastic molded SDIP              |
|---------|-----------------------------------------|
| 32P6U-A | 0.8 mm-pitch 32-pin plastic molded LQFP |
| 42S1M   | 42-pin shrink ceramic PIGGY BACK        |



Fig. 6 Memory expansion plan

Currently supported products are listed below.

Table 2 List of supported products

| Product         | (P) ROM size (bytes)<br>ROM size for User () | RAM size (bytes) | Package | Remarks                       |
|-----------------|----------------------------------------------|------------------|---------|-------------------------------|
| M37544M2-XXXSP* | 8192                                         | 256              | 32P4B   | Mask ROM version              |
| M37544M2-XXXGP* | (8062)                                       |                  | 32P6U-A | Mask ROM version              |
| M37544G2SP*     |                                              |                  | 32P4B   | One Time PROM version (blank) |
| M37544G2GP*     |                                              |                  | 32P6U-A | One Time PROM version (blank) |
| M37544RSS       |                                              | 256              | 42S1M   | Emulator MCU                  |

<sup>\*:</sup> Under development

#### **FUNCTIONAL DESCRIPTION**

## **Central Processing Unit (CPU)**

The MCU uses the standard 740 family instruction set. Refer to the table of 740 family addressing modes and machine-language instructions or the SERIES 740 <SOFTWARE> USER'S MANUAL for details on each instruction set.

Machine-resident 740 family instructions are as follows:

- 1. The FST and SLW instructions cannot be used.
- 2. The MUL and DIV instructions can be used.
- 3. The WIT instruction can be used.
- 4. The STP instruction can be used.

This instruction cannot be used while CPU operates by a ring oscillator.

## Accumulator (A)

The accumulator is an 8-bit register. Data operations such as data transfer, etc., are executed mainly through the accumulator.

## Index register X (X), Index register Y (Y)

Both index register X and index register Y are 8-bit registers. In the index addressing modes, the value of the OPERAND is added to the contents of register X or register Y and specifies the real address.

When the T flag in the processor status register is set to "1", the value contained in index register X becomes the address for the second OPERAND.

## Stack pointer (S)

The stack pointer is an 8-bit register used during subroutine calls and interrupts. The stack is used to store the current address data and processor status when branching to subroutines or interrupt routines.

The lower eight bits of the stack address are determined by the contents of the stack pointer. The upper eight bits of the stack address are determined by the Stack Page Selection Bit. If the Stack Page Selection Bit is "0", then the RAM in the zero page is used as the stack area. If the Stack Page Selection Bit is "1", then RAM in page 1 is used as the stack area.

The Stack Page Selection Bit is located in the SFR area in the zero page. Note that the initial value of the Stack Page Selection Bit varies with each microcomputer type. Also some microcomputer types have no Stack Page Selection Bit and the upper eight bits of the stack address are fixed. The operations of pushing register contents onto the stack and popping them from the stack are shown in Fig. 9.

## **Program counter (PC)**

The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed.



Fig. 7 740 Family CPU register structure



Fig. 8 Register push and pop at interrupt generation and subroutine call

Table 3 Push and pop instructions of accumulator or processor status register

|                           | Push instruction to stack | Pop instruction from stack |
|---------------------------|---------------------------|----------------------------|
| Accumulator               | PHA                       | PLA                        |
| Processor status register | PHP                       | PLP                        |

## Processor status register (PS)

The processor status register is an 8-bit register consisting of flags which indicate the status of the processor after an arithmetic operation. Branch operations can be performed by testing the Carry (C) flag, Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid.

After reset, the Interrupt disable (I) flag is set to "1", but all other flags are undefined. Since the Index X mode (T) and Decimal mode (D) flags directly affect arithmetic operations, they should be initialized in the beginning of a program.

#### (1) Carry flag (C)

The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction.

#### (2) Zero flag (Z)

The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0".

## (3) Interrupt disable flag (I)

The I flag disables all interrupts except for the interrupt generated by the BRK instruction. Interrupts are disabled when the I flag is "1".

When an interrupt occurs, this flag is automatically set to "1" to prevent other interrupts from interfering until the current interrupt is serviced.

#### (4) Decimal mode flag (D)

The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is "1". Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can be used for decimal arithmetic.

## (5) Break flag (B)

The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1". The saved processor status is the only place where the break flag is ever set.

#### (6) Index X mode flag (T)

When the T flag is "0", arithmetic operations are performed between accumulator and memory, e.g. the results of an operation between two memory locations is stored in the accumulator. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations, i.e. between memory and memory, memory and I/O, and I/O and I/O. In this case, the result of an arithmetic operation performed on data in memory location 1 and memory location 2 is stored in memory location 1. The address of memory location 1 is specified by index register X, and the address of memory location 2 is specified by normal addressing modes.

#### (7) Overflow flag (V)

The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag.

#### (8) Negative flag (N)

The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag.

Table 4 Set and clear instructions of each bit of processor status register

|                   | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag |
|-------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Set instruction   | SEC    | _      | SEI    | SED    | _      | SET    | _      | _      |
| Clear instruction | CLC    | -      | CLI    | CLD    | -      | CLT    | CLV    | _      |



## [CPU mode register] CPUM

The CPU mode register contains the stack page selection bit. This register is allocated at address 003B16.

#### Switching method of CPU mode register

Switch the CPU mode register (CPUM) at the head of program after releasing Reset in the following method.



Fig. 9 Structure of CPU mode register



Fig. 10 Switching method of CPU mode register

## Memory

## Special function register (SFR) area

The SFR area in the zero page contains control registers such as I/O ports and timers.

#### RAM

RAM is used for data storage and for a stack area of subroutine calls and interrupts.

#### **ROM**

The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is a user area for storing programs.

#### Interrupt vector area

The interrupt vector area contains reset and interrupt vectors.

## Zero page

The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area.

The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode.

#### Special page

The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode.

#### ■ Note on use

The content of RAM is undefined when the microcomputer is reset. The initial values must be surely set before you use it.



Fig. 11 Memory map diagram

| 000016             | Port P0 (P0)                             | 002016             | Reserved                                    |
|--------------------|------------------------------------------|--------------------|---------------------------------------------|
| 000116             | Port P0 direction register (P0D)         | 002116             | Reserved                                    |
| 000216             | Port P1 (P1)                             | 002216             | Reserved                                    |
| 000316             | Port P1 direction register (P1D)         | 002316             | Reserved                                    |
| 000416             | Port P2 (P2)                             | 002416             | Reserved                                    |
| 000516             | Port P2 direction register (P2D)         | 002516             | Reserved                                    |
| 000616             | Port P3 (P3)                             | 002616             | Reserved                                    |
| 000716             | Port P3 direction register (P3D)         | 002716             | Reserved                                    |
| 000816             | Reserved                                 | 002816             | Prescaler 1 (PRE1)                          |
| 000916             | Reserved                                 | 002916             | Timer 1 (T1)                                |
| 000A16             | Reserved                                 | 002A <sub>16</sub> | Reserved                                    |
| 000B16             | Reserved                                 | 002B <sub>16</sub> | Timer X mode register (TXM)                 |
| 000C16             | Reserved                                 | 002C <sub>16</sub> | Prescaler X (PREX)                          |
| 000D16             | Reserved                                 | 002D16             | Timer X (TX)                                |
| 000E16             | Reserved                                 | 002E16             | Timer count source set register1 (TCSS1)    |
| 000F16             | Reserved                                 | 002F16             | Timer count source set register2 (TCSS2)    |
| 001016             | Reserved                                 | 003016             | Reserved                                    |
| 001116             | Reserved                                 | 003116             | Reserved                                    |
| 001216             | Reserved                                 | 003216             | Reserved                                    |
| 001316             | Reserved                                 | 003316             | Reserved                                    |
| 001416             | Reserved                                 | 003416             | A-D control register (ADCON)                |
| 001516             | Reserved                                 | 003516             | A-D register (AD)                           |
| 001616             | Pull-up control register (PULL)          | 003616             | Reserved                                    |
| 001716             | Port P1P3 control register (P1P3C)       | 003716             | Reserved                                    |
| 001816             | Transmit/Receive buffer register (TB/RB) | 003816             | MISRG                                       |
| 001916             | Serial I/O status register (SIO1STS)     | 003916             | Watchdog timer control register (WDTCON)    |
| 001A16             | Serial I/O control register (SIO1CON)    | 003A <sub>16</sub> | Interrupt edge selection register (INTEDGE) |
| 001B <sub>16</sub> | UART control register (UARTCON)          | 003B <sub>16</sub> | CPU mode register (CPUM)                    |
| 001C <sub>16</sub> | Baud rate generator (BRG)                | 003C16             | Interrupt request register 1 (IREQ1)        |
| 001D <sub>16</sub> | Timer A mode register (TAM)              | 003D16             | Interrupt request register 2 (IREQ2)        |
| 001E <sub>16</sub> | Timer A (low-order) (TAL)                | 003E16             | Interrupt control register 1 (ICON1)        |
| 001F <sub>16</sub> | Timer A (high-order) (TAH)               | 003F16             | Interrupt control register 2 (ICON2)        |

 $\mbox{\bf Note}:\mbox{\bf Do not access to the SFR}$  area including nothing.

Fig. 12 Memory map of special function register (SFR)

## I/O Ports

## [Direction registers] PiD

The I/O ports have direction registers which determine the input/output direction of each pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input or output. When "1" is set to the bit corresponding to a pin, this pin becomes an output port. When "0" is set to the bit, the pin becomes an input port.

When data is read from a pin set to output, not the value of the pin itself but the value of port latch is read. Pins set to input are floating, and permit reading pin values.

If a pin set to input is written to, only the port latch is written to and the pin remains floating.

## [Pull-up control register] PULL

By setting the pull-up control register (address 001616), ports P0 and P3 can exert pull-up control by program. However, pins set to output are disconnected from this control and cannot exert pull-up control.

#### [Port P1P3 control register] P1P3C

By setting the port P1P3 control register (address 001716), a CMOS input level or a TTL input level can be selected for ports P10, P12, P34, and P37 by program.



Fig. 13 Structure of pull-up control register



Fig. 14 Structure of port P1P3 control register



Notice: This is not a final specification. Some parametric limits are subject to change.

Table 5 I/O port function table

| Pin                                             | Name        | Input/output           | I/O format                                               | Non-port function                                                        | Related SFRs                                                                                                       | Diagram No.              |
|-------------------------------------------------|-------------|------------------------|----------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------|
| P00/CNTR1<br>P01<br>P02<br>P03/TXOUT<br>P04-P07 | I/O port P0 | I/O individual<br>bits | •CMOS compatible input level •CMOS 3-state output (Note) | Key input interrupt<br>Timer X function output<br>Timer A function input | Pull-up control register<br>Timer X mode register<br>Timer A mode register<br>Interrupt edge selection<br>register | (1)<br>(2)<br>(3)        |
| P10/RxD<br>P11/TxD<br>P12/SCLK<br>P13/SRDY      | I/O port P1 |                        |                                                          | Serial I/O function input/output                                         | Serial I/O control register<br>Port P1,P3 control register                                                         | (4)<br>(5)<br>(6)<br>(7) |
| P14/CNTR0                                       |             |                        |                                                          | Timer X function input/output                                            | Timer X mode register                                                                                              | (8)                      |
| P20/AN0-<br>P25/AN5                             | I/O port P2 |                        |                                                          | A-D conversion input                                                     | A-D control register                                                                                               | (9)                      |
| P30-P33                                         | I/O port P3 |                        |                                                          |                                                                          | Pull-up control register                                                                                           | (10)                     |
| P34/INT1<br>P37/INT0                            |             |                        |                                                          | External interrupt input                                                 | Interrupt edge selection<br>register<br>Pull-up control register<br>Port P1,P3 control register                    | (11)                     |

Note: Ports P10, P12, P34, and P37 are CMOS/TTL level.

**PRELIMINARY** 



Fig. 15 Block diagram of ports (1)



Fig. 16 Block diagram of ports (2)

## Interrupts

Interrupts occur by 12 different sources: 5 external sources, 6 internal sources and 1 software source.

#### Interrupt control

All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit, and they are controlled by the interrupt disable flag. When the interrupt enable bit and the interrupt request bit are set to "1" and the interrupt disable flag is set to "0", an interrupt is accepted.

The interrupt request bit can be cleared by program but not be set. The interrupt enable bit can be set and cleared by program.

The reset and BRK instruction interrupt can never be disabled with any flag or bit. All interrupts except these are disabled when the interrupt disable flag is set.

When several interrupts occur at the same time, the interrupts are received according to priority.

#### Interrupt operation

Upon acceptance of an interrupt the following operations are automatically performed:

- 1. The processing being executed is stopped.
- 2. The contents of the program counter and processor status register are automatically pushed onto the stack.
- The interrupt disable flag is set and the corresponding interrupt request bit is cleared.
- Concurrently with the push operation, the interrupt destination address is read from the vector table into the program counter.

#### ■ Notes on use

When setting the followings, the interrupt request bit may be set to "1"

•When setting external interrupt active edge

Related register: Interrupt edge selection register (address 003A16)

Timer X mode register (address 2B<sub>16</sub>)

Timer A mode register (address 1D16)

When not requiring the interrupt occurrence synchronized with these setting, take the following sequence.

- ① Set the corresponding interrupt enable bit to "0" (disabled).
- 2 Set the interrupt edge select bit (active edge switch bit) to "1".
- ③ Set the corresponding interrupt request bit to "0" after 1 or more instructions have been executed.
- 4 Set the corresponding interrupt enable bit to "1" (enabled).

#### Table 6 Interrupt vector address and priority

| Into week a service | Dui a vitu | Vector addres | sses (Note 1) |                                                                             | Damaila                                     |  |
|---------------------|------------|---------------|---------------|-----------------------------------------------------------------------------|---------------------------------------------|--|
| Interrupt source    | Priority   | High-order    | Low-order     | Interrupt request generating conditions                                     | Remarks                                     |  |
| Reset (Note 2)      | 1          | FFFD16        | FFFC16        | At reset input                                                              | Non-maskable                                |  |
| Serial I/O receive  | 2          | FFFB16        | FFFA16        | At completion of serial I/O data receive                                    |                                             |  |
| Serial I/O transmit | 3          | FFF916        | FFF816        | At completion of serial I/O transmit shift or when transmit buffer is empty |                                             |  |
| INT <sub>0</sub>    | 4          | FFF716        | FFF616        | At detection of either rising or falling edge of INTo input                 | External interrupt (active edge selectable) |  |
| INT <sub>1</sub>    | 5          | FFF516        | FFF416        | At detection of either rising or falling edge of INT1 input                 | External interrupt (active edge selectable) |  |
| Key-on wake-up      | 6          | FFF316        | FFF216        | At falling of conjunction of input logical level for port P0 (at input)     | External interrupt (valid at falling)       |  |
| CNTR <sub>0</sub>   | 7          | FFF116        | FFF016        | At detection of either rising or falling edge of CNTRo input                | External interrupt (active edge selectable) |  |
| CNTR <sub>1</sub>   | 8          | FFEF16        | FFEE16        | At detection of either rising or falling edge of CNTR1 input                | External interrupt (active edge selectable) |  |
| Timer X             | 9          | FFED16        | FFEC16        | At timer X underflow                                                        |                                             |  |
| Reserved area       | _          | FFEB16        | FFEA16        | Not available                                                               |                                             |  |
| Reserved area       | -          | FFE916        | FFE816        | Not available                                                               |                                             |  |
| Timer A             | 10         | FFE716        | FFE616        | At timer A underflow                                                        |                                             |  |
| Reserved area       | -          | FFE516        | FFE416        | Not available                                                               |                                             |  |
| A-D conversion      | 11         | FFE316        | FFE216        | At completion of A-D conversion                                             |                                             |  |
| Timer 1             | 12         | FFE116        | FFE016        | At timer 1 underflow                                                        | STP release timer underflow                 |  |
| Reserved area       | l —        | FFDF16        | FFDE16        | Not available                                                               |                                             |  |
| BRK instruction     | 13         | FFDD16        | FFDC16        | At BRK instruction execution                                                | Non-maskable software interrupt             |  |

Note 1: Vector addressed contain internal jump destination addresses.

2: Reset function in the same way as an interrupt with the highest priority.





Fig. 17 Interrupt control



Fig. 18 Structure of Interrupt-related registers

# **PRELIMINARY**

## **Key Input Interrupt (Key-On Wake-Up)**

A key-on wake-up interrupt request is generated by applying "L" level to any pin of port P0 that has been set to input mode. In other words, it is generated when the AND of input level goes from "1" to "0". An example of using a key input interrupt is shown in Figure 19, where an interrupt request is generated by pressing one of the keys provided as an active-low key matrix which uses ports P00 to P03 as input ports.



Fig. 19 Connection example when using key input interrupt and port P0 block diagram

Notice: This is not a final specification.

#### **Timers**

The 7544 Group has 3 timers: timer 1, timer A and timer X.

The division ratio of every timer and prescaler is 1/(n+1) provided that the value of the timer latch or prescaler is n.

All the timers are down count timers. When a timer reaches "0", an underflow occurs at the next count pulse, and the corresponding timer latch is reloaded into the timer. When a timer underflows, the interrupt request bit corresponding to each timer is set to "1".

#### Timer 1

Timer 1 is an 8-bit timer and counts the prescaler output.

When Timer 1 underflows, the timer 1 interrupt request bit is set to "1".

Prescaler 1 is an 8-bit prescaler and counts the signal selected by the timer 1 count source selection bit.

Prescaler 1 and Timer 1 have the prescaler 1 latch and the timer 1 latch to retain the reload value, respectively. The value of prescaler 1 latch is set to Prescaler 1 when Prescaler 1 underflows. The value of timer 1 latch is set to Timer 1 when Timer 1 underflows.

When writing to Prescaler 1 (PRE1) is executed, the value is written to both the prescaler 1 latch and Prescaler 1.

When writing to Timer 1 (T1) is executed, the value is written to both the timer 1 latch and Timer 1.

When reading from Prescaler 1 (PRE1) and Timer 1 (T1) is executed, each count value is read out.

Timer 1 always operates in the timer mode.

Prescaler 1 counts the signal selected by the timer 1 count source selection bit. Each time the count clock is input, the contents of Prescaler 1 is decremented by 1. When the contents of Prescaler 1 reach "0016", an underflow occurs at the next count clock, and the prescaler 1 latch is reloaded into Prescaler 1 and count continues. The division ratio of Prescaler 1 is 1/(n+1) provided that the value of Prescaler 1 is n.

The contents of Timer 1 is decremented by 1 each time the underflow signal of Prescaler 1 is input. When the contents of Timer 1 reach "0016", an underflow occurs at the next count clock, and the timer 1 latch is reloaded into Timer 1 and count continues. The division ratio of Timer 1 is 1/(m+1) provided that the value of Timer 1 is 1/((n+1)X(m+1)) provided that the value of Prescaler 1 is n and the value of Timer 1 is m.

Timer 1 cannot stop counting by software.

## ●Timer A

Timer A is a 16-bit timer and counts the signal selected by the timer A count source selection bit. When Timer A underflows, the timer A interrupt request bit is set to "1".

Timer A consists of the low-order of Timer A (TAL) and the high-order of Timer A (TAH).

Timer A has the timer A latch to retain the reload value. The value of timer A latch is set to Timer A at the timing shown below.

- When Timer A undeflows.
- When an active edge is input from CNTR1 pin (valid only when period measurement mode and pulse width HL continuously measurement mode).

When writing to both the low-order of Timer A (TAL) and the highorder of Timer A (TAH) is executed, the value is written to both the timer A latch and Timer A.

When reading from the low-order of Timer A (TAL) and the high-order of Timer A (TAH) is executed, the following values are read out according to the operating mode.

• In timer mode, event counter mode:

The count value of Timer A is read out.

In period measurement mode, pulse width HL continuously measurement mode:

The measured value is read out.

Be sure to write to/read out the low-order of Timer A (TAL) and the high-order of Timer A (TAH) in the following order;

Read

Read the high-order of Timer A (TAH) first, and the low-order of Timer A (TAL) next and be sure to read out both TAH and TAL.

Write to the low-order of Timer A (TAL) first, and the high-order of Timer A (TAH) next and be sure to write to both TAL and TAH.

Timer A can be selected in one of 4 operating modes by setting the timer A mode register.

## (1) Timer mode

Timer A counts the selected by the timer A count source selection bit. Each time the count clock is input, the contents of Timer A is decremented by 1. When the contents of Timer A reach "000016", an underflow occurs at the next count clock, and the timer A latch is reloaded into Timer A. The division ratio of Timer A is 1/(n+1) provided that the value of Timer A is n.

## (2) Period measurement mode

In the period measurement mode, the pulse period input from the P00/CNTR1 pin is measured.

CNTR1 interrupt request is generated at rising/falling edge of CNTR1 pin input singal. Simultaneousuly, the value in the timer A latch is reloaded inTimer A and count continues. The active edge of CNTR1 pin input signal can be selected from rising or falling by the CNTR1 active edge switch bit .The count value when trigger input from CNTR1 pin is accepted is retained until Timer A is read once.



#### (3) Event counter mode

Timer A counts signals input from the P00/CNTR1 pin.

Except for this, the operation in event counter mode is the same as in timer mode.

The active edge of CNTR1 pin input signal can be selected from rising or falling by the CNTR1 active edge switch bit .

#### (4) Pulse width HL continuously measurement mode

In the pulse width HL continuously measurement mode, the pulse width ("H" and "L" levels) input to the P0o/CNTR1 pin is measured. CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal. Except for this, the operation in pulse width HL continuously measurement mode is the same as in period measurement mode.

The count value when trigger input from the CNTR1 pin is accepted is retained until Timer A is read once.

Timer A can stop counting by setting "1" to the timer A count stop bit in any mode.

Also, when Timer A underflows, the timer A interrupt request bit is set to "1".

Note on Timer A is described below;

#### ■ Note on Timer A

CNTR1 interrupt active edge selection

CNTR1 interrupt active edge depends on the CNTR1 active edge switch bit.

When this bit is "0", the CNTR1 interrupt request bit is set to "1" at the falling edge of the CNTR1 pin input signal. When this bit is "1", the CNTR1 interrupt request bit is set to "1" at the rising edge of the CNTR1 pin input signal.

However, in the pulse width HL continuously measurement mode, CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal regardless of the setting of CNTR1 active edge switch bit.



Fig. 20 Structure of timer A mode register



Fig. 21 Timer count source set register 2

Notice: This is not a final specification.

#### Timer X

Timer X is an 8-bit timer and counts the prescaler X output. When Timer X underflows, the timer X interrupt request bit is set to "1".

Prescaler X is an 8-bit prescaler and counts the signal selected by the timer X count source selection bit.

Prescaler X and Timer X have the prescaler X latch and the timer X latch to retain the reload value, respectively. The value of prescaler X latch is set to Prescaler X when Prescaler X underflows. The value of timer X latch is set to Timer X when Timer X underflows.

When writing to Prescaler X (PREX) and Timer X (TX) is executed, writing to "latch only" or "latch and prescaler (timer)" can be selected by the setting value of the timer X write control bit. When reading from Prescaler X (PREX) and Timer X (TX) is executed, each count value is read out.

Timer X can be selected in one of 4 operating modes by setting the timer X operating mode bits of the timer X mode register.

## (1) Timer mode

Prescaler X counts the count source selected by the timer X count source selection bits. Each time the count clock is input, the contents of Prescaler X is decremented by 1. When the contents of Prescaler X reach "0016", an underflow occurs at the next count clock, and the prescaler X latch is reloaded into Prescaler X and count continues. The division ratio of Prescaler X is 1/(n+1) provided that the value of Prescaler X is n.

The contents of Timer X is decremented by 1 each time the underflow signal of Prescaler X is input. When the contents of Timer X reach "0016", an underflow occurs at the next count clock, and the timer X latch is reloaded into Timer X and count continues. The division ratio of Timer X is 1/(m+1) provided that the value of Timer X is 1/((n+1)X(m+1)) provided that the value of Prescaler X is n and the value of Timer X is m.

#### (2) Pulse output mode

In the pulse output mode, the waveform whose polarity is inverted each time timer X underflows is output from the CNTRo pin.

The output level of CNTR0 pin can be selected by the CNTR0 active edge switch bit. When the CNTR0 active edge switch bit is "0", the output of CNTR0 pin is started at "H" level. When this bit is "1", the output is started at "L" level.

Also, the inverted waveform of pulse output from CNTRo pin can be output from TXouT pin by setting "1" to the P03/TXouT output valid bit

When using a timer in this mode, set the port P14 and P03 direction registers to output mode.

## (3) Event counter mode

The timer A counts signals input from the P14/CNTR0 pin.

Except for this, the operation in event counter mode is the same as in timer mode.

The active edge of CNTR0 pin input signal can be selected from rising or falling by the CNTR0 active edge switch bit .

## (4) Pulse width measurement mode

In the pulse width measurement mode, the pulse width of the signal input to P14/CNTR0 pin is measured.

The operation of Timer X can be controlled by the level of the signal input from the CNTRo pin.

When the CNTRo active edge switch bit is "0", the signal selected by the timer X count source selection bit is counted while the input signal level of CNTRo pin is "H". The count is stopped while the pin is "L". Also, when the CNTRo active edge switch bit is "1", the signal selected by the timer X count source selection bit is counted while the input signal level of CNTRo pin is "L". The count is stopped while the pin is "H".

Timer X can stop counting by setting "1" to the timer X count stop bit in any mode.

Also, when Timer X underflows, the timer X interrupt request bit is set to "1".

Note on Timer X is described below;

#### ■ Note on Timer X

CNTR<sub>0</sub> interrupt active edge selection

CNTRo interrupt active edge depends on the CNTRo active edge switch bit.

When this bit is "0", the CNTR0 interrupt request bit is set to "1" at the falling edge of CNTR0 pin input signal. When this bit is "1", the CNTR0 interrupt request bit is set to "1" at the rising edge of CNTR0 pin input signal.





Fig. 22 Structure of timer X mode register



Fig. 23 Timer count source set register



Fig. 24 Block diagram of timer 1 and timer A



Fig. 25 Block diagram of timer X

## Serial I/O ●Serial I/O

Serial I/O can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation.

## (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O mode can be selected by setting the serial I/O mode selection bit of the serial I/O control register (bit 6) to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB.



Fig. 26 Block diagram of clock synchronous serial I/O



Fig. 27 Operation of clock synchronous serial I/O function

## (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O mode selection bit of the serial I/O control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer, but the two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig. 28 Block diagram of UART serial I/O



Fig. 29 Operation of UART serial I/O function

## [Transmit buffer register/receive buffer register (TB/RB)] 001816

The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

#### [Serial I/O status register (SIOSTS)] 001916

The read-only serial I/O status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O enable bit SIOE (bit 7 of the serial I/O control register) also clears all the status flags, including the error flags.

Bits 0 to 6 of the serial I/O status register are initialized to "0" at reset, but if the transmit enable bit of the serial I/O control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

## [Serial I/O control register (SIOCON)] 001A16

The serial I/O control register consists of eight control bits for the serial I/O function.

## [UART control register (UARTCON)] 001B16

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer and one bit (bit 4) which is always valid and sets the output structure of the P11/TXD pin.

## [Baud rate generator (BRG)] 001C16

The baud rate generator determines the baud rate for serial transfer. The baud rate generator divides the frequency of the count source by 1/(n+1), where n is the value written to the baud rate generator.

#### ■ Notes on serial I/O

Serial I/O interrupt

When setting the transmit enable bit to "1", the serial I/O transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence.

- ① Set the serial I/O transmit interrupt enable bit to "0" (disabled).
- 2 Set the transmit enable bit to "1".
- ③ Set the serial I/O transmit interrupt request bit to "0" after 1 or more instructions have been executed.
- Set the serial I/O transmit interrupt enable bit to "1" (enabled).
- I/O pin function when serial I/O is enabled.

The functions of P12 and P13 are switched with the setting values of a serial I/O mode selection bit and a serial I/O synchronous clock selection bit as follows.

(1) Serial I/O mode selection bit  $\rightarrow$  "1":

Clock synchronous type serial I/O is selected.

Setup of a serial I/O synchronous clock selection bit

"0": P12 pin turns into an output pin of a synchronous clock.

"1": P12 pin turns into an input pin of a synchronous clock.

Setup of a SRDY output enable bit (SRDY)

"0": P13 pin can be used as a normal I/O pin.

"1": P13 pin turns into a SRDY output pin.

(2) Serial I/O mode selection bit  $\rightarrow$  "0":

Clock asynchronous (UART) type serial I/O is selected.

Setup of a serial I/O synchronous clock selection bit

"0": P12 pin can be used as a normal I/O pin.

"1": P12 pin turns into an input pin of an external clock.

When clock asynchronous (UART) type serial I/O is selected, it is P13 pin. It can be used as a normal I/O pin.



Fig. 30 Structure of serial I/O-related registers

Notice: This is not a final specification. Some parametric limits are subject to change.

#### **A-D Converter**

The functional blocks of the A-D converter are described below.

#### [A-D conversion register] AD

The A-D conversion register is a read-only register that stores the result of A-D conversion. Do not read out this register during an A-D conversion.

#### [A-D control register] ADCON

The A-D control register controls the A-D converter. Bit 2 to 0 are analog input pin selection bits. Bit 4 is the AD conversion completion bit. The value of this bit remains at "0" during A-D conversion, and changes to "1" at completion of A-D conversion.

A-D conversion is started by setting this bit to "0".

#### [Comparison voltage generator]

The comparison voltage generator divides the voltage between AVss and VREF by 256, and outputs the divided voltages.

#### [Channel selector]

The channel selector selects one of ports P25/AN5 to P20/AN0, and inputs the voltage to the comparator.

#### [Comparator and control circuit]

The comparator and control circuit compares an analog input voltage with the comparison voltage and stores its result into the A-D conversion register. When A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1". Because the comparator is constructed linked to a capacitor, set f(XIN) to 500 kHz or more during A-D conversion.



Fig. 31 Structure of A-D control register



Fig. 32 Block diagram of A-D converter



## Watchdog Timer

The watchdog timer gives a means for returning to a reset status when the program fails to run on its normal loop due to a runaway. The watchdog timer consists of an 8-bit watchdog timer H and an 8-bit watchdog timer L, being a 16-bit counter.

#### Standard operation of watchdog timer

The watchdog timer stops when the watchdog timer control register (address 003916) is not set after reset. Writing an optional value to the watchdog timer control register (address 003916) causes the watchdog timer to start to count down. When the watchdog timer H underflows, an internal reset occurs. Accordingly, it is programmed that the watchdog timer control register (address 003916) can be set before an underflow occurs.

When the watchdog timer control register (address 003916) is read, the values of the high-order 6-bit of the watchdog timer H, STP instruction disable bit and watchdog timer H count source selection bit are read.

#### Initial value of watchdog timer

By a reset or writing to the watchdog timer control register (address 003916), the watchdog timer H is set to "FF16" and the watchdog timer L is set to "FF16".

#### Operation of watchdog timer H count source selection bit

A watchdog timer H count source can be selected by bit 7 of the watchdog timer control register (address 003916). When this bit is "0", the count source becomes a watchdog timer L underflow signal. The detection time is 131.072 ms at f(XIN)=8 MHz.

When this bit is "1", the count source becomes f(XIN)/16. In this case, the detection time is 512  $\mu$ s at f(XIN)=8 MHz.

This bit is cleared to "0" after reset.

## Operation of STP instruction disable bit

When the watchdog timer is in operation, the STP instruction can be disabled by bit 6 of the watchdog timer control register (address 003916).

When this bit is "0", the STP instruction is enabled.

When this bit is "1", the STP instruction is disabled, and an internal reset occurs if the STP instruction is executed.

Once this bit is set to "1", it cannot be changed to "0" by program. This bit is cleared to "0" after reset.



Fig. 33 Block diagram of watchdog timer



Fig. 34 Structure of watchdog timer control register



PRELIMINARY Notice: This is not a final specification. Some parametric limits are subject to change.

## **Reset Circuit**

The microcomputer is put into a reset status by holding the  $\overline{\text{RE-}}$ SET pin at the "L" level for 2 μs or more when the power source voltage is 4.5 to 5.5 V and XIN is in stable oscillation.

After that, this reset status is released by returning the RESET pin to the "H" level. The program starts from the address having the contents of address FFFD<sub>16</sub> as high-order address and the contents of address FFFC<sub>16</sub> as low-order address.

In the case of  $f(\phi) \le 8$  MHz, the reset input voltage must be 0.9 V or less when the power source voltage passes 4.5 V.



Fig. 35 Example of reset circuit



Fig. 36 Timing diagram at reset



Fig. 37 Internal status of microcomputer at reset

## **Clock Generating Circuit**

An oscillation circuit can be formed by connecting a resonator between XIN and XOUT, and an RC oscillation circuit can be formed by connecting a resistor and a capacitor.

Use the circuit constants in accordance with the resonator manufacturer's recommended values.

## (1) Ring oscillator operation

When the MCU operates by the ring oscillator for the main clock, connect XIN pin to VCC and leave XOUT pin open.

The clock frequency of the ring oscillator depends on the supply voltage and the operation temperature range.

Be careful that variable frequencies when designing application products.

#### (2) Ceramic resonator and quartz-crystal oscillator

When the ceramic resonator and quartz-crystal oscillator is used for the main clock, connect the ceramic/quartz-crystal oscillator and the external circuit to pins XIN and XOUT at the shortest distance. A feedback resistor is built in between pins XIN and XOUT.

## (3) RC oscillation

When the RC oscillation is used for the main clock, connect the XIN pin and XOUT pin to the external circuit of resistor R and the capacitor C at the shortest distance.

The frequency is affected by a capacitor, a resistor and a micro-computer.

So, set the constants within the range of the frequency limits.

## (4) External clock

When the external signal clock is used for the main clock, connect the XIN pin to the clock source and leave XOUT pin open.



Fig. 38 Processing of XIN and XOUT pins at ring oscillator operation



Fig. 39 External circuit of ceramic resonator and quartz-crystal oscillator



Fig. 40 External circuit of RC oscillation



Fig. 41 External clock input circuit



## (1) Oscillation control

#### Stop mode

When the STP instruction is executed, the internal clock  $\phi$  stops at an "H" level and the XIN oscillator stops. At this time, timer 1 is set to "0116" and prescaler 1 is set to "FF16" when the oscillation stabilization time set bit after release of the STP instruction is "0". On the other hand, timer 1 and prescaler 1 are not set when the above bit is "1". Accordingly, set the wait time fit for the oscillation stabilization time of the oscillator to be used. Single selected by the timer 1 count source selection bit is connected to the input of prescaler 1. When an external interrupt is accepted, oscillation is restarted but the internal clock  $\phi$  remains at "H" until timer 1 underflows. As soon as timer 1 underflows, the internal clock  $\phi$  is supplied. This is because when a ceramic/qruartz-crystal oscillator is used, some time is required until a start of oscillation. In case oscillation is restarted by reset, no wait time is generated. So apply an "L" level to the RESET pin while oscillation becomes stable. Also, the STP instruction cannot be used while CPU is operating by a ring oscillator.

#### Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level, but the oscillator does not stop. The internal clock restarts if a reset occurs or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. To ensure that interrupts will be received to release the STP or WIT state, interrupt enable bits must be set to "1" before the STP or WIT instruction is executed.

#### ■ Notes on clock generating circuit

For use with the oscillation stabilization set bit after release of the STP instruction set to "1", set values in timer 1 and prescaler 1 after fully appreciating the oscillation stabilization time of the oscillator to be used.

• Switch of ceramic/quartz-crystal and RC oscillations

After releasing reset the operation starts by starting a built-in ring oscillator. Then, a ceramic/qruartz-crystal oscillation or an RC oscillation is selected by setting bit 5 of the CPU mode register.

#### • Double-speed mode

When a ceramic/quartz-crystal oscillation is selected, a double-speed mode can be used. Do not use it when an RC oscillation is selected.

## • CPU mode register

Bits 5, 1 and 0 of CPU mode register are used to select oscillation mode and to control operation modes of the microcomputer. In order to prevent the dead-lock by error-writing (ex. program run-away), these bits can be rewritten only once after releasing reset. After rewriting it is disable to write any data to the bit. (The emulator MCU "M37544RSS" is excluded.)

Also, when the read-modify-write instructions (SEB, CLB) are executed to bits 2 to 4, 6 and 7, bits 5, 1 and 0 are locked.

• Clock division ratio, XIN oscillation control, ring oscillator control The state transition shown in Fig. 46 can be performed by setting the clock division ratio selection bits (bits 7 and 6), XIN oscillation control bit (bit 4), ring oscillator oscillation control bit (bit 3) of CPU mode register. Be careful of notes on use in Fig. 46.



Fig. 42 Structure of CPU mode register

## Oscillation stop detection circuit (Note)

The oscillation stop detection circuit is used for reset occurrence when a ceramic resonator or an oscillation circuit stops by disconnection. When internal reset occurs, reset because of oscillation stop can be detected by setting "1" to the oscillation stop detection status bit.

Also, when using the oscillation stop detection circuit, a built-in ring oscillator is required.

Figure 46 shows the state transition.

**Note:** The oscillation stop detection circuit is not included in the emulator MCU "M37544RSS".



Fig. 43 Structure of MISRG



Fig. 44 Block diagram of internal clock generating circuit (for ceramic/quartz-crystal resonator)



Fig. 45 Block diagram of internal clock generating circuit (for RC oscillation)



Fig. 46 State transition

Notice: This is not a final specification.

#### **NOTES ON PROGRAMMING**

### **Processor Status Register**

The contents of the processor status register (PS) after reset are undefined except for the interrupt disable flag I which is "1". After reset, initialize flags which affect program execution. In particular, it is essential to initialize the T flag and the D flag because of their effect on calculations.

#### Interrupts

The contents of the interrupt request bit do not change even if the BBC or BBS instruction is executed immediately after they are changed by program because this instruction is executed for the previous contents. For executing the instruction for the changed contents, execute one instruction before executing the BBC or BBS instruction.

#### **Decimal Calculations**

- For calculations in decimal notation, set the decimal mode flag D to "1", then execute the ADC instruction or SBC instruction. In this case, execute SEC instruction, CLC instruction or CLD instruction after executing one instruction before the ADC instruction or SBC instruction.
- In the decimal mode, the values of the N (negative), V (overflow) and Z (zero) flags are invalid.

#### **Ports**

• The values of the port direction registers cannot be read.

That is, it is impossible to use the LDA instruction, memory operation instruction when the T flag is "1", addressing mode using direction register values as qualifiers, and bit test instructions such as BBC and BBS.

It is also impossible to use bit operation instructions such as CLB and SEB and read/modify/write instructions of direction registers for calculations such as ROR.

For setting direction registers, use the LDM instruction, STA instruction, etc.

#### **A-D Conversion**

Do not execute the STP instruction during A-D conversion.

#### **Instruction Execution Timing**

The instruction execution time can be obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles mentioned in the machine-language instruction table.

The frequency of the internal clock  $\phi$  is the same as that of the XIN in double-speed mode, twice the XIN cycle in high-speed mode and 8 times the XIN cycle in middle-speed mode.

#### CPU Mode Register

The oscillation mode selection bit and processor mode bits can be rewritten only once after releasing reset. However, after rewriting it is disable to write any value to the bit. (Emulator MCU is excluded.)

When a ceramic / quartz-crystal oscillation is selected, a doublespeed mode of the clock division ratio selection bits can be used. Do not use it when an RC oscillation is selected.

#### State transition

Do not stop the clock selected as the operation clock because of setting of CM3, 4.

#### **NOTES ON HARDWARE**

#### **Handling of Power Source Pin**

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu F$  to 0.1  $\mu F$  is recommended.

#### One Time PROM Version

The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well.

To improve the noise reduction, connect a track between CNVss pin and Vss pin with 1 to 10 k $\Omega$  resistance.

The mask ROM version track of CNVss pin has no operational interference even if it is connected via a resistor.



#### **NOTES ON PERIPHERAL FUNCTIONS**

#### **■** Interrupt

When setting the followings, the interrupt request bit may be set to "1".

•When setting external interrupt active edge

Related register: Interrupt edge selection register (address 003A<sub>16</sub>)

Timer X mode register (address 2B<sub>16</sub>)

Timer A mode register (address 1D<sub>16</sub>)

When not requiring the interrupt occurrence synchronized with these setting, take the following sequence.

- ① Set the corresponding interrupt enable bit to "0" (disabled).
- ② Set the interrupt edge select bit (active edge switch bit) to "1".
- ③ Set the corresponding interrupt request bit to "0" after 1 or more instructions have been executed.
- 4 Set the corresponding interrupt enable bit to "1" (enabled).

#### ■ Timers

- When n (0 to 255) is written to a timer latch, the frequency division ratio is 1/(n+1).
- When a count source of timer X is switched, stop a count of timer X.

#### **■** Timer A

CNTR1 interrupt active edge selection

CNTR1 interrupt active edge depends on the CNTR1 active edge switch bit.

When this bit is "0", the CNTR1 interrupt request bit is set to "1" at the falling edge of the CNTR1 pin input signal. When this bit is "1", the CNTR1 interrupt request bit is set to "1" at the rising edge of the CNTR1 pin input signal.

However, in the pulse width HL continuously measurement mode, CNTR1 interrupt request is generated at both rising and falling edges of CNTR1 pin input signal regardless of the setting of CNTR1 active edge switch bit.

#### **■** Timer X

CNTR<sub>0</sub> interrupt active edge selection

CNTR<sub>0</sub> interrupt active edge depends on the CNTR<sub>0</sub> active edge switch hit

When this bit is "0", the CNTR0 interrupt request bit is set to "1" at the falling edge of CNTR0 pin input signal. When this bit is "1", the CNTR0 interrupt request bit is set to "1" at the rising edge of CNTR0 pin input signal.

#### ■ Serial I/O

• Serial I/O interrupt

When setting the transmit enable bit to "1", the serial I/O transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence.

- ① Set the serial I/O transmit interrupt enable bit to "0" (disabled).
- 2 Set the transmit enable bit to "1".
- ③ Set the serial I/O transmit interrupt request bit to "0" after 1 or more instructions have been executed.
- ④ Set the serial I/O transmit interrupt enable bit to "1" (enabled).
- I/O pin function when serial I/O is enabled.

The functions of P12 and P13 are switched with the setting values of a serial I/O mode selection bit and a serial I/O synchronous clock selection bit as follows.

(1) Serial I/O mode selection bit  $\rightarrow$  "1":

Clock synchronous type serial I/O is selected.

Setup of a serial I/O synchronous clock selection bit

"0": P12 pin turns into an output pin of a synchronous clock.

"1": P12 pin turns into an input pin of a synchronous clock.

Setup of a SRDY output enable bit (SRDY)

"0": P13 pin can be used as a normal I/O pin.

"1": P13 pin turns into a SRDY output pin.

(2) Serial I/O mode selection bit  $\rightarrow$  "0" :

Clock asynchronous (UART) type serial I/O is selected.

Setup of a serial I/O synchronous clock selection bit

"0": P12 pin can be used as a normal I/O pin.

"1": P12 pin turns into an input pin of an external clock.

When clock asynchronous (UART) type serial I/O is selected, it is P13 pin. It can be used as a normal I/O pin.

#### ■ A-D Converter

The comparator uses internal capacitors whose charge will be lost if the clock frequency is too low.

Make sure that f(XIN) is 500kHz or more during A-D conversion.

#### **PROM Mode**

M37544G2SP/GP (referred to as "the MCU") has a PROM Mode as well as the normal operation mode. PROM Mode enables an external device (referred to as "Programmer") to read and program the built-in EPROM via a minimum number of serial I/O pins by sending commands to control the MCU.

To enable PROM Mode, use the pin connection shown in Figure 47 to 48 and apply power (Vcc). Then execute the new OTP entry operation, called "Mad Dog Entry".

There are three operation modes in PROM Mode: Read, Program and Program-Verify. Three commands are defined to enable each mode respectively.

The format of the serial I/O is : clock synchronous and LSB-data-first



Fig. 47 "Mad Dog Entry" Pin Diagram (32P4B)



Fig. 48 "Mad Dog Entry" Pin Diagram (32P6U-A)

# Precaution for Handling One-Time-Programmable Devices

Our company ships one-time-programmable version MCUs (One-Time PROM MCU) without being screened by the PROM writing test.

To ensure the reliability of the MCU, We recommend that the user performs the program and test procedure shown in Figure 49 before using the MCU.



Fig. 49 Programming and testing of One Time PROM

#### **ROM Code Access Protection**

We would like to support a simple ROM code protection function that prevents a party other than the ROM-code owner to read and reprogram the builit-in PROM code of the MCU.

The MCU has 7 bytes of dedicated ROM spaces in address 0xFFD4 to 0xFFDA, as an ID-code (referred to as "the ID-code") enabling a Programmer to verify with the input ID-code and validate further operations.

# **Expected Programmer ID-Code Verification Function**

First, Programmer must check the ID-code of the MCU.

If the ID-code is still in blank, Programmer enebles all operations, Read, Program, and Program-Verify.

When Programmer programs the MCU, Programmer also programs the given ID-code as well as the actual firmware.

If the ID-code is not blank, Programmer verifies it with the input ID-code.

When the ID-codes don't mutch, Programmer will reject all further operations.

If they match, Programmer perform operations according to the given command.



Fig. 50 ROM-Code Protection ID Location



## **ELECTRICAL CHARACTERISTICS**

## 1.7544Group

Applied to: M37544M2-XXXSP/GP, M37544G2SP/GP

## **Absolute Maximum Ratings**

Table 9 Absolute maximum ratings

| Symbol | Parameter                                    | Conditions         | Ratings           | Unit |
|--------|----------------------------------------------|--------------------|-------------------|------|
| Vcc    | Power source voltage                         |                    | -0.3 to 6.5       | V    |
| VI     | Input voltage                                |                    | -0.3 to Vcc + 0.3 | V    |
|        | P00-P07, P10-P14, P20-P25, P30-P34,P37, VREF | All voltages are   |                   |      |
| VI     | Input voltage RESET, XIN                     | based on Vss.      | -0.3 to Vcc + 0.3 | V    |
| VI     | Input voltage CNVss (Note)                   | Output transistors | -0.3 to 7.0       | V    |
| Vo     | Output voltage                               | are cut off.       | -0.3 to Vcc + 0.3 | V    |
|        | P00-P07, P10-P14, P20-P25, P30-P34,P37, XOUT |                    |                   |      |
| Pd     | Power dissipation                            | Ta = 25°C          | 200               | mW   |
| Topr   | Operating temperature                        |                    | -20 to 85         | °C   |
| Tstg   | Storage temperature                          |                    | -40 to 125        | °C   |

Notes: It is a rating only for the One Time PROM version. Connect to Vss for the mask ROM version.





## **Recommended Operating Conditions**

Table 10 Recommended operating conditions (1) (VCC = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

| 0                 |                                              | Dorameter                                 |        | Limits |         |      |  |
|-------------------|----------------------------------------------|-------------------------------------------|--------|--------|---------|------|--|
| Symbol            |                                              | Parameter                                 | Min.   | Тур.   | Max.    | Unit |  |
| Vcc               | Power source voltage (ceramic)               | f(XIN) = 8 MHz (High-, Middle-speed mode) | 4.0    | 5.0    | 5.5     | V    |  |
|                   |                                              | f(XIN) = 8 MHz (Double-speed mode)        | 4.5    | 5.0    | 5.5     | V    |  |
|                   | Power source voltage (RC)                    | f(XIN) = 4 MHz (High-, Middle-speed mode) | 4.0    | 5.0    | 5.5     | V    |  |
| Vss               | Power source voltage                         |                                           |        | 0      |         | V    |  |
| VREF              | Analog reference voltage                     |                                           | 2.0    |        | Vcc     | V    |  |
| VIH               | "H" input voltage                            |                                           | 0.8Vcc |        | Vcc     | V    |  |
|                   | P00-P07, P10-P14, P20-P25, P30               | )–P34, P37                                |        |        |         |      |  |
| VIH               | "H" input voltage (TTL input level           | selected)                                 | 2.0    |        | Vcc     | V    |  |
|                   | P10, P12, P34, P37                           |                                           |        |        |         |      |  |
| VIH               | "H" input voltage                            |                                           | 0.8Vcc |        | Vcc     | V    |  |
|                   | RESET, XIN                                   |                                           |        |        |         |      |  |
| VIL               | "L" input voltage                            |                                           |        |        | 0.3Vcc  | V    |  |
|                   | P00–P07, P10–P14, P20–P25, P30–P34, P37      |                                           |        |        |         |      |  |
| VIL               | "L" input voltage (TTL input level selected) |                                           |        |        | 0.8     | V    |  |
|                   | P10, P12, P34, P37                           |                                           |        |        |         |      |  |
| VIL               | "L" input voltage                            |                                           |        |        | 0.2Vcc  | V    |  |
|                   | RESET, CNVss                                 |                                           |        |        |         |      |  |
| VIL               | "L" input voltage                            |                                           | 0      |        | 0.16Vcc | V    |  |
|                   | XIN                                          |                                           |        |        |         |      |  |
| ∑IOH(peak)        | "H" total peak output current (Not           | e)                                        |        |        | -80     | mA   |  |
|                   | P00-P07, P10-P14, P20-P25, P30               | )–P34, P37                                |        |        |         |      |  |
| ∑IOL(peak)        | "L" total peak output current (Note          | e)                                        |        |        | 80      | mA   |  |
|                   | P10-P14, P20-P25                             |                                           |        |        |         |      |  |
| ∑IOL(peak)        | "L" total peak output current (Note          | e)                                        |        |        | 60      | mA   |  |
|                   | P00-P07, P30-P34, P37                        |                                           |        |        |         |      |  |
| $\Sigma$ IOH(avg) | "H" total average output current (No         | ote)                                      |        |        | -40     | m/   |  |
|                   | P00-P07, P10-P14, P20-P25, P30-              | P34, P37                                  |        |        |         |      |  |
| $\Sigma$ IOL(avg) | "L" total average output current (No         | ote)                                      |        |        | 40      | mA   |  |
|                   | P10-P14, P20-P25                             |                                           |        |        |         |      |  |
| $\Sigma$ lOL(avg) | "L" total average output current (No         | ote)                                      |        |        | 30      | m/   |  |
|                   | P00-P07, P30-P34, P37                        |                                           |        |        |         |      |  |

Note: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.



## **Recommended Operating Conditions (continued)**

Table 11 Recommended operating conditions (2) (VCC = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

|           |                                                |                          |      | Limits |      |      |
|-----------|------------------------------------------------|--------------------------|------|--------|------|------|
| Symbol    | Parameter                                      |                          | Min. | Тур.   | Max. | Unit |
| IOH(peak) | "H" peak output current (Note 1)               |                          |      |        | -10  | mA   |
|           | P00-P07, P10-P14, P20-P25, P30-P34, P37        |                          |      |        |      |      |
| IOL(peak) | "L" peak output current (Note 1)               |                          |      |        | 10   | mA   |
|           | P10-P14, P20-P25                               |                          |      |        |      |      |
| IOL(peak) | "L" peak output current (Note 1)               |                          |      |        | 30   | mA   |
|           | P00-P07, P30-P34, P37                          |                          |      |        |      |      |
| IOH(avg)  | "H" average output current (Note 2)            |                          |      |        | -5   | mA   |
|           | P00-P07, P10-P14, P20-P25, P30-P34, P37        |                          |      |        |      |      |
| IOL(avg)  | "L" average output current (Note 2)            |                          |      |        | 5    | mA   |
|           | P10-P14, P20-P25                               |                          |      |        |      |      |
| IOL(avg)  | "L" average output current (Note 2)            |                          |      |        | 15   | mA   |
|           | P00-P07, P30-P34, P37                          |                          |      |        |      |      |
| f(XIN)    | Internal clock oscillation frequency (Note 3)  | Vcc = 4.5 to 5.5 V       |      |        | 8    | MHz  |
|           | at ceramic oscillation or external clock input | Double-speed mode        |      |        |      |      |
|           | Internal clock oscillation frequency (Note 3)  | Vcc = 4.0 to 5.5 V       |      |        | 8    | MHz  |
|           | at ceramic oscillation or external clock input | High-, Middle-speed mode |      |        |      |      |
|           | Internal clock oscillation frequency (Note 3)  | Vcc = 4.0 to 5.5 V       |      |        | 4    | MHz  |
|           | at RC oscillation                              | High-, Middle-speed mode |      |        |      |      |

Notes 1: The peak output current is the peak current flowing in each port.

<sup>2:</sup> The average output current IoL (avg), IoH (avg) in an average value measured over 100 ms. 3: When the oscillation frequency has a duty cycle of 50 %.



#### **Electrical Characteristics**

Table 12 Electrical characteristics (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol  | Parameter                                                                    | Test conditions                                          |         |      | Unit  |     |
|---------|------------------------------------------------------------------------------|----------------------------------------------------------|---------|------|-------|-----|
| Symbol  | Faranietei                                                                   | rest conditions                                          | Min.    | Тур. | Max.  |     |
| Vон     | "H" output voltage P00–P07, P10–P14, P20–P25, P30–P34, P37 ( <b>Note 1</b> ) | IOH = -5 mA<br>VCC = 4.0 to 5.5 V                        | Vcc-1.5 |      |       | V   |
|         |                                                                              | IOH = -1.0 mA<br>VCC = 2.2 to 5.5 V                      | Vcc-1.0 |      |       | V   |
| Vol     | "L" output voltage<br>P10–P14, P20–P25                                       | IOL = 5 mA<br>VCC = 4.0 to 5.5 V                         |         |      | 1.5   | V   |
|         |                                                                              | IOL = 1.5 mA<br>VCC = 4.0 to 5.5 V                       |         |      | 0.3   | V   |
|         |                                                                              | IOL = 1.0 mA<br>VCC = 2.2 to 5.5 V                       |         |      | 1.0   | V   |
| Vol     | "L" output voltage<br>P00–P07, P30–P34, P37                                  | IOL = 15 mA<br>VCC = 4.0 to 5.5 V                        |         |      | 2.0   | V   |
|         |                                                                              | IOL = 1.5 mA<br>VCC = 4.0 to 5.5 V                       |         |      | 0.3   | V   |
|         |                                                                              | IOL = 10 mA<br>VCC = 2.2 to 5.5 V                        |         |      | 1.0   | V   |
| VT+-VT- | Hysteresis CNTR0, CNTR1, INT0, INT1 (Note 2) P00–P07 (Note 3)                |                                                          |         | 0.4  |       | V   |
| VT+-VT- | Hysteresis<br>RXD, SCLK ( <b>Note 2</b> )                                    |                                                          |         | 0.5  |       | V   |
| VT+-VT- | Hysteresis<br>RESET                                                          |                                                          |         | 0.5  |       | V   |
| Іін     | "H" input current P00–P07, P10–P14, P20–P25, P30–P34, P37                    | VI = VCC<br>(Pin floating. Pull up<br>transistors "off") |         |      | 5.0   | μА  |
| IIн     | "H" input current<br>RESET                                                   | VI = VCC                                                 |         |      | 5.0   | μA  |
| Іін     | "H" input current<br>XIN                                                     | VI = VCC                                                 |         | 4.0  |       | μA  |
| lıL     | "L" input current<br>P00-P07, P10-P14, P20-P25, P30-P34, P37                 | VI = VSS<br>(Pin floating. Pull up<br>transistors "off") |         |      | -5.0  | μА  |
| liL     | "L" input current<br>RESET, CNVss                                            | VI = VSS                                                 |         |      | -5.0  | μA  |
| liL     | "L" input current<br>XIN                                                     | VI = VSS                                                 |         | -4.0 |       | μA  |
| liL     | "L" input current<br>P00–P07, P30–P34, P37                                   | VI = VSS<br>(Pull up transistors "on")                   |         | -0.2 | -0.5  | mA  |
| VRAM    | RAM hold voltage                                                             | When clock stopped                                       | 2.0     |      | 5.5   | V   |
| Rosc    | Ring oscillator oscillation frequency                                        | Vcc = 5.0 V, Ta = 25 °C                                  | 1000    | 2000 | 3000  | kHz |
| Dosc    | Oscillation stop detection circuit detection frequency                       | Vcc = 5.0 V, Ta = 25 °C                                  | 62.5    | 125  | 187.5 | kHz |

Notes 1: P11 is measured when the P11/TXD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

<sup>2:</sup> RXD, SCLK, INTo, and INT1 have hysteresises only when bits 0 to 2 of the port P1P3 control register are set to "0" (CMOS level).

<sup>3:</sup> It is available only when operating key-on wake up.



## **Electrical Characteristics (continued)**

Table 13 Electrical characteristics (2) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                  |                      | T                                                                                                   |                 |      | Limits |      |      |
|------------------|----------------------|-----------------------------------------------------------------------------------------------------|-----------------|------|--------|------|------|
| Symbol Parameter |                      | Test conditions                                                                                     |                 | Min. | Тур.   | Max. | Unit |
| Icc              | Power source current | High-speed mode, f(XIN) = 8 MHz<br>Output transistors "off"                                         |                 |      | 3.3    | 8.0  | mA   |
|                  |                      | Double-speed mode, f(XIN) = 8 MHz<br>Output transistors "off"                                       |                 |      | 4.8    | 10.0 | mA   |
|                  |                      | Middle-speed mode, f(XIN) = 8 MHz Output transistors "off"                                          |                 |      | 1.8    | 5.0  | mA   |
|                  |                      | Ring oscillator operation mode, Vcc = 5 V Output transistors "off"                                  |                 |      | 250    | 900  | μA   |
|                  |                      | f(XIN) = 8 MHz (in WIT state),<br>functions except timer 1 disabled,<br>Output transistors "off"    |                 |      | 1.3    | 3.2  | mA   |
|                  |                      | Ring oscillator operation mode(in WIT s functions except timer 1 disabled, Output transistors "off" | tate), VCC = 5V |      | 140    | 450  | μА   |
|                  |                      | Increment when A-D conversion is exect f(XIN) = 8 MHz, VCC = 5 V                                    | uted            |      | 0.45   |      | mA   |
|                  |                      | All oscillation stopped                                                                             | Ta = 25 °C      |      | 0.1    | 1.0  | μA   |
|                  |                      | (in STP state) Output transistors "off"                                                             | Ta = 85 °C      |      |        | 10.0 | μA   |

## **PRELIMINARY** Notice: This is not a final specification.

#### **A-D Converter Characteristics**

Table 14 A-D Converter characteristics (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| O male at | Parameter                                         |                 |      |      |      |         |
|-----------|---------------------------------------------------|-----------------|------|------|------|---------|
| Symbol    |                                                   | Test conditions | Min. | Тур. | Max. | Unit    |
| _         | Resolution                                        |                 |      |      | 8    | Bits    |
| ABS       | Absolute accuracy (quantification error excluded) |                 |      |      | ±3   | LSB     |
| tCONV     | Conversion time                                   |                 |      |      | 109  | tc(XIN) |
| RLADDER   | Ladder resistor                                   |                 |      | 37   |      | kΩ      |
| IVREF     | Reference power source                            | VREF = 5.0 V    | 50   | 135  | 200  | μA      |
|           | input current                                     | VREF = 3.0 V    | 30   | 80   | 120  |         |
| lı(AD)    | A-D port input current                            |                 | 5.0  |      |      | μA      |

## **Timing Requirements**

Table 15 Timing requirements (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol                  | Parameter                                     | Limits |      |      | Unit |
|-------------------------|-----------------------------------------------|--------|------|------|------|
| Symbol                  |                                               | Min.   | Тур. | Max. |      |
| tw(RESET)               | Reset input "L" pulse width                   | 2      |      |      | μs   |
| tc(XIN)                 | External clock input cycle time               | 125    |      |      | ns   |
| twh(XIN)                | External clock input "H" pulse width          | 50     |      |      | ns   |
| tWL(XIN)                | External clock input "L" pulse width          | 50     |      |      | ns   |
| tc(CNTR <sub>0</sub> )  | CNTRo input cycle time                        | 200    |      |      | ns   |
| twh(CNTR <sub>0</sub> ) | CNTRo, INTo, INT1, input "H" pulse width      | 80     |      |      | ns   |
| twL(CNTR <sub>0</sub> ) | CNTRo, INTo, INT1, input "L" pulse width      | 80     |      |      | ns   |
| tc(CNTR1)               | CNTR1 input cycle time                        | 2000   |      |      | ns   |
| twh(CNTR1)              | CNTR1 input "H" pulse width                   | 800    |      |      | ns   |
| twL(CNTR1)              | CNTR1 input "L" pulse width                   | 800    |      |      | ns   |
| tc(Sclk)                | Serial I/O clock input cycle time (Note)      | 800    |      |      | ns   |
| twh(Sclk)               | Serial I/O clock input "H" pulse width (Note) | 370    |      |      | ns   |
| twL(SCLK)               | Serial I/O clock input "L" pulse width (Note) | 370    |      |      | ns   |
| tsu(RxD-SCLK)           | Serial I/O input set up time 220              |        |      | ns   |      |
| th(SCLK-RxD)            | Serial I/O input hold time                    | 100    |      |      | ns   |

Note: In this time, bit 6 of the serial I/O control register (address 001A16) is set to "1" (clock synchronous serial I/O is selected). When bit 6 of the serial I/O control register is "0" (clock asynchronous serial I/O is selected), the rating values are divided by 4.





## **Switching Characteristics**

Table 16 Switching characteristics (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal       | Parameter                               | Li            | Unit |      |    |
|--------------|-----------------------------------------|---------------|------|------|----|
| Symbol       | Farameter                               | Min.          | Тур. | Max. |    |
| tWH(SCLK)    | Serial I/O clock output "H" pulse width | tc(Sclk)/2-30 |      |      | ns |
| twL(Sclk)    | Serial I/O clock output "L" pulse width | tc(Sclk)/2-30 |      |      | ns |
| td(SCLK-TxD) | Serial I/O output delay time            |               |      | 140  | ns |
| tv(Sclk-TxD) | Serial I/O output valid time            | -30           |      |      | ns |
| tr(SCLK)     | Serial I/O clock output rising time     |               |      | 30   | ns |
| tf(SCLK)     | Serial I/O clock output falling time    |               |      | 30   | ns |
| tr(CMOS)     | CMOS output rising time (Note)          |               | 10   | 30   | ns |
| tf(CMOS)     | CMOS output falling time (Note)         |               | 10   | 30   | ns |

Note: Pin XouT is excluded.



Fig. 51 Switching characteristics measurement circuit diagram



Fig. 52 Timing chart

## **PRELIMINARY** Notice: This is not a final specification.

#### **PACKAGE OUTLINE**





Notice: This is not a final specification. Some parametric limits are subject to change.

Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chivoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

Reep safety instail your circuit designs, in your circuit designs, and in the control of the con nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they
- 1. These materials are intended as a reference to assist our customers in the selection of the referesas Technology Corporation product best suited to the customer's application; may do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.

  2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page

(http://www.renesas.com).

- (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

  5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

  6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destriction.

- imported into a country other than the approved destination.
- Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.



Copyright © 2003. Renesas Technology Corporation, All rights reserved. Printed in Japan.



## **REVISION HISTORY**

## 7544 Group Data Sheet

| Rev. | Date           |          | Description                                                                                                                                                           |
|------|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                | Page     | Summary                                                                                                                                                               |
| 1.00 | Nov. 8, 2002   | _        | First edition issued                                                                                                                                                  |
| 1.01 | May. 6, 2003   | 44-48    | Added to Electrical Characteristics                                                                                                                                   |
| 1.02 | June. 25, 2003 | 48<br>49 | Enterd to Limits ICC Power source current Ring oscillator operation mode, Ring oscillator operation mode(in WIT state) Enterd to Limits A-D Converter characteristics |
|      |                |          |                                                                                                                                                                       |
|      |                |          |                                                                                                                                                                       |