### Description The $\mu$ PD71037 is a direct memory access (DMA) controller that provides high-speed data transfers between peripheral devices and memory for microprocessor systems. It is faster and draws less power than its predecessors. The unit has four DMA channels, each with a 64K-byte address area and a transfer byte count function. The channels enable I/O-to-memory and memory-to-memory data transfer. The $\mu$ PD71037 is a versatile DMA controller that can be used for the following applications. - Office automation equipment (personal computers, small business computers, EWS, etc.) - Communications - Instrumentation - Control #### **Features** - Processing speed of 10 MHz (twice that of the μPD8237A-5) - Four independent DMA channels - Self-initialization for each channel - □ Memory-to-memory data transfer - □ Block-level memory initialization - High-speed data transfer - 3.2 Mb/s, 10-MHz normal transfer - 5.0 Mb/s, 10-MHz compression transfer - DMA channel count directly expandable in expansion mode - END input for the end of transfer - Software DMA request - □ CMOS - Low power consumption ### Ordering Information | Part Number | Clock (MHz) | Package | | |---------------|-------------|---------------------------|--| | μPD71037CZ-10 | 10 | 40-pin plastic DIP (600 m | | | GB-10 | 10 | 44-pin plastic QFP | | | LM-10 | 10 | 44-pin PLCC | | #### Pin Configurations ### 40-Pin Plastic DIP #### 44-Pin Plastic QFP ### 44-Pin PLCC ### Pin Identification | Symbol | I/O | Function | |----------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>3</sub> | 3-state I/O | Four low-order bits of address bus | | A <sub>4</sub> -A <sub>7</sub> | 3-state out | Middle four bits of the output state address bus | | AD <sub>0</sub> -AD <sub>7</sub> | 3-state I/O | Eight high-order bits of the address and functions as an 8-bit data bus | | AEN | Out | Permits output from an external latch connected to the μPD71037 | | ASTB | Out | Makes an external latch to the high-order address | | CLK | In | Clock input for internal operations and data transfer speeds | | CS | In | Selects the µPD71037 as an I/O device and enables read/write operation | | DMAAK0-<br>DMAAK3 | Out | Permits peripheral device to perform DMA transfer | | DMARQ0-<br>DMARQ3 | In | Requests the µPD71037 to perform DMA transfer | | END/TC | 1/0 | Input that forces the μPD71037 to<br>terminate DMA transfer; output that posts<br>the end of DMA transfer | | HLDAK | In | Permits the µPD71037 to hold the bus | | HLDRQ | Out | Requests the host CPU to hold the bus | | IORD | 3-state I/O | input that enables the host CPU to read<br>the μPD71037 status; output that enables<br>the μPD71037 to read data from a<br>peripheral device during DMA transfer | | IOWR | 3-state I/O | Input that enables the host CPU to write data to the $\mu$ PD71037; output that enables the $\mu$ PD71037 to write data to a peripheral device during DMA transfer | | MRD | 3-state out | Memory read during DMA transfer | | MWA | 3-state out | Memory write during DMA transfer | | READY | ln | Requests extension of a read/write cycle during DMA transfer | | RESET | In | initializes the μPD71037 | | NC | _ | No connection | | $V_{DD}$ | | Positive power supply voltage | | GND | _ | Ground reference | #### **PIN FUNCTIONS** ### A<sub>0</sub>-A<sub>3</sub> (Address Bus) $A_0\text{-}A_3$ input and output the four low-order bits of the address bus. During the inactive cycle, these pins are used as inputs to enable the host CPU to select an appropriate $\mu\text{PD71037}$ register. During the DMA cycle, $A_0\text{-}A_3$ output an address for memory access. ### A<sub>4</sub>-A<sub>7</sub> (Address Bus) A<sub>4</sub>-A<sub>7</sub> output the middle bits of the address bus. During the inactive cycle, these pins have high impedance. During the DMA cycle, A<sub>4</sub>-A<sub>7</sub> output an address for memory access. ### AD<sub>0</sub>-AD<sub>7</sub> (Address/Data Bus) AD<sub>0</sub>-AD<sub>7</sub> input and output the high-order byte of an address bus and also function as a data bus. This is done by time multiplexing. During the DMA cycle, the high-order byte of a memory address is output. During memory-to-memory transfer, memory addresses are output and these pins intermediate the memories for data transfer. During the inactive cycle, these pins act as a data bus when the host CPU reads or writes data from or to the $\mu$ PD71037. # **AEN (Address Enable)** AEN outputs an active-high AEN signal to enable an external latch which latches the high-order byte of an address during the DMA cycle. The AEN signal is fixed at a high level. ### **ASTB** (Address Strobe) ASTB outputs an active-high strobe signal to make an external latch retain the high-order byte of an address during the DMA cycle. #### CLK (Clock) CLK controls all internal $\mu$ PD71037 operations and inputs a clock signal to control the DMA transfer speed. A maximum clock signal of 10 MHz can be input. ### **CS** (Chip Select) During the inactive cycle, $\overline{CS}$ inputs an active-low signal to enable the host CPU to handle the $\mu$ PD71037 as an ordinary I/O device to read data to or write data from it. During the DMA cycle, this input is internally disabled to inhibit reading or writing by the host CPU. ### DMAAK0-DMAAK3 (DMA Acknowledge) DMAAK0-DMAAK3 indicate to peripheral devices that DMA service has been granted. DMAAK0-DMAAK3 respond respectively to DMA channels 0-3. Like the DMARQ pins, the active level of these pins is programmable; however, they can be set to an active-high level by a RESET input. ### DMARQ0-DMARQ3 (DMA Request) DMARQ0-DMARQ3 accept DMA service requests from peripheral devices. DMARQ0-DMARQ3 respond respectively to DMA channels 0-3 and the active level for these pins is programmable. However, they can be set to an active-high level by a RESET input. In fixed nest mode (see Channel Priority), the lowest priority is given to DMARQ3 and the highest to DMARQ0. ### END/TC (End/Terminal Count) This is a bidirectional pin. The $\overline{\text{END}}$ input is used to terminate the current DMA transfer. $\overline{\text{TC}}$ indicates the designated cycles of the DMA count transfer have finished. If the low $\overline{\text{END}}$ signal is input during the DMA cycle, the $\mu\text{PD71037}$ forcibly terminates DMA services. If the specified number of data transfers is reached, the $\mu\text{PD71037}$ outputs a low $\overline{\text{TC}}$ signal. When an $\overline{\text{END}}$ is input or $\overline{\text{TC}}$ is output, the $\mu\text{PD71037}$ clears the software DMA request (see Self-Initialization). The contents of the address set register are sent to the effective address register. If self-initialization is not set, the $\overline{TC}$ bit of the status read register and the mask bit of the mask control register are set by the $\overline{END/TC}$ signal. (The corresponding bit of the channel using DMA transfer is set.) In memory-to-memory transfer, $\overline{TC}$ is output when the specified number of DMA transfers is reached in channel 1. If END is not input, pull up this pin to prevent a low signal from causing a malfunction. #### **HLDAK** (Hold Acknowledge) When active, HLDAK generates an active-high signal to indicate that the host CPU has granted the $\mu$ PD71037 the use of the system bus. When this signal is input,the $\mu$ PD71037 enters a DMA cycle. ### **HLDRQ** (Hold Request) HLDRQ outputs an active-high signal requesting the host CPU to hold the bus. # IORD (I/O Read) $\overline{\text{IORD}}$ inputs or outputs an active-low signal to enable the host CPU to read $\mu\text{PD71037}$ data or to enable the $\mu\text{PD71037}$ to read from peripheral devices. During the inactive cycle, the read signal is input to enable the host CPU to read a $\mu$ PD71037 register. During the DMA cycle, the read signal is output to enable the $\mu$ PD71037 to read data from a peripheral device. 5B-3- ## **IOWR** (I/O Write) IOWR inputs or outputs an active-low signal to enable the host CPU to write μPD71037 data or to enable the μPD71037 to write data to peripheral devices. During the DMA cycle, the write signal is output to enable the $\mu$ PD71037 to write data to a peripheral device. During the inactive cycle, the write signal is input to enable the host CPU to write data to a $\mu$ PD71037 register. ### MRD (Memory Read) During the DMA cycle, MRD outputs an active-low MRD signal to read data from memory. During the inactive cycle, this pin has high impedance. # MWR (Memory Write) During the DMA cycle, MWR outputs an active-low MWR signal to write data into memory. During the inactive cycle, this pin has high impedance. ### **READY (Ready)** READY inputs an active-high signal to mark the end of each data transfer during a DMA operation. If a low- speed peripheral device fails to finish transferring data within a given read/write cycle, the width of the read/write signal output by the $\mu$ PD71037 can be extended by inputting the low READY signal to this pin. During the extension, the $\mu$ PD71037 enters a wait cycle (TW). #### **RESET (Reset)** RESET inputs an active-high signal to initialize the internal $\mu$ PD71037 statuses (register contents, etc.). Inputting this signal returns the $\mu$ PD71037 to an inactive cycle. When RESET is input, the following control registers are cleared to 00H. - Device control register - Status read register - Request control register - Temporary data register The DMA requests (DMARQ pin input) are masked for all four DMA channels. The control registers are described later in the Registers section. After RESET is input, an address-low byte command (see Commands section) is issued to the $\mu$ PD71037 and the first byte is placed as the low-order byte in the address/count register. # System Configuration With µPD70108 (V20®) Microprocessor # System Configuration With µPD70116 (V30®) Microprocessor V20 and V30 are registered trademarks of NEC Corporation ### μPD71037 Block Diagram #### INTERNAL BLOCK FUNCTIONS The $\mu$ PD71037 has the following functional units as shown in the block diagram. - Bus control unit - DMA control unit - Address registers - Address incrementer/decrementer - Count registers - Count decrementer - Control registers ### **Bus Control Unit** The bus control unit consists of the address and data buffers and bus control logic. The bus control unit generates and receives signals that control addresses and data on the internal address and data buses. #### **DMA Control Unit** The DMA control unit contains the priority and timing control logic. The priority control logic determines the priority level of DMA requests and arbitrates the use of the bus in accordance with this priority level. The DMA control unit also provides internal timing and controls DMA operations. #### **Address Registers** Each of the four DMA channels has one address set register and one effective address register. Each register stores a DMA 16-bit address. The effective address register is updated for each single-byte DMA transfer and constantly holds the address to be transferred next. The contents of the address set register remain unchanged until the host CPU writes a new value to it. At self-initialization, the initial DMA address for the next DMA service is transferred from the address set register to the effective address register. #### Address Incrementer/Decrementer The address incrementer/decrementer updates the contents of the current address register whenever a DMA transfer completes. 5B-7 ### **Count Registers** Each of the four DMA channels has one 16-bit count set register and one 16-bit effective count register that store a DMA transfer byte count. The count set register holds a value written by the CPU. At self-initialization the value is transferrred to the effective address register where it is set as the number of DMA transfers in the next DMA service. A channel's effective count register is decremented by 1 for each single-byte transfer and constantly holds the remaining number of DMA transfers. If a borrow occurs when this register is decremented, the terminal count is set to mark the end of the specified number of DMA transfers. #### **Count Decrementer** The count decrementer decrements the contents of the effective count register by 1 when each DMA transfer takes place. ### **Control Registers** The μPD71037 contains six registers that control the bus mode, pin active levels (DMARQ and DMAAK), and the DMA transfer mode. #### DMA OPERATION The $\mu$ PD71037 operates in an inactive cycle and a DMA cycle. Figure 1 illustrates basic DMA operation flow. Figure 1. DMA Operation Flow ### **Inactive Cycle** During the inactive cycle, the host CPU has authority and the $\mu$ PD71037 is in one of the following states. - The µPD71037 has not yet received an effective DMA service request from a peripheral device. - The μPD71037 has received an effective DMA service request, but has not yet received bus authority from the host CPU. - The μPD71037 performs the following operations during the inactive cycle. - Detecting a DMA service request - Requesting bus authority - Selecting a DMA channel - Programming In the inactive cycle, there are no active DMA cycles but there may be one or more active DMA requests. However, the CPU has not yet released the bus. Detecting a DMA Service Request. The $\mu$ PD71037 will sample the four DMARQ input pins for each clock signal. Requesting Bus Authority. When an effective (unmasked) DMA request is received, a bus hold request signal (HLDRQ) is output to the host CPU. The $\mu$ PD71037 continues to sample DMA requests until it obtains the bus by HLDAK input. **Selecting a DMA Channel.** After the CPU returns an HLDAK signal and the $\mu$ PD71037 obtains the bus, the $\mu$ PD71037 stops DMA sampling and selects the DMA channel with the highest priority from the valid DMA request signals. **Programming.** Before DMA transfer, the transfer addresses, the number of DMA transfers, the DMA transfer mode, and the active levels of the DMARQ and DMAAK pins must be determined. While the host CPU holds bus authority, $\mu$ PD71037 programming can be done by inputting a low signal to the $\overline{CS}$ pin. The four low-order address bits (A<sub>0</sub>-A<sub>3</sub>) specify a register for a read/write operation. Inputting an $\overline{IORD/IOWR}$ signal performs the operation on the specified register. ### **DMA Cycle** In a DMA cycle, the $\mu$ PD71037 controls the bus and performs DMA transfer operations based on programmed information. **Terminal Count.** External input of an $\overline{\text{END}}$ signal or internal generation of a terminal count terminates DMA transfer. The terminal count is generated when a borrow occurs as a result of decrementing the effective count register, which counts the number of DMA transfers in bytes. When this occurs, the $\mu$ PD71037 outputs the low level pulse $\overline{\text{TC}}$ . Figure 2 shows that the effective count register is tested after each DMA operation. A borrow is detected after each DMA transfer is completed. As a result, the actual number of DMA transfers is one greater than the value set in the effective count register. If self-initialization is not set when DMA service ends, the mask control register bits applicable to the channel where service is ended are set, and the DMARQ input of that channel is masked. Figure 2. Generation of Terminal Count (TC) ### **DMA Transfer Type** The type of transfer the $\mu\text{PD71037}$ performs depends on the following conditions. - Memory-to-memory transfer enable - Direction of I/O-to-memory transfer for each channel - Transfer mode of each channel Memory-to-Memory Transfer Enable. The $\mu$ PD71037 performs each DMA transfer (1 byte of data) between an I/O device and memory in a one-bus cycle and between memories in a two-bus cycle. Memory-to-memory transfer can occur only when bit 0 of the device control register is set to 1. The DMA channels used in memory-to-memory transfers are fixed, with channel 0 as the source channel and channel 1 as the destination channel. Channels 2 and 3 cannot be used in memory-to-memory transfers. The contents of the count registers of each channel should be the same when performing this type of DMA transfer. The $\mu$ PD71037 performs the following operations until a channel 0 terminal count or until $\overline{\text{END}}$ input is present. Only the block mode is valid for this type of transfer. - (1) The memory data pointed to by the effective address register of channel 0 is read into the temporary data register of the µPD71037 and the effective address register and effective count register of channel 0 are updated. - (2) The temporary register data is written to the memory location shown by the effective address register of channel 1; the effective address register and effective count register are updated. During memory-to-memory transfers, the address of the transfer source can be fixed using the device control register. In this manner, a range of memory can be padded with the same value (0 or 1) since the contents of the source address never change. During memory-to-memory transfer, the DMAAK signal and channel 0's terminal count (TC) are not output. Note: If DMARQ1 (channel 1) becomes active, the μPD71037 will perform memory-to-I/O transfer even though memory-to-memory transfer is selected. Since this may cause erroneous memory-to-memory transfers, mask out channel 1 (DMARQ1) by setting bit 1 of the mask register to 1 before starting memory-to-memory transfers. Direction of I/O-to-Memory Transfers. All DMA transfers use memory as a reference point. Therefore, a DMA read reads a memory location and writes to an I/O port. A DMA write reads an I/O port and writes the data to a memory location. In memory-to-I/O transfer, use the mode control register to set one of the transfer directions in table 1 for each channel and activate the appropriate control signals. Table 1. Transfer Direction | Transfer Direction | Activated Signals | | | |--------------------------------------------------------------|-------------------|--|--| | Memory to I/O (DMA read) | IOWR, MRD | | | | I/O to memory (DMA write) | IORD, MWR | | | | Verify (Outputs addresses only. Does not perform a transfer) | _ | | | Transfer Modes. In I/O-to-memory transfer, the mode control register selects the single, demand, or block mode of DMA transfer for each channel. Table 2 shows the various transfer modes and termination conditions. Table 2. Transfer Termination | Transfer Mode | End of Transfer Condition | | | | |---------------|---------------------------------------------------------------------------------------------------|--|--|--| | Single | After 1 byte of data is transferred | | | | | Demand | END input Generation of terminal count When DMARQ for the channel in DMA service becomes inactive | | | | | Block | END input<br>Generation of terminal count | | | | #### Compressed Timing DMA transfer cycles are normally executed in four states for each bus cycle. However, when the device control register selects compressed timing, one DMA cycle can be executed in two states (T2 and T4) for each bus cycle. See figure 3. Compressed timing may be used in block mode or demand mode. (Memory-to-memory transfer is excluded.) In this way, compressed timing permits twice the amount of data to be transferred when compared with normal DMA transfers. In block mode or demand mode, addresses are output sequentially and the high-order address byte latched in external latches need not be updated except after a carry or borrow from the low-order byte. For this reason, the T1 state is omitted in the bus cycles except during the first bus cycle when the high-order address byte is changed. Figure 3. Normal and Compression Transfer Timing ## **Software DMA Requests** The µPD71037 can accept software DMA requests in addition to DMA requests from the four DMARQ pins. Setting the appropriate bit in the request register generates a software request. The mask register does not mask software requests. Software DMA requests operate differently depending on which bus or transfer mode is used. Single or Demand Mode. When single or demand mode is set, the applicable request bits for the corresponding channel are cleared, and software DMA service ends with the transfer of 1 byte of data (see Request Control Register). Block Mode (Memory-to-Memory Transfer). When block mode or memory-to-memory mode is set, service continues until $\overline{\text{END}}$ is input or a terminal count is generated. In memory-to-memory transfer, only the request bit for channel 0 is cleared. #### Self-Initialization When the mode control register is set to self-initialization, the $\mu\text{PD}71037$ automatically initializes the address and count registers when $\overline{\text{END}}$ is input or a terminal count is generated. The contents of the address set register and the count set register are transferred to the effective address register and the effective count register, respectively. The applicable bit of the mask register is not affected. The applicable bit of the mask register is set for channels not programmed for self-initialization. ### **Channel Priority** Each of the $\mu$ PD71037's four DMA channels is assigned a priority. When there are DMA requests from several channels simultaneously, the channel with the highest priority will be serviced. The device control register selects one of two channel priority methods: fixed nest mode or rotation nest mode. In fixed nest mode, the priority (starting with the highest) is channel 0, 1, 2, and 3, respectively. In rotation nest mode, priority is rotated so that the channel that has just 58-11. been given service receives the lowest priority and the next highest channel number is given the highest priority. This method prevents exclusive servicing of some channels. Figure 4 shows the two priority order methods. Figure 4. DMA Channel Priorities #### Cascade Connection The $\mu$ PD71037 can be cascaded to expand the system DMA channel capacity. To connect a $\mu$ PD71037 for cascading (figure 5), perform the following operations. - Connect pins HLDRQ and HLDAK of the secondstage (slave) μPD71037 to pins DMARQ and DMAAK of any channel of the first-stage (master) μPD71037. - (2) To select cascade mode of a particular channel of a master μPD71037, set bits 7 and 6 of that channel's mode control register to 11. When a channel is set to cascade mode in a master $\mu$ PD71037, DMARQ, DMAAK, HLDRQ, HLDAK, and RESET are the only valid signals in that master $\mu$ PD71037. The other signals are disabled. The master cascade channel intermediates only hold request/hold acknowledge between slave and the host CPU. Figure 5. Cascade Connection Example ## **DMA Transfer Timing** Figures 6 through 9 are timing diagrams for the DMA transfer operations described previously. Figure 6. I/O-to-Memory Transfer, Normal Mode Timing Figure 7. Memory-to-Memory Transfer Timing Figure 8. I/O-to-Memory Transfer, Compression Mode Timing Figure 9. READY Timing #### REGISTERS The μPD71037 registers are considered to be address/ count registers or control registers. - Address/Count Registers - Effective address register - Set address register - Effective count register - Set count register - Control Registers - Device control register - Mode control register - Request control register - Mask control register for each channel - Mask control register for all channels - Temporary data register - Status read register Each address/count register consists of 16 bits. A read/write operation for this type of register is performed by accessing 2 bytes of an I/O address. The low-order address byte is accessed first, followed by the high-order address byte. To set a new value in an address/count register, write its low-order byte first by issuing an address low-byte command. The commands you can 58 - 15 ... use are presented later in Commands. Table 3 lists the address/count registers for each channel. Each control register consists of 8 bits. Table 4 lists the type of output and addresses for the control registers. ### **Effective Address Register** A 16-bit effective address register is assigned to each channel. It holds the address to be output during DMA transfer. This register is updated by $\pm 1$ for each single-byte DMA transfer. #### **Set Address Register** A 16-bit set address register is assigned to each channel. It contains the initial value of a DMA transfer address set by the host CPU. Unlike the effective address register, this register retains its contents until the host CPU writes a new byte count into it. At self-initialization, the contents of the set address register are transferred to the effective address register at the initial address register. Values are written into the set address register by writing its 2 bytes in succession. However, the host CPU cannot read the address data from this register. ## **Effective Count Register** The effective count register is a 16-bit register assigned to each channel. It contains the remaining byte count for DMA transfer. This register is decremented by 1 for each single-byte DMA transfer. As in the effective address register, a value is read from or written into the effective count register by reading or writing its 2 bytes in succession. Table 3. Address/Count Registers | Channel | Register | R/W | Address<br>(Bits A <sub>3</sub> -A <sub>0</sub> ) | | |---------|----------------------------|-----|---------------------------------------------------|--| | 0 | Set address register | W | он | | | | Effective address register | R/W | • | | | | Set count register | W | 1H | | | | Effective count register | R/W | - | | | 1 | Set address register | w | 2H | | | | Effective address register | R/W | - | | | | Set count register | w | зн | | | | Effective count register | R/W | • | | | 2 | Set address register | w | 4H | | | | Effective address register | R/W | - | | | | Set count register | W | 5H | | | | Effective count register | R/W | • | | | 3 | Set address register | W | 6H | | | | Effective address register | R/W | - | | | | Set count register | w | 7H | | | | Effective count register | R/W | • | | #### Notes: - (1) When a new value is written into a set address/count register, it is simultaneously written into an effective address/count register. Therefore, when setting an address and count, you need not consider the differences between a set address/count register and an effective address/count register. - (2) The set address/count registers are used only for writing. If an attempt is made to read these registers, the effective address/ count registers are read instead. Table 4. Control Registers | Register | R/W | Address<br>(Bits A <sub>3</sub> -A <sub>0</sub> ) | | |-----------------------------------------|-----|---------------------------------------------------|--| | Device control register | W | 8H | | | Status read register | R | • | | | Request control register | w | 9H | | | Mask control register<br>(each channel) | w | AH | | | Mode control register | w | BH | | | Temporary data register | R | DH | | | Mask control register (all channels) | w | FH | | #### Notes: - An I/O address other than listed in this table is assigned to address/count registers or commands; otherwise, the address cannot be accessed. - (2) The I/O address DH (in the temporary data register) is assigned to a software reset command when it is written. Refer to the Commands section for details. ## **Set Count Register** A 16-bit set count register is assigned to each channel. It holds the initial value of the DMA transfer byte count written by the host CPU. Unlike the effective count register, the set count register retains its data until the host CPU writes a new byte count into it. A value is written into the set count register by writing to its 2 bytes in succession. However, this register is read-protected. #### **Device Control Register** The 8-bit device control register controls the DMA transfer modes, determines whether to permit or inhibit DMA operation, controls the active levels of DMARQ and DMAAK, and determines whether to permit or inhibit memory-to-memory transfer. Figure 10 shows the format of the device control register and table 5 describes the bits. Figure 10. Device Control Register | AKL | RQL | EXW | ROT | CMP | DDMA | AHLD | MTM | | | | | | |------|--------------------|-------|------------|------------|---------|------|-----|--|--|--|--|--| | 7 | 6 | 5 | 4<br>Addre | 3<br>ss 8H | 2 | 1 | 0 | | | | | | | AKL | DMAAK Active Level | | | | | | | | | | | | | 0 | Active low | | | | | | | | | | | | | 1 | Active high | | | | | | | | | | | | | RQL | DMARQ Active Level | | | | | | | | | | | | | 0 | | | ve high | | | | | | | | | | | 1 | | Acti | ve low | | | | | | | | | | | EXW | Extension Writing | | | | | | | | | | | | | 0 | - | | mal writi | | | | | | | | | | | 1 | | Exte | ension w | riting | | | | | | | | | | ROT | | Rotat | on Nest | ing | | | | | | | | | | 0 | | | d nest n | | - | | | | | | | | | 1 | | Rota | ation nes | st mode | | | | | | | | | | CMP | | Comp | ression | Transfe | r | | | | | | | | | 0 | | | | ster mod | - | | | | | | | | | 1 | | Con | npressio | n transfe | r mode | | | | | | | | | DDMA | | DMA | Operation | on | | | | | | | | | | 0 | | Perr | nit | | | | | | | | | | | 1 | | Inhi | bit | | | | | | | | | | | AHLD | | Chan | nel 0 Ad | dress H | old | | | | | | | | | 0 | | Inhi | bit addre | ss fixing | 1 | | | | | | | | | 1 | | Perr | nit addre | ess fixing | 1 | | | | | | | | | MTM | | Memo | ry-to-M | emory T | ransfer | | | | | | | | | 0 | | inhi | bit | | | | | | | | | | | 1 | | Perr | nit | | | | | | | | | | Table 5. Device Control Register Bits | Bit | Symbol | Description | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | AKL | DMA acknowledge active level. This bit specifies the active levels of the four DMAAK output signals. Setting this bit to 1 indicates the active-high DMAAK signals. | | 6 | RQL | DMA request level. This bit specifies the active levels of the four DMARQ input signals. Setting this bit to 0 indicates the active-high DMARQ signals. | | 5 | EXW | Extended write. When this bit is set, the μPD71037 outputs a write signal at the same timing as a read signal (extension writing, figure 11). You cannot specify extension writing during compressed transfer. | | 4 | ROT | Rotate priority. Setting this bit determines DMA channel priorities in rotation nest mode. | Table 5. Device Control Register Bits (cont) | Bit | Symbol | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | СМР | Compressed timing. When this bit is set, DMA transfer in the block or demand modes occurs at compression timing. Compression transfer mode must not be specified during memory-to-memory transfer. | | 2 | DDMA | Disable DMA. While this bit is set, the μPD71037 does not output the HLDRQ signal to the host CPU even if it receives an effective DMA request. It also prevents invalid DMA transfer during μPD71037 programming. | | 1 | AHLD | Channel 0 address hold. If memory-to-memory transfer is permitted, setting this bit fixes the address of the transfer source channel 0. If memory-to-memory transfer is inhibited, this bit is meaningless. | | 0 | мтм | Memory to memory. Setting this bit permits memory-to-memory transfer. | # Figure 11. Timing for Extension Writing # **Mode Control Register** The mode control register specifies DMA transfer mode for each channel. Figure 12 shows the format and table 6 describes the bits. Figure 12. Mode Control Register | TMODE | | ADIR SEFI TDIR SE | | | | | LCH | | |-------|-----------------|------------------------------------|-----------|----------|-----------|---|-----|--| | 7 | 6 | 5 4 3 2<br>Address 8H | | | | 1 | 0 | | | TMODE | | DMA ' | Transfe | Mode | | | | | | 0 0 | 0 0 Demand mode | | | | | | | | | 0 1 | | | gle mode | • | | | | | | 1 0 | | | k mode | | | | | | | 1 1 | | Exte | ension m | node | | | | | | ADIR | | Addre | ss Direc | ction | | | | | | 0 | | Incr | ement a | n addres | 8 | | | | | 1 | | Dec | rement a | an addre | <b>89</b> | | | | | SE FI | | Self-initialization | | | | | | | | 0 | | Inhibit | | | | | | | | 1 | | Peri | nit | | | | | | | TDIR | | Transfer Direction | | | | | | | | 0 0 | | Veri | fy transf | er | | | | | | 0 1 | | I/O-to-memory transfer | | | fer | | | | | 10 | | Memory-to-I/O transfer | | | | | | | | 1 1 | | Inhibit transfer Channel Selection | | | | | | | | SELCH | | | | | | | | | | 0 0 | | Channel 0 | | | | | | | | 0 1 | | Cha | innel 1 | | | | | | | 10 | | | nnel 2 | | | | | | | 1 1 | | Cha | ınnel 3 | | | | | | Table 6. Mode Control Register Bits | Bits | Symbol | Description | |------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | TMODE | Transfer mode. These bits indicate the DMA transfer mode for I/O-to-memory transfer (meaningless during memory-to-memory transfer because block mode is automatically selected). | | 5 | ADIR | Address direction. This bit indicates whether the effective address register is incremented or decremented. If set to 0, the register is incremented by 1 for each single-byte transfer. If set to 1, it is decremented by 1 for each single-byte transfer. | | 4 | SEFI | Self-initialization. In memory-to-memory transfer assign the same value to the SEFI bits of channel 0 (transfer source) and channel 1 (transfer destination). | | 3, 2 | TDIR | Transfer direction. These bits specify the I/O-<br>to-memory transfer direction (meaningless<br>during memory-to-memory transfer). | | 1, 0 | SELCH | Select channel. These bits specify the DMA channel to which DMA transfer modes are specified by bits 7-2. | ### Status Read Register The status read register indicates whether a DMA request or terminal count is generated and whether the END signal is externally input. This information is set for each channel. Figure 13 shows the register format and table 7 describes the bits. Figure 13. Status Read Register | RQ3 | RQ2 | RQ1 | RQ0 | TC3 | TC2 | TC1 | TC0 | | | |------------|-----|-----|-----|-----|-----|-----|-----|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Address 8H | | | | | | | | | | | RQ3-RQ0 | Hardware DMA Request (Channels 3-0) | |---------|-------------------------------------| | 0 | Request not generated | | 1 | Request generated | | TC3-TC0 | Terminal Count (Channels 3-0) | | 0 | Transfer not yet terminated | | 1 | END input or terminal count occurs | Table 7. Status Read Register Bits | Bits | Symbol | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 RQ3-RQ0 | DMA request. These bits specify whether a DMA hardware request is generated by inputting the DMARQ signal. If the corresponding channel is masked, these bits are reset as long as the DMARQ input is active for this channel. A hardware DMA request held by a mask can be detected by sampling these bits. | | | 3-0 | TC3-TC0 | Terminal count. These bits specify whether the END signal is input or a terminal count is generated. This information is set for each channel, if a terminal count occurs within a channel or an END signal is externally input, the corresponding channel bit is set. These bits are reset each time the status read register is read. | ### Temporary Data Register The temporary data register contains the data transferred last during memory-to-memory transfer. Figure 14 shows the register format. Figure 14. Temporary Data Register | TD7 | TD6 | TD5 | TD4 | TD3 | TD2 | TD1 | TD0 | |-----|-----|-----|-------|-------|-----|-----|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Addre | ss DH | | | | # Request Control Register The request control register controls software DMA requests. Figure 15 shows the register format and table 8 describes the bits. Figure 15. Request Control Register | - | - | - | - | - | SRQ | SEI | LCH | | | |-------|-----------------------|------------------------------------|------------|-------------|---------|-----|-----|--|--| | 7 | 6 | 5 | 4<br>Addre | 3<br>ess 9H | 2 | 1 | 0 | | | | SRQ | | | Softwa | re DMA | Request | | | | | | 0 | Reset DMA request bit | | | | | | | | | | SELCH | | Set DMA request bit Select Channel | | | | | | | | | | | | | | | | | | | | 00 | | | Chan | nei O | | | | | | | 0 1 | | | Chan | nel 1 | | | | | | | 1 0 | | Channel 2 | | | | | | | | | 1.1 | | | Chan | nel 3 | | | | | | Table 8. Request Control Register Bits | Bits | Symbol | Description | |------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | SRQ | Software DMA request. This bit controls a software DMA request for the channel selected by bits 0 and 1. Setting this bit to 1 sets the request bit of the selected channel. Setting it to 0 resets the request bit. | | 1, 0 | SELCH | Select channel. These bits specify the channel for which software DMA request control is executed. | # Mask Control Registers The mask control register controls the DMA request mask for each channel. Two types of mask control registers are provided. The first is a register that masks each of the channels separately (figure 16). The second is a register that masks all of the channels at once (figure 17). Table 9 describes the mask control register bits. Figure 16. Mask Control Register (Each Channel) #### Figure 17. Mask Control Register (All Channels) | | | | | | | | , | | |---------------------------------------------|------------|---|---|----|----|----|----|--| | | _ | _ | _ | МЗ | M2 | M1 | MO | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Address FH M3-M0 DMARQ Mask (Channels 3-0) | | | | | | | | | | 0 | Reset mask | | | | | | | | #### Table 9. Mask Control Register Bits Set mask | Bits | Symbol | Description | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Each | Channel | | | 2 | MSET | Mask set. This bit masks the DMA request (DMARQ pin input) for the channel selected in bits 1 and 0. | | 1, 0 | SELCH | Select channel. These bits select the channel to mask. | | All C | hannels | | | 3-0 | мз-мо | Mask. These bits specify whether a mask is set or reset for the four DMA channels. Setting any of the bits to 1 masks the respective channel and the DMA request (DMARQ pin input) for this channel is inhibited. Setting any of these bits to 0 resets the mask. | ### **COMMANDS** The $\mu$ PD71037 supports three commands (in addition to the registers) to control data transfer operations. - · Address low-byte command - Software reset command - Clear-all-masks command The host CPU writes data into these commands (table 10) to enable them to control $\mu$ PD71037 operation. Unlike the registers, any data can be written into the commands. #### Table 10. List of Commands | Command | R/W | Address (Bits A <sub>3</sub> -A <sub>0</sub> ) | Function | |------------------|-----|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address low-byte | W | СН | This command must be issued before a new value is set in an address/<br>count register. The low-order byte of this new value is set first and then its<br>high-order byte is set. | | Software reset | W | DH | The reset operation performed by this command is the same as the normal hardware reset operation. The reset operation clears the device control register, status read register, request control register, and temporary data register to 00H. Masks are set for all channels. | | Clear-all-masks | W | EH | The masks for all channels are released and the reception of a DMA transfer request is permitted. | #### Notes: - After the reset operation by hardware or software, a value is written in the low-order byte of the address/count register. - (2) If an attempt is made to read I/O address DH, the temporary data register is read instead. See table 4. ### **ELECTRICAL SPECIFICATIONS** # **Absolute Maximum Ratings** T<sub>A</sub> = 25°C | Supply voltage, V <sub>DD</sub> | -0.5 to 7.0 V | |---------------------------------------------|---------------------------------| | Input voltage, V <sub>I</sub> | -0.5 to V <sub>DD</sub> + 0.3 V | | Output voltage, V <sub>O</sub> | -0.5 to V <sub>DD</sub> + 0.3 V | | Operating temperature range, TOPT | -40 to +85°C | | Storage temperature range, T <sub>STG</sub> | -65 to +150°C | Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. # Capacitance $T_A = 25^{\circ}C$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-----------------------|-----------------|-----|-----|-----|------|-------------------------------| | input<br>capacitance | CI | | 8 | 15 | рF | fc = 1MHz;<br>unmeasured pins | | Output<br>capacitance | СО | | 4 | 8 | рF | returned to 0 V | | I/O<br>capacitance | C <sub>IO</sub> | | 10 | 18 | рF | • | # **DC Characteristics** $T_A = -40 \text{ to } +85^{\circ}\text{C}; V_{DD} = +5.0 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |------------------------|------------------|---------------------|-----|-----------------------|------|--------------------------------------------------------------| | input voltage, low | V <sub>IL1</sub> | -0.5 | | 0.6 | ٧ | CLK pin | | | V <sub>IL2</sub> | -0.5 | | 0.8 | V | All except CLK | | Input voitage, high | V <sub>IH1</sub> | 3.3 | | V <sub>DD</sub> + 0.3 | ٧ | CLK pin | | | V <sub>IH2</sub> | 2.2 | | V <sub>DD</sub> + 0.3 | v | All except CLK | | Output voltage, low | VoL | | | 0.4 | V | I <sub>OL</sub> = 2.5 mA; I <sub>OL</sub> = 4.5 mA (TC only) | | Output voltage, high | V <sub>OH</sub> | 0.7 V <sub>DD</sub> | | | ٧ | I <sub>OH</sub> = -400 μA | | Input leakage current | ILI | | | ±10 | μА | V <sub>I</sub> = 0 V to V <sub>DD</sub> | | Output leakage current | l <sub>LO</sub> | | | ±10 | μА | V <sub>O</sub> = 0 V to V <sub>DD</sub> | | Power supply current | l <sub>DD</sub> | | | 20 | mA | 10-MHz operation | #### **AC Characteristics** $T_A = -10 \text{ to } +70^{\circ}\text{C}; V_{DD} = +5.0 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Max | Unit | Conditions | |---------------------------------------------|-------------------|-----------------------|-----|------|---------------------| | DMA Master Mode | | | | | | | AEN high delay time from CLK low | t <sub>AEL</sub> | | 100 | ns | S1 | | AEN low delay time from CLK high | t <sub>AET</sub> | | 70 | ns | S1 | | Address active to float delay from CLK high | t <sub>AFAB</sub> | | 80 | ns | | | ORD/MRD or IOWR/MWR float from CLK high | t <sub>AFC</sub> | | 80 | ns | | | DB active to float delay from CLK high | t <sub>AFDB</sub> | | 120 | ns | | | Address hold time from IORD/MRD high | t <sub>AHR</sub> | t <sub>CY</sub> - 100 | | ns | | | DB hold time from ASTB low | t <sub>AHS</sub> | 20 | | ns | | | Address hold time from IOWR/MWR high | t <sub>AHW</sub> | t <sub>CY</sub> - 40 | | ns | | | DMAAK valid delay time from CLK low | t <sub>AK</sub> | | 100 | ns | | | TC high delay time from CLK high | <sup>t</sup> AK | | 100 | ns | | | TC low delay time to CLK high | <sup>t</sup> ak | | 90 | ns | | | Address stable from CLK high | t <sub>ASM</sub> | | 80 | ns | | | Data bus setup time to ASTB low | tass | 40 | | ns | | | Clock pulse width, high | t <sub>CH</sub> | 39 | | ns | Transitions ≤ 10 ns | | | | (cont) | |--|--|--------| | Parameter | Symbol | Min | Max | Unit | Conditions | |----------------------------------------------|----------------------------------------|-----|------|------|---------------------| | DMA Master Mode (cont) | | | | | | | Clock pulse width, low | t <sub>CL</sub> | 45 | | ns | Transitions ≤ 10 ns | | CLK cycle | tcy | 100 | 1000 | ns | | | CLK high delay to IORD/MRD or IOWR/MWR<br>ow | <sup>‡</sup> DCL | 10 | 80 | ns | | | ORD/MRD high delay time from CLK high | <sup>†</sup> DCTR | 10 | 80 | ns | S4 | | OWR/MWR high delay time from CLK high | <sup>†</sup> DCTW | 10 | 55 | ns | S4 | | HLDRQ valid delay time from CLK high | t <sub>DQ1</sub> /<br>t <sub>DQ2</sub> | | 70 | ns | | | END low setup time from CLK low | t <sub>EPS</sub> | 25 | | ns | | | END pulse width | t <sub>EPW</sub> | 100 | | ns | | | Address float to active delay from CLK high | t <sub>FAAB</sub> | | 80 | ns | | | ORD/MRD or IOWR/MWR active from CLK<br>high | <sup>†</sup> FAC | | 80 | ns | | | Data bus float to active delay from CLK high | t <sub>FADB</sub> | | 70 | ns | | | HLDAK valid setup time to CLK high | tHS | 50 | | ns | | | Input data hold time from MRD high | tiDH | 20 | | ns | | | Input data setup time to MRD high | t <sub>IDS</sub> | 90 | | ns | | | Output data hold time from MWR high | todh | 10 | | ns | | | Output data valid to MWR high | <sup>t</sup> oov | 65 | | ns | | | DMARQ setup time to CLK low | t <sub>QS</sub> | 20 | | ns | S1, S4 | | CLK hold time to READY low | <sup>t</sup> RH | 20 | | ns | | | READY setup time to CLK low | tas | 25 | | ns | , <del>.</del> | | ASTB high delay time from CLK high | <sup>t</sup> STL | | 70 | ns | | | ASTB low delay time from CLK high | tstt | | 70 | ns | | | Peripheral (Slave) Mode | | | | | | | Address valid or CS low to IORD/MRD low | t <sub>AR</sub> | 35 | | ns | | | Address valid setup time to IOWR/MWR high | t <sub>AW</sub> | 80 | | ns | | | CS low setup time to IOWA/MWR high | tcw | 90 | | ns | | | Data valid setup time to IOWR/MWR high | t <sub>DW</sub> | 80 | | กร | | | Address or CS hold from IORD/MRD high | t <sub>RA</sub> | 0 | | ns | | | Data access from IORD/MRD low | t <sub>RDE</sub> | | 120 | ns | | | Data bus float delay from IORD/MRD high | t <sub>RDF</sub> | 0 | 70 | ns | | | Power supply setup time high to RESET low | <sup>t</sup> RSTD | 500 | | ns | | | RESET to first IORD or IOWR | t <sub>RSTS</sub> | tcy | | ns | | | RESET pulse width | <sup>t</sup> astw | 200 | | ns | | | IORD/MRD width | t <sub>RW</sub> | 150 | | ns | | | Address hold time from IOWR/MWR high | t <sub>WA</sub> | 15 | | ns | | | CS hold time high from IOWR/MWR high | twc | 15 | | ns | | | Data hold time from IOWR/MWR high | t <sub>WD</sub> | 20 | | ns | | | IOWR/MWR width | twws | 90 | | ns | | | Access recovery time | | 125 | | ns | | # **Timing Waveforms** # Memory-to-Memory Transfer 5B-24 ### Compressed Transfer # Ready ### Slave Mode Write ### Slave Mode Read