# IXDD404PI / 404SI / 404SI-16 4 Amp Dual Low-Side Ultrafast MOSFET Driver ### **Features** - Built using the advantages and compatibility of CMOS and IXYS HDMOS<sup>™</sup> processes - Latch-Up Protected - High Peak Output Current: 4A Peak - Wide Operating Range: 4.5V to 25V - · Ability to Disable Output under Faults - High Capacitive Load Drive Capability: 1800pf - Drive Capability: 1800pF in <15ns - Matched Rise And Fall Times - Low Propagation Delay Time - Low Output Impedance - Low Supply Current - Two identical drivers in single chip # **Applications** - Driving MOSFETs and IGBTs - Limiting di/dt under Short Circuit - Motor Controls - Line Drivers - Pulse Generators - Local Power ON/OFF Switch - Switch Mode Power Supplies (SMPS) - DC to DC Converters - Pulse Transformer Driver - · Class D Switching Amplifiers ## **General Description** The IXDD404 is comprised of two 4 Amp CMOS high speed MOSFET drivers. Each output can source and sink 4 A of peak current while producing voltage rise and fall times of less than 15ns to drive the latest IXYS MOSFETS & IGBT's. The input of the driver is compatible with TTL or CMOS and is fully immune to latch up over the entire operating range. Designed with small internal delays, cross conduction/current shoot-through is virtually eliminated in the IXDD404. Improved speed and drive capabilities are further enhanced by very low, matched rise and fall times. Additionally, each driver in the IXDD404 incorporates a unique ability to disable the output under fault conditions. When a logical low is forced into the Enable input of a driver, both of it's final output stage MOSFETs (NMOS and PMOS) are turned off. As a result, the respective output of the IXDD404 enters a tristate mode and achieves a Soft Turn-Off of the MOSFET/IGBT when a short circuit is detected. This helps prevent damage that could occur to the MOSFET/IGBT if it were to be switched off abruptly due to a dv/dt over-voltage transient. The IXDD404 is available in the standard 8 pin P-DIP (PI), SOP-8 (SI) and SOP-16 (SI-16) packages. Figure 1 - Functional Diagram # **Absolute Maximum Ratings** (Note 1) | Parameter | Value | |---------------------------|----------------------------| | Supply Voltage | 25 V | | All Other Pins | -0.3 V to $V_{CC}$ + 0.3 V | | Junction Temperature | 150 °C | | Storage Temperature | -65 °C to 150 °C | | Lead Temperature (10 sec) | 300 °C | # **Operating Ratings** | Parameter | Value | |----------------------------------------|----------------------| | Operating Temperature Range | -40 °C to 85 °C | | Thermal Impedance (To Ambient) | | | 8 Pin PDIP (PI) ( $\theta_{JA}$ ) | 120 <sup>O</sup> C/W | | 8 Pin SOIC (SI) $(\theta_{JA})$ | 110 °C/W | | 16 Pin SOIC (SI-16) (θ <sub>JA</sub> ) | 110 °C/W | ## **Electrical Characteristics** Unless otherwise noted, $T_A = 25 \,^{\circ}\text{C}$ , $4.5\text{V} \le \text{V}_{\text{CC}} \le 25\text{V}$ . | All voltage me<br><b>Symbol</b> | easurements with respect to GND. Parameter | IXDD404 configured as described <b>Test Conditions</b> | in Test Conditions. A Min | All specification <b>Typ</b> | ations are for one Max | e channel. Units | |---------------------------------|---------------------------------------------|--------------------------------------------------------|---------------------------|------------------------------|-------------------------|------------------| | V <sub>IH</sub> | High input voltage | | 3.5 | | | V | | V <sub>IL</sub> | Low input voltage | | | | 0.8 | V | | V <sub>IN</sub> | Input voltage range | | -5 | | V <sub>CC</sub> + 0.3 | V | | I <sub>IN</sub> | Input current | $0V \le V_{IN} \le V_{CC}$ | -10 | | 10 | μΑ | | V <sub>OH</sub> | High output voltage | , | V <sub>CC</sub> - 0.025 | | | V | | V <sub>OL</sub> | Low output voltage | , | | | 0.025 | V | | R <sub>OH</sub> | Output resistance<br>@ Output high | $I_{OUT} = 10$ mA, $V_{CC} = 18$ V | | 1.5 | 3 | Ω | | R <sub>OL</sub> | Output resistance<br>@ Output Low | $I_{OUT} = 10$ mA, $V_{CC} = 18$ V | | 1.5 | 3 | Ω | | I <sub>PEAK</sub> | Peak output current | V <sub>CC</sub> is 18V | | 4 | | Α | | I <sub>DC</sub> | Continuous output current | | | | 1 | Α | | V <sub>EN</sub> | Enable voltage range | + | - 0.3 | | Vcc + 0.3 | V | | V <sub>ENH</sub> | High En Input Voltage | | 2/3 Vcc | | | V | | V <sub>ENL</sub> | Low En Input Voltage | + | | | 1/3 Vcc | V | | t <sub>R</sub> | Rise time | C <sub>L</sub> =1800pF Vcc=18V | 11 | 12 | 15 | ns | | t <sub>F</sub> | Fall time | C <sub>L</sub> =1800pF Vcc=18V | 12 | 14 | 17 | ns | | t <sub>ONDLY</sub> | On-time propagation delay | C <sub>L</sub> =1800pF Vcc=18V | 33 | 34 | 38 | ns | | t <sub>OFFDLY</sub> | Off-time propagation delay | C <sub>L</sub> =1800pF Vcc=18V | 28 | 30 | 35 | ns | | t <sub>ENOH</sub> | Enable to output high delay time | | | | 30 | ns | | t <sub>DOLD</sub> | Disable to output low Disable delay time | | | | 30 | ns | | V <sub>CC</sub> | Power supply voltage | | 4.5 | 18 | 25 | V | | I <sub>CC</sub> | Power supply current | $V_{IN} = 3.5V$ | | 1 | 3 | mA | | | | $V_{IN} = 0V$ | | 0 | 10 | μΑ | | D | Enoble Dull up Desigter | $V_{IN} = + V_{CC}$ | | 200 | 10 | <u>μΑ</u> | | R <sub>EN</sub> | Enable Pull-up Resistor | | | 200 | | kΩ | ## **Pin Configurations** ## **Pin Description** | SYMBOL | FUNCTION | DESCRIPTION | |--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN A | A Channel Enable | The Channel A enable pin. This pin, when driven low, disables the A Channel, forcing a high impedance state to the A Channel Output. | | IN A | A Channel Input | A Channel Input signal-TTL or CMOS compatible. | | GND | Ground | The system ground pin. Internally connected to all circuitry, this pin provides ground reference for the entire chip. This pin should be connected to a low noise analog ground plane for optimum performance. | | IN B | B Channel Input | B Channel Input signal-TTL or CMOS compatible. | | OUT B | B Channel Output | B Channel Driver output. For application purposes, this pin is connected, through a resistor, to Gate of a MOSFET/IGBT. | | VCC | Supply Voltage | Positive power-supply voltage input. This pin provides power to the entire chip. The range for this voltage is from 4.5V to 25V. | | OUT A | A Channel Output | A Channel Driver output. For application purposes, this pin is connected, through a resistor, to Gate of a MOSFET/IGBT. | | EN B | B Channel Enable | The Channel B enable pin. This pin, when driven low, disables the B Channel, forcing a high impedance state to the B Channel Output. | **Note 1:** Operating the device beyond parameters with listed "absolute maximum ratings" may cause permanent damage to the device. Typical values indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. The guaranteed specifications apply only for the test conditions listed. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD procedures when handling and assembling this component. Figure 2 - Characteristics Test Diagram # **Typical Performance Characteristics** Figure 26 - Typical Application Short Circuit di/dt Limit ## APPLICATIONS INFORMATION #### Short Circuit di/dt Limit A short circuitin a high-power MOSFET such as the IXFN100N20, (20A, 1000V), as shown in Figure 26, can cause the current through the module to flow in excess of 60A for 10µs or more prior to self-destruction due to thermal runaway. For this reason, some protection circuitry is needed to turn off the MOSFET module. However, if the module is switched off too fast, there is a danger of voltage transients occuring on the drain due to Ldi/dt, (where L represents total inductance in series with drain). If these voltage transients exceed the MOSFET's voltage rating, this can cause an avalanche breakdown. The IXDD404 has the unique capability to softly switch off the high-power MOSFET module, significantly reducing these Ldi/dt transients. Thus, the IXDD404 helps to prevent device destruction from *both* dangers; over-current, and avalanche breakdown due to di/dt induced over-voltage transients. The IXDD404 is designed to not only provide ±4A per output under normal conditions, but also to allow it's outputs to go into a high impedance state. This permits the IXDD404 output to control a separate weak pull-down circuit during detected overcurrent shutdown conditions to limit and separately control dvex/dt gate turnoff. This circuit is shown in Figure 27. Referring to Figure 27, the protection circuitry should include a comparator, whose positive input is connected to the source of the IXFD100N20. A low pass filter should be added to the input of the comparator to eliminate any glitches in voltage caused by the inductance of the wire connecting the source resistor to ground. (Those glitches might cause false triggering of the comparator). The comparator's output should be connected to a SRFF(Set Reset Flip Flop). The flip-flop controls both the Enable signal, and the low power MOSFET gate. Please note that CMOS 4000-series devices operate with a $\rm V_{CC}$ range from 3 to 15 VDC, (with 18 VDC being the maximum allowable limit). A low power MOSFET, such as the 2N7000, in series with a resistor, will enable the IXFN100N20 gate voltage to drop gradually. The resistor should be chosen so that the RC time constant will be 100us, where "C" is the Miller capacitance of the IXFN100N20. For resuming normal operation, a Reset signal is needed at the SRFF's input to enable the IXDD404 again. This Reset can be generated by connecting a One Shot circuit between the IXDD408 Input signal and the SRFF restart input. The One Shot will create a pulse on the rise of the IXDD404 input, and this pulse will reset the SRFF outputs to normal operation. When a short circuit occurs, the voltage drop across the lowvalue, current-sensing resistor, (Rs=0.005 Ohm), connected between the MOSFET Source and ground, increases. This triggers the comparator at a preset level. The SRFF drives a low input into the Enable pin disabling the IXDD404 output. The SRFF also turns on the low power MOSFET, (2N7000). In this way, the high-power MOSFET module is softly turned off by the IXDD404, preventing its destruction. Figure 27 - Application Test Diagram # **Supply Bypassing and Grounding Practices, Output Lead inductance** When designing a circuit to drive a high speed MOSFET utilizing the IXDD404, it is very important to keep certain design criteria in mind, in order to optimize performance of the driver. Particular attention needs to be paid to **Supply Bypassing**, **Grounding**, and minimizing the **Output Lead Inductance**. Say, for example, we are using the IXDD404 to charge a 2500pF capacitive load from 0 to 25 volts in 25ns. Using the formula: I= $\Delta V$ C / $\Delta t$ , where $\Delta V$ =25V C=2500pF & $\Delta t$ =25ns we can determine that to charge 2500pF to 25 volts in 25ns will take a constant current of 2.5A. (In reality, the charging current won't be constant, and will peak somewhere around 4A). #### **SUPPLY BYPASSING** In order for our design to turn the load on properly, the IXDD404 must be able to draw this 2.5A of current from the power supply in the 25ns. This means that there must be very low impedance between the driver and the power supply. The most common method of achieving this low impedance is to bypass the power supply at the driver with a capacitance value that is a magnitude larger than the load capacitance. Usually, this would be achieved by placing two different types of bypassing capacitors, with complementary impedance curves, very close to the driver itself. (These capacitors should be carefully selected, low inductance, low resistance, high-pulse current-service capacitors). Lead lengths may radiate at high frequency due to inductance, so care should be taken to keep the lengths of the leads between these bypass capacitors and the IXDD404 to an absolute minimum. #### **GROUNDING** In order for the design to turn the load off properly, the IXDD404 must be able to drain this 2.5A of current into an adequate grounding system. There are three paths for returning current that need to be considered: Path #1 is between the IXDD404 and it's load. Path #2 is between the IXDD404 and it's power supply. Path #3 is between the IXDD404 and whatever logic is driving it. All three of these paths should be as low in resistance and inductance as possible, and thus as short as practical. In addition, every effort should be made to keep these three ground paths distinctly separate. Otherwise, (for instance), the returning ground current from the load may develop a voltage that would have a detrimental effect on the logic line driving the IXDD404. ### **OUTPUT LEAD INDUCTANCE** Of equal importance to Supply Bypassing and Grounding are issues related to the Output Lead Inductance. Every effort should be made to keep the leads between the driver and it's load as short and wide as possible. If the driver must be placed farther than 2" from the load, then the output leads should be treated as transmission lines. In this case, a twisted-pair should be considered, and the return line of each twisted pair should be placed as close as possible to the ground pin of the driver, and connect directly to the ground terminal of the load. ## TTL to High Voltage CMOS Level Translation The enable (EN) input to the IXDD404 is a high voltage CMOS logic level input where the EN input threshold is $1/2\,$ V $_{\rm CC},$ and may not be compatible with 5V CMOS or TTL input levels. The IXDD404 EN input was intentionally designed for enhanced noise immunity with the high voltage CMOS logic levels. In a typical gate driver application, V $_{\rm CC}$ =15V and the EN input threshold at 7.5V, a 5V CMOS logical high input applied to this typical IXDD404 application's EN input will be misinterpreted as a logical low, and may cause undesirable or unexpected results. The note below is for optional adaptation of TTL or 5V CMOS levels. The circuit in Figure 28 alleviates this potential logic level misinterpretation by translating a TTL or 5V CMOS logic input to high voltage CMOS logic levels needed by the IXDD404 EN input. From the figure, $\rm V_{\rm cc}$ is the gate driver power supply, typically set between 8V to 20V, and $\rm V_{\rm DD}$ is the logic power supply, typically between 3.3V to 5.5V. Resistors R1 and R2 form a voltage divider network so that the Q1 base is positioned at the midpoint of the expected TTL logic transition levels. A TTL or 5V CMOS logic low, $V_{TTLLOW}$ =~<0.8V, input applied to the Q1 emitter will drive it on. This causes the level translator output, the Q1 collector output to settle to $V_{CESATQ1} + V_{TTLLOW}$ =<~2V, which is sufficiently low to be correctly interpreted as a high voltage CMOS logic low (<1/3V<sub>CC</sub>=5V for $V_{CC}$ =15V given in the IXDD404 data sheet.) A TTL high, $V_{\text{TTLHIGH}} = > \sim 2.4 \text{V}$ , or a 5V CMOS high, $V_{\text{5VCMOSHIGH}} = \sim > 3.5 \text{V}$ , applied to the EN input of the circuit in Figure 28 will cause Q1 to be biased off. This results in Q1 collector being pulled up by R3 to $V_{\text{cc}} = 15 \text{V}$ , and provides a high voltage CMOS logic high output. The high voltage CMOS logical EN output applied to the IXDD404 EN input will enable it, allowing the gate driver to fully function as a $\pm 4$ Amp output driver. The total component cost of the circuit in Figure 28 is less than \$0.10 if purchased in quantities >1K pieces. It is recommended that the physical placement of the level translator circuit be placed close to the source of the TTL or CMOS logic circuits to maximize noise rejection. Figure 28 - TTL to High Voltage CMOS Level Translator | Santa clara, ca 95054 XX=+/01 ANGLE=+/-5 SACLE: 4 X APR: | | | 0 11 | J/10 0. | O 11 1 | J11 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|----------| | | REV | DATE | ECN NO | | DESCRIPTIO | DN | | APR | | 8 7 6 5 | | SYM A A1 B C D E e H h L | INCH<br>MIN<br>.053<br>.004<br>.013<br>.008<br>.189<br>.150<br>.0501<br>.228<br>.010 | MAX<br>.069<br>.010<br>.020<br>.010<br>.197<br>.157 | MILLIN<br>MIN<br>1.35<br>0.10<br>0.33<br>0.19<br>4.80<br>3.80<br>1.27<br>5.80<br>0.25<br>0.40 | METERS MAX 1.75 0.25 0.51 0.25 5.00 4.00 BSC 6.20 0.50 1.27 8° | | | | NOTE: This draw | | ¤<br>will me | et all dim | h X | , i | nt of JE | DEC MS-012 AA. | | | IXYS Corp 3540 Bassett IS. Softo Corp, CA 95654 Sept 9565 | K. F | R. Choi | | | OUTLIN<br>(.150"W | | DRAWING NO<br>CO 0044 | REV<br>0 | **NOTE:** Mounting or solder tabs on all packages are connected to ground IXYS Corporation 3540 Bassett St; Santa Clara, CA 95054 Tel: 408-982-0700; Fax: 408-496-0670 e-mail: sales@ixys.net 10 IXYS Semiconductor GmbH Edisonstrasse15; D-68623; Lampertheim Tel: +49-6206-503-0; Fax: +49-6206-503627 e-mail: marcom@ixys.de Directed Energy, Inc. An IXYS Company 2401 Research Blvd. Ste. 108, Ft. Collins, CO 80526 Tel: 970-493-1901; Fax: 970-493-1903 e-mail: deiinfo@directedenergy.com