# **CPLDs Designed for Migration** ### **Features** - · High density - -30K to 100K usable gates - 512 to 1536 macrocells - -136 to 302 maximum I/O pins - Eight dedicated inputs including four clock pins and four global I/O control signal pins; four JTAG interface pins for reconfigurability/boundary scan - Embedded memory - 16-Kb to 48-Kb embedded dual-port channel memory - 125-MHz in-system operation - AnyVolt<sup>™</sup> interface - -3.3V and 2.5V V<sub>CC</sub> operation - -3.3V, 2.5V and 1.8V I/O capability - Low-power operation - 0.18-mm 6-layer metal SRAM-based logic process - Full-CMOS implementation of product term array - Simple timing model - No penalty for using full 16 product terms/macrocell - No delay for single product term steering or sharing - Flexible clocking - Four synchronous clocks per device - Locally generated product term clock - Clock polarity control at each register - Carry-chain logic for fast and efficient arithmetic operations - Multiple I/O standards supported - LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI - Compatible with NoBL™, ZBT™, and QDR™ SRAMs - Programmable slew rate control on each I/O pin - User-programmable Bus Hold capability on each I/O pin - Fully 3.3V PCI-compliant (as per PCI spec rev. 2.2) - Compact PCI hot swap ready - Multiple package/pinout offering across all densities - -208 to 484 pins in PQFP and FBGA packages - Simplifies design migration across density - In-System Reprogrammable<sup>™</sup> (ISR<sup>™</sup>) - JTAG-compliant on-board configuration - Design changes do not cause pinout changes - IEEE1149.1 JTAG boundary scan - Pin-to-pin-compatible with Cypress's high-end Delta39K™ CPLDs allowing easy migration path to - More embedded memory - Spread Aware™ PLL - Higher density and higher speed devices - High speed I/O standards and more ### Development Software - Warp<sup>®</sup> - IEEE 1076/1164 VHDL or IEEE 1364 Verilog context sensitive editing - Active-HDL FSM graphical finite state machine editor - Active-HDL SIM post-synthesis timing simulator - Architecture Explorer for detailed design analysis - Static Timing Analyzer for critical path analysis - Available on Windows 98™. Windows NT™. Windows ME™, Windows 2000™, and Sun Solaris™ 2.5 and later for \$99 - Supports all Cypress programmable logic products ## Quantum38K™ ISR CPLD Family Members | Device | Typical Gates <sup>[1]</sup> | Macrocells | Channel<br>memory<br>(Kb) | MaximumI/O<br>Pins | f <sub>MAX2</sub><br>(MHz) | Speed — t <sub>PD</sub><br>Pin-to-Pin<br>(ns) | Standby I <sub>CC</sub> <sup>[2]</sup><br>T <sub>A</sub> =25×C<br>3.3/2.5V | |--------|------------------------------|------------|---------------------------|--------------------|----------------------------|-----------------------------------------------|----------------------------------------------------------------------------| | 38K30 | 16K-48K | 512 | 16 | 174 | 125 | 10 | 5 mA | | 38K50 | 23K-72K | 768 | 24 | 218 | 125 | 10 | 5 mA | | 38K100 | 46K-144K | 1536 | 48 | 302 | 125 | 10 | 10 mA | ### Notes: Upper limit of typical gates is calculated by assuming that only 50% of the channel memory is used. Standby $I_{\rm CC}$ values are with no output load and stable inputs. Page 2 of 45 # Quantum38K Speed Bins[3] | Device | 125 | 83 | |--------|-----|----| | 38K30 | X | X | | 38K50 | Х | Х | | 38K100 | Х | X | # **Device Package Offering and I/O Count Including Dedicated Clock and Control Inputs** | Device | 208-EQFP<br>28x28 mm<br>0.5-mm pitch | 256-FBGA<br>17x17 mm<br>1.0-mm pitch | 484-FBGA<br>23x23 mm<br>1.0-mm pitch | |--------|--------------------------------------|--------------------------------------|--------------------------------------| | 38K30 | 136 | 174 | | | 38K50 | 136 | 180 | 218 | | 38K100 | 136 | 180 | 302 | ### Note: Speed bins shown here are for commercial operating ranges. Please refer to the Quantum38K Part Numbers (Ordering Information) on page 24 for industrial-range speed bins. Figure 1. Quantum38K100 Block Diagram (3 Rows x 4 Columns) with I/O Bank Structure # **General Description** The Quantum38K family, based on a 0.18-mm, six-layer metal CMOS logic process, offers a wide range of solutions at very high system performance. With devices ranging from 512 to 1536 macrocells, Quantum38K is the highest density CPLD in the market besides Cypress's Delta39K. Specifically designed to address high-volume communication applications, this family also integrates Cypress's dual-port memory technology onto a CPLD. The architecture is based on Logic Block Clusters (LBC) that are connected by Horizontal and Vertical (H&V) routing channels. Each LBC features eight individual Logic Blocks (LB). Adjacent to each LBC is a channel memory block, which can be accessed directly from the I/O pins. These channel memory blocks are highly configurable and can be cascaded in width and depth. See *Figure 1* for a block diagram of the Quantum38K architecture. All the members of the Quantum38K family have Cypress's highly regarded In-System Reprogrammability (ISR) feature, which simplifies both design and manufacturing flows, thereby reducing costs. The ISR feature provides the ability to reconfigure the devices without having design changes cause pinout or timing changes in most cases. The Cypress ISR function is implemented through a JTAG-compliant serial interface. Data is shifted in and out through the TDI and TDO pins respectively. Superior routability, simple timing, and the ISR allows users to change existing logic designs while simultaneously fixing pinout assignments and maintaining system performance. The entire family features JTAG for ISR and boundary scan, and is compatible with the PCI Local Bus specification, meeting the electrical and timing requirements. The Quantum38K family also features user programmable bus-hold and slew rate control capabilities on each I/O pin. ### **AnyVolt Interface** All Quantum38K devices feature an on-chip regulator, which accepts 3.3V or 2.5V on the $V_{CC}$ supply pins and steps it down to 1.8V internally, the voltage level at which the core operates. With Quantum38K's AnyVolt technology, the I/O pins can be connected to either 1.8V 2.5V, or 3.3V. All Quantum38K devices are 3.3V tolerant regardless of $V_{\rm CCIO}$ or $V_{\rm CC}$ settings. | Device | V <sub>CC</sub> | V <sub>CCIO</sub> | |--------|-----------------|----------------------| | 38K | 3.3V or 2.5V | 3.3V or 2.5V or 1.8V | ### **Global Routing Description** The routing architecture of the Quantum38K is made up of H&V routing channels. These routing channels allow signals from each of the Quantum38K architectural components to communicate with one another. In addition to the horizontal and vertical routing channels that interconnect the I/O banks, channel memory blocks, and logic block clusters, each LBC contains a Programmable Interconnect Matrix (PIM<sup>TM</sup>), which is used to route signals among the logic blocks. Figure 2 is a block diagram of the routing channels that interface within the Quantum38K architecture. The LBC is exactly the same for every member of the Quantum38K CPLD family. ### Logic Block Cluster (LBC) The Quantum38K architecture consists of several logic block clusters, each of which have eight Logic Blocks (LB) connected via a PIM, as shown in *Figure 3*. All LBCs interface with each other via horizontal and vertical routing channels. Figure 2. Quantum38K Routing Interface Figure 3. Quantum38K Logic Block Cluster Diagram ### Logic Block (LB) The logic block is the basic building block of the Quantum38K architecture. It consists of a product term array, an intelligent product-term allocator, and 16 macrocells. ### **Product Term Array** Each logic block features a 72 x 83 programmable product term array. This array accepts 36 inputs from the PIM. These inputs originate from device pins and macrocell feedbacks as well as channel memory feedbacks. Active LOW and active HIGH versions of each of these inputs are generated to create the full 72-input field. The 83 product terms in the array can be created from any of the 72 inputs. Of the 83 product terms, 80 are for general-purpose use for the 16 macrocells in the logic block. Two of the remaining three product terms in the logic block are used as asynchronous set and asynchronous reset product terms. The final product term is the Product Term clock (PTCLK) and is shared by all 16 macrocells within a logic block. ### **Product Term Allocator** Through the product term allocator, *Warp* software automatically distributes the 80 product terms as needed among the 16 macrocells in the logic block. The product term allocator provides two important capabilities without affecting performance: product term steering and product term sharing. ### Product Term Steering Product term steering is the process of assigning product terms to macrocells as needed. For example, if one macrocell requires ten product terms while another needs just three, the product term allocator will "steer" ten product terms to one macrocell and three to the other. On Quantum38K devices, product terms are steered on an individual basis. Any number between 1 and 16 product terms can be steered to any macrocell. ### Product Term Sharing Product term sharing is the process of using the same product term among multiple macrocells. For example, if more than one function has one or more product terms in its equation that are common to other functions, those product terms are only programmed once. The Quantum38K product term allocator allows sharing across groups of four macrocells in a variable fashion. The software automatically takes advantage of this capability so that the user does not have to intervene. Note that neither product term sharing nor product term steering have any effect on the speed of the product. All steering and sharing configurations have been incorporated in the timing specifications for the Quantum38K devices. ### Macrocell Within each logic block there are 16 macrocells. Each macrocell accepts a sum of up to 16 product terms from the product term array. The sum of these 16 product terms can be output in either registered or combinatorial mode. *Figure 4* displays the block diagram of the macrocell. The register can be asynchronously preset or asynchronously reset at the macrocell level with the separate preset and reset product terms. Each of these product terms features programmable polarity. This allows the registers to be preset or reset based on an AND expression or an OR expression. An XOR gate in the Quantum38K macrocell allows for many different types of equations to be realized. It can be used as a polarity mux to implement the true or complement form of an equation in the product term array or as a toggle to turn the D flip-flop into a T flip-flop. The carry-chain input mux allows additional flexibility for the implementation of different types of logic. The macrocell can utilize the carry chain logic to implement adders, subtractors, magnitude comparators, parity tree, or even generic XOR logic. The output of the macrocell is either registered or combinatorial. ### Carry Chain Logic The Quantum38K macrocell features carry chain logic which is used for fast and efficient implementation of arithmetic operations. The carry logic connects macrocells in up to four logic blocks for a total of 64 macrocells. Effective data path operations are implemented through the use of carry-in arithmetic, which drives through the circuit quickly. *Figure 4* shows that the carry chain logic within the macrocell consists of two product terms (CPT0 and CPT1) from the PTA and an input carry-in for carry logic. The inputs to the carry chain mux are connected directly to the product terms in the PTA. The output of the carry chain mux generates the carry-out for the next macrocell in the logic block as well as the local carry input that is connected to an input of the XOR input mux. Carry-in and a configuration bit are inputs to an AND gate. This AND gate provides a method of segmenting the carry chain in any macrocell in the logic block. ### Macrocell Clocks Clocking of the register is highly flexible. Four global synchronous clocks (GCLK[3:0]) and a Product Term clock (PTCLK) are available at each macrocell register. Furthermore, a clock polarity mux within each macrocell allows the register to be clocked on the rising or the falling edge (see macrocell diagram in *Figure 4*). ### PRESET/RESET Configurations The macrocell register can be asynchronously preset and reset using the PRESET and RESET mux. Both signals are active high and can be controlled by either of two Preset/Reset product terms (PRC[1:0] in *Figure 4*) or GND. In situations where the PRESET and RESET are active at the same time, RESET takes priority over PRESET. Figure 4. Quantum38K Macrocell ### **Embedded Memory** The Quantum38K architecture includes an embedded channel memory block at each crossing point of horizontal and vertical routing channels. The channel memory is a 4096-bit memory block that can be configured as asynchronous or synchronous Single-Port RAM, Dual-Port RAM, or Read-Only memory (ROM). The memory organization is configurable as 4Kx1, 2Kx2, 1Kx4, or 512x8. Data, address, and control inputs to the channel memory are driven from horizontal and vertical routing channels. All data logic outputs drive dedicated tracks in the horizontal and vertical routing channels. The clocks for the channel memory block are selected from four global clocks and pin inputs from the horizontal and vertical channels. The clock muxes also include a polarity mux for each clock so that the user can choose an inverted clock. ### Dual-Port (Channel Memory) Configuration Each port has distinct address inputs, as well as separate data and control inputs that can be accessed simultaneously. The inputs to the Dual-Port memory are driven from the horizontal and vertical routing channels. The data outputs drive dedicated tracks in the routing channels. The interface to the routing is such that Port A of the Dual-Port interfaces primarily with the horizontal routing channel and Port B interfaces primarily with the vertical routing channel. The clocks for each port of the Dual-Port configuration are selected from four global clocks and two local clocks. One local clock is sourced from the horizontal channel and the other from the vertical channel. The data outputs of the dual-port memory can also be registered. Clocks for the output registers are also selected from four global clocks and two local clocks. One clock polarity mux per port allows the use of true or complement polarity for input and output clocking purposes. ### Arbitration The Dual-Port configuration of the Channel Memory Block provides arbitration when both ports access the same address at the same time. Depending on the memory operations being attempted, one port always gets priority. See *Table 1* for details on which port gets priority for read and write operations. An active-LOW 'Address Match' signal is generated when an address collision occurs. Table 1. Arbitration Result: Address Match Signal Becomes Active | Port A | Port B | Result of<br>Arbitration | Comment | |--------|--------|--------------------------|------------------------------------------------------------------------------------------------------------------------------| | Read | Read | No arbitration required | Both ports read at the same time | | Write | Read | Port A gets<br>priority | If Port B requests first then it will read the current data. The output will then change to the newly written data by Port A | | Read | Write | Port B gets<br>priority | If Port A requests first then it will read the current data. The output will then change to the newly written data by Port B | | Write | Write | Port A gets priority | Port B is blocked until Port A is finished writing | ### Channel Memory Initialization The channel memory powers up in an undefined state, but is set to a user-defined known state during configuration. To facilitate the use of look-up-table (LUT) logic and ROM applications, the channel memory blocks can be initialized with a given set of data when the device is configured at power up. For LUT and ROM applications, the user cannot write to memory blocks. ### **Channel Memory Routing Interface** Similar to LBC outputs, the channel memory blocks feature dedicated tracks in the horizontal and vertical routing channels for the data outputs and the flag outputs, as shown in *Figure 5*. This allows the channel memory blocks to be expanded easily. These dedicated lines can be routed to I/O pins as chip outputs or to other logic block clusters to be used in logic equations. Figure 5. Block Diagram of Channel Memory Block ### I/O Banks The Quantum38K interfaces the horizontal and vertical routing channels to the pins through I/O banks. There are eight I/O banks per device as shown in *Figure 6*, and all I/Os from an I/O bank are located in the same section of a package for PCB layout convenience. Figure 6. Quantum38K I/O Bank Block Diagram Quantum38K devices support True Vertical Migration™, i.e., for each package type, Quantum38K devices of different densities keep given pins in the same I/O banks. This allows for easy and simple implementation of multiple I/O standards during the design and prototyping phase, before a final density has been determined. Each I/O bank contains several I/O cells, and each I/O cell contains an input/output register, an output enable register, programmable slew rate control and programmable bus hold control logic. Each I/O cell drives a pin output of the device; the cell also supplies an input to the device that connects to a dedicated track in the associated routing channel. Each I/O bank can use any supported I/O standard by supplying appropriate $V_{\rm CCIO}$ voltages. All the $V_{\rm CCIO}$ pins in an I/O bank must be connected to the same $V_{\rm CCIO}$ voltage. This requirement restricts the number of I/O standards supported by an I/O bank at any given time. The number of I/Os which can be used in each I/O bank depend on the type of I/O standards and the number of $V_{\rm CCIO}$ and GND pins being used. This restriction is derived from the electromigration limit of the $V_{\rm CCIO}$ and GND bussing on the chip. Please refer to the note on page 14 and the application note titled "Delta39K Family Device I/O Standards and Configurations" for details. ### I/O Cell Figure 7 is a block diagram of the Quantum38K I/O cell. The I/O cell contains a three-state input buffer, an output buffer, and a register that can be configured as an input or output register. The output buffer has a slew rate control option that can be used to configure the output for a slower slew rate. The input of the device and the pin output can each be configured as registered or combinatorial; however, only one path can be configured as registered in a given design. The output enable can be selected from one of the four global I/O control signals or from one of two Output Control Channel (OCC) signals. The output enable can be configured as always enabled or always disabled or it can be controlled by one of the remaining inputs to the mux. The selection is done via a mux that includes $V_{\rm CC}$ and GND as inputs. ## I/O Signals There are four dedicated inputs (GCTL[3:0]) that are used as Global I/O Control Signals available to every I/O cell. These global I/O control signals may be used as output enables, register resets and register clock enables as shown in *Figure 7*. These global control signals, driven from four dedicated pins, can only be used as active-high signals and are available only to the I/O cells thereby implementing fast resets, register and output enables. In addition, there are six Output Control Channel (OCC) signals available to each I/O cell. These control signals may be used as output enables, register resets and register clock enables as shown in *Figure 7*. Unlike global control signals, these OCC signal can be driven from internal logic or and I/O pin. One of the four global clocks can be selected as the clock for the I/O cell register. The clock mux output is an input to a clock polarity mux that allows the input/output register to be clocked on either edge of the clock. ## **IO Standards** | I/O Standard | V <sub>CCIO</sub> | |----------------------|-------------------| | LVTTL (2 mA – 24 mA) | 3.3V | | LVCMOS | 3.3V | | LVCMOS3 | 3.0V | | LVCMOS2 | 2.5V | | LVCMOS18 | 1.8V | | 3.3V PCI | 3.3V | ### Slew Rate Control The ouput buffer has a slew rate control option. This allows the output buffer to slew at a fast rate (3 V/ns) or a slow rate (1 V/ns). All I/Os default to fast slew rate. For designs concerned with meeting FCC emissions standards the slow edge provides for lower system noise. For designs requiring very high performance the fast edge rate provides maximum system performance. ### Programmable Bus Hold On each I/O pin, user-programmable-bus-hold is included. Bus-hold, which is an improved version of the popular internal pull-up resistor, is a weak latch connected to the pin that does not degrade the device's performance. As a latch, bus-hold maintains the last state of a pin when the pin is placed in a high-impedance state, thus reducing system noise in bus-interface applications. Bus-hold additionally allows unused device pins to remain unconnected on the board, which is particularly useful during prototyping as designers can route new signals to the device without cutting trace connections to V<sub>CC</sub> or GND. For more information, see the application note "Understanding Bus-Hold–A Feature of Cypress CPLDs". Figure 7. Block Diagram of I/O Cell ### Clocks Quantum38K has four dedicated clock input pins (GCLK[3:0]) to accept system clocks. The global clock tree for a Quantum38K device is driven by the dedicated clock pins, consisting of four global clocks that go to every macrocell, memory block, and I/O cell. ### Clock Tree Distribution The clock tree distributes the four global clocks to every cluster, channel memory, and I/O block on the die. The global clock tree is designed such that the clock skew is minimized while maintaining an acceptable clock delay. ## CompactPCI Hot Swap CompactPCI Hot Swap specification allows the removal and insertion of cards into CompactPCI sockets without switching-off the bus. Quantum38K CPLDs can be used as a CompactPCI host or target on these cards. This feature is useful in telecommunication and networking applications as it allows implementation of high availability systems, where repairs and upgrades can be done without downtime. Quantum38K CPLDs are CompactPCI Hot Swap Ready per CompactPCI Hot Swap specification R1.0, with the following exception: The I/O cells do not provide bias voltage support. External resistors can be used to achieve this per section 3.1.3.1 of the CompactPCI Hot Swap specification R2.0. A simple board-level solution is provided in the application note titled "Hot-Swapping Delta39K and Quantum38K CPLDs." # Family, Package, and Density Migration in Quantum38K CPLDs The Quantum38K CPLDs combine dense logic with embedded communications memory. Further design flexibility is added by the easy migration options available between different packages, densities and even between Quantum38K and Delta39K CPLD families. By making each package offering of Quantum38K CPLD pin-to-pin compatible with packages of Delta39K CPLD, a seamless migration path is offered to the users of Quantum38K CPLDs as their design needs grow. Delta39K CPLDs offer following enhancements: - More embedded memory - Spread Aware PLL - High-speed I/Os (GTL+, SSTL+, HSTL etc.) - Higher density devices (up to 200K or 3072 macrocells) - Higher speed devices (up to 233 MHz) - Dedicated FIFOs with built-in flag logic - -1.8V operation - Self-boot (one chip) solution eliminates need of a boot EEPROM. For details on Delta39K CPLD family refer to the data sheet titled *Delta39K ISR CPLD family*. This migration flexibility makes changes or additions to designs simple even after PCB layout. It also provides the ability for experimental designs to be used on production PCBs. Please refer to the application note titled "Family, Package, and Density Migration in Delta39K and Quantum38K CPLDs". ### **Timing Model** One important feature of the Quantum38K family is the simplicity of its timing. All combinatorial and registered/synchronous delays are worst case and system performance is static (as shown in the AC specs section) as long as data is routed through the same horizontal and vertical channels. Figure 8 illustrates the true timing model for the 38K100 devices. For synchronous clocking of macrocells, a delay is incurred from macrocell clock to macrocell clock of separate Logic Blocks within the same cluster, as well as separate Logic Blocks within different clusters. This is respectively shown as t<sub>SCS</sub> and t<sub>SCS2</sub> in *Figure 8*. For combinatorial paths, any input to any output (from corner to corner on the device), incurs a worst-case delay in the 38K100 regardless of the amount of logic or which horizontal and vertical channels are used. This is the t<sub>PD</sub> shown in *Figure 8*. For synchronous systems, the input set-up time to the output macrocell register and the clock to output time are shown as the parameters t<sub>MCS</sub> and t<sub>MCCO</sub> shown in the Figure 8. These measurements are for any output and synchronous clock, regardless of the logic placement. The Quantum38K features: - no dedicated vs. I/O pin delays - no penalty for using 0-16 product terms - · no added delay for steering product terms - · no added delay for sharing product terms - no output bypass delays. The simple timing model of the Quantum38K family eliminates unexpected performance penalties. ### IEEE 1149.1-compliant JTAG Operation The Quantum38K family has an IEEE 1149.1 JTAG interface for both Boundary Scan and ISR operations. Four dedicated pins are reserved on each device for use by the Test Access Port (TAP). ### Boundary Scan The Quantum38K family supports Bypass, Sample/Preload, Extest, Intest, Idcode and Usercode boundary scan instructions. The JTAG interface is shown in *Figure 9*. ### In-System Reprogramming (ISR) In-System Reprogramming is the combination of the capability to program or reprogram a device on-board, and the ability to support design changes without changing the system timing or device pinout. This combination means design changes during debug or field upgrades do not cause board respins. The Quantum38K family implements ISR by providing a IEEE std 1149.1 JTAG compliant interface for on-board configuration. Robust routing resources offer pinout flexibility and a simple timing model provides consistent system performance. ### Configuration Quantum38K is a SRAM based volatile device family that uses Cypress's CY3LV series of CPLD boot EEPROM to store configuration data. Please refer to the data sheet titled "CPLD Boot EEPROM" and the application note titled "Configuring Delta39K/Quantum38K" for more details on configuration and interface set-up between Quantum38K and CPLD boot PROM. These documents can be found at http://www.cypress.com. For Quantum38K design, configuration is defined as the loading of a user's design into the volatile Quantum38K die. Programming, on the other hand, is the loading of a user's design into the serial boot PROM. Device configuration can begin in two ways. It can be initiated by toggling the *Reconfig* pin from LOW to HIGH, or by issuing the appropriate IEEE std 1149.1 JTAG instruction to the Quantum38K device via the JTAG interface. There are two IEEE std 1149.1 JTAG instructions that initiate configuration of the Quantum38K. The *Self Config* instruction causes the Quantum38K to (re)configure with data stored in the serial boot PROM. The *Load Config* instruction causes the Quantum38K to (re)configure according to data provided by other sources such as a PC, automatic test equipment (ATE), or an embedded micro-controller/processor via the JTAG interface. There are two configuration options available for issuing the IEEE std 1149.1 JTAG instructions to the Quantum38K. The first method is to use a PC with the C3 ISR programming cable and software. With this method, the ISR pins of the Quantum38K devices in the system are routed to a connector at the edge of the printed circuit board. The C3 ISR Figure 8. Timing Model for 38K100 Device programming cable is then connected between the PC and this connector. A simple configuration file instructs the ISR software of the programming operations to be performed on the Quantum38K devices in the system. The ISR software then automatically completes all of the necessary data manipulations required to accomplish configuration, reading, verifying, and other ISR functions. For more information on the Cypress ISR interface, see the ISR Programming Kit data sheet (CY3900i). The second configuration option for the Quantum38K is to utilize the embedded controller or processor that already exists in the system. The Quantum38K ISR software assists in this method by converting the device HEX file into the ISR serial stream that contains the ISR instruction information and the addresses and data of locations to be configured. The embedded controller then simply directs this ISR stream to the chain of Quantum38K devices to complete the desired reconfiguration or diagnostic operations. Contact your local sales office for information on availability of this option. ### **Programming** There are multiple methods available for programming the serial boot PROM. The first method uses Cypress's CYDH2200E CPLD Boot PROM Programming Kit to program via a two-wire interface. The second method is through third-party programmers. Programming support for CY3LV series of boot PROMs is available on a wide variety of third-party programmers. All major programmers (including BP Micro, Data I/O, System General, Hi-Lo) support boot PROM programming. Figure 9. JTAG Interface # **Development Software Support** # Warp Warp is a state-of-the-art design environment for designing with Cypress programmable logic. Warp utilizes a subset of IEEE 1076/1164 VHDL and IEEE 1364 as the Hardware Description Language (HDL) for design entry. Warp accepts VHDL or Verilog input, synthesizes and optimizes the entered design, and outputs a configuration bitstream for the desired Quantum38K device. For simulation, Warp provides a graphical waveform simulator as well as VHDL and Verilog Timing Models. VHDL and Verilog are open, powerful, non-proprietary Hardware Description Languages (HDLs) that are standards for behavioral design entry and simulation. HDL allows designers to learn a single language that is useful for all facets of the design process. # Quantum38K™ ISR™ **CPLD Family** | Maximum Ratings | | |------------------------------------------------------------|-------------------------| | (Above which the useful life may be implines, not tested.) | paired. For user guide- | | Storage Temperature | 65°C to +150°C | | Soldering Temperature | 220°C | | Ambient Temperature with Power Applied | 40°C to +85°C | | Junction Temperature | 135°C | | V <sub>CC</sub> to Ground Potential | 0.5V to 4.6V | |-----------------------------------------|-------------------------| | V <sub>CCIO</sub> to Ground Potential | 0.5V to 4.6V | | DC Voltage Applied to Outputs in High-Z | State $-0.5V$ to $4.5V$ | | DC Input voltage | 0.5V to 4.5V | | DC Current into Outputs | ±20 mA | | Static Discharge Voltage | | | (per JEDEC EIA/JESD22-A114A) | > 2001V | | Latch-up Current | > 200 mA | # Operating Range<sup>[4]</sup> | Range | Ambient<br>Temperature | Junction<br>Temperature | Output<br>Condition | V <sub>CCIO</sub> | v <sub>cc</sub> | V <sub>CCJTAG</sub> /<br>V <sub>CCCNFG</sub> | |------------|------------------------|-------------------------|---------------------|-------------------|--------------------|----------------------------------------------| | Commercial | 0°C to +70°C | 0°C to +85°C | 3.3V | $3.3V \pm 0.3V$ | $3.3V \pm 0.3V$ or | Same as | | | | | 2.5V | 2.5V ± 0.2V | 2.5V ± 0.2V | V <sub>CCIO</sub> | | | | | 1.8V | 1.8 ± 0.15V | | | | Industrial | -40°C to +85°C | -40°C to +100°C | 3.3V | 3.3V ± 0.3V | | | | | | | 2.5V | 2.5V ± 0.2V | | | | | | | 1.8V | 1.8 ± 0.15V | | | # **DC Characteristics** | | | | V <sub>CCIO</sub> | = 3.3V | V <sub>CCIO</sub> | = 2.5V | V <sub>CCIO</sub> | = 1.8V | | |--------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------|-------------------|--------|-------------------|--------|-------------------|--------|------| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>DRINT</sub> | Data Retention V <sub>CC</sub> Voltage (config data may be lost below this) | | 1.5 | | 1.5 | | 1.5 | | V | | V <sub>DRIO</sub> | Data Retention V <sub>CCIO</sub> Voltage (config data may be lost below this) | | 1.2 | | 1.2 | | 1.2 | | V | | I <sub>IX</sub> <sup>[5]</sup> | Input Leakage Current | $GND \le V_1 \le 3.6V$ | -10 | 10 | -10 | 10 | -10 | 10 | μΑ | | l <sub>OZ</sub> | Output Leakage Current | $GND \leq V_O \leq V_CCIO$ | -10 | 10 | -10 | 10 | -10 | 10 | μΑ | | I <sub>OS</sub> <sup>[6]</sup> | Output Short Circuit Current | V <sub>CCIO</sub> = Max., V <sub>OUT</sub> = 0.5V | | -160 | | -160 | | -160 | μΑ | | I <sub>BHL</sub> | Input Bus Hold LOW Sustaining Current | $V_{CC} = Min., V_{PIN} = V_{IL}$ | +40 | | +30 | | +25 | | μΑ | | I <sub>BHH</sub> | Input Bus Hold HIGH Sustaining Current | $V_{CC} = Min., V_{PIN} = V_{IH}$ | -40 | | -30 | | -25 | | μΑ | | I <sub>BHLO</sub> | Input Bus Hold LOW Overdrive Current | V <sub>CC</sub> = Max. | | +250 | | +200 | | +150 | μΑ | | I <sub>BHHO</sub> | Input Bus Hold HIGH Overdrive<br>Current | V <sub>CC</sub> = Max. | | -250 | | -200 | | -150 | μΑ | | | | | V <sub>CC</sub> = 3.3 V/2.5V | | | |------------------|-----------------|--------|------------------------------|-----|------| | Parameter | Description | Device | Min. | Max | Unit | | I <sub>CC0</sub> | Standby Current | 38K30 | | 20 | mA | | | | 38K50 | | 20 | mA | | | | 38K100 | | 30 | mA | The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Input Leakage current is ±10 μA for all the pins on all the Quantum38K package except the following pins in Quantum 38K100 packages: The input leakage current spec for these pins in ±200 μA. | Quantum 38K100 | | | | | | |----------------|--------|--|--|--|--| | Package | Pins | | | | | | 484-FBGA | B8, G9 | | | | | <sup>6.</sup> Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V<sub>OUT</sub> = 0.5V has been chosen to avoid test problems caused by tester ground degradation. Tested initially and after any design or process changes that may affect this parameter. # Capacitance | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|------------------------------------------|-----------------------------------------------------|------|------|------| | C <sub>I/O</sub> | Input/Output Capacitance | V <sub>in</sub> =V <sub>CCIO</sub> @ f = 1 MHz 25°C | | 10 | pF | | C <sub>CLK</sub> | Clock Signal Capacitance | V <sub>in</sub> =V <sub>CCIO</sub> @ f = 1 MHz 25°C | 5 | 12 | pF | | C <sub>PCI</sub> | PCI-compliant <sup>[7]</sup> Capacitance | V <sub>in</sub> =V <sub>CCIO</sub> @ f = 1 MHz 25°C | | 8 | pF | # DC Characteristics<sup>[8]</sup> (IO) | | | V | <sub>OH</sub> (V) | Vo | <sub>L</sub> (V) | V <sub>IH</sub> | (V) | V | ' <sub>IL</sub> (V) | |--------------------------|--------------------------|---------------------|--------------------------|---------------------|---------------------------|-----------------------|------------------------|-------|-----------------------| | Input/Output<br>Standard | V <sub>CCIO</sub><br>(V) | @ l <sub>oH</sub> = | V <sub>OH</sub> (min.) | @ l <sub>oL</sub> = | V <sub>OL</sub><br>(max.) | Min. | Max. | Min. | Max. | | LVTTL – 2 mA | 3.3 | –2 mA | 2.4 | 2 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | V8.0 | | LVTTL – 4 mA | 3.3 | –4 mA | 2.4 | 4 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVTTL – 6 mA | 3.3 | −6 mA | 2.4 | 6 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVTTL – 8 mA | 3.3 | –8 mA | 2.4 | 8 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVTTL – 12 mA | 3.3 | –12 mA | 2.4 | 12 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVTTL – 16 mA | 3.3 | –16 mA | 2.4 | 16 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVTTL – 24 mA | 3.3 | –24 mA | 2.4 | 24 mA | 0.4 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVCMOS | 3.3 | –0.1 mA | V <sub>CCIO</sub> -0.2v | 0.1 mA | 0.2 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVCMOS3 | 3.0 | –0.1 mA | V <sub>CCIO</sub> -0.2v | 0.1mA | 0.2 | 2.0 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.8V | | LVCMOS2 | 2.5 | –0.1 mA | 2.1 | 0.1 mA | 0.2 | 1.7 V | V <sub>CCIO</sub> +0.3 | -0.3V | 0.7V | | | | –1.0 mA | 2.0 | 1.0 mA | 0.4 | | | | | | | | –2.0 mA | 1.7 | 2.0 mA | 0.7 | | | | | | LVCMOS18 | 1.8 | –0.1 mA | V <sub>CCIO</sub> -0.2v | 0.1 mA | 0.2 | 0.65V <sub>CCIO</sub> | V <sub>CCIO</sub> +0.3 | -0.3V | 0.35V <sub>CCIO</sub> | | LVCIVIOSTO | | –2 mA | V <sub>CCIO</sub> -0.45v | 2.0 mA | 0.45 | | | | | | 3.3V PCI | 3.3 | −0.5 mA | 0.9V <sub>CCIO</sub> | 1.5 mA | 0.1V <sub>CCIO</sub> | 0.5V <sub>CCIO</sub> | V <sub>CCIO</sub> +0.5 | -0.5V | 0.3V <sub>CCIO</sub> | # **Configuration Parameters** | Parameter | Description | Min. | Unit | |-----------------------|-------------------------------------------|------|------| | t <sub>RECONFIG</sub> | Reconfig pin LOW time before it goes HIGH | 200 | ns | # **Power-up Sequence Requirements** - Upon power-up, all the outputs remain three-stated until all the $V_{CC}$ pins have powered-up to the nominal voltage and the part has completed configuration. - The part will not start configuration until V<sub>CC</sub>, V<sub>CCIO</sub>, V<sub>CCJTAG</sub>, and V<sub>CCCNFG</sub> have reached nominal voltage. V<sub>CC</sub> pins can be powered up in any order. This includes V<sub>CC</sub>, V<sub>CCIO</sub>, V<sub>CCJTAG</sub>, and V<sub>CCCNFG</sub> - All V<sub>CCIO</sub>s on a bank should be tied to the same potential and powered up together. - All $V_{CCIO}$ s (even the unused banks) need to be powered up to at least 1.5V before configuration has completed. - Maximum ramp time for all V<sub>CC</sub>s should be 0V to nominal voltage in 100 ms. ### Notes: - PCI spec (rev 2.2) requires the IDSEL pin to have capacitance less than or equal to 8 pF. Section titled "Pin Tables" on page 27 identifies all the I/O pins, in a given package, which can be used as IDSEL in a PCI design. All other I/O pins meet the PCI requirement of capacitance less than or equal to 10 pF. The number of I/Os that can be used in each I/O bank depends on the type of I/O standards and the number of V<sub>CCIO</sub> and GND pins being used. Please refer - to the application note titled "Delta39K and Quantum38K I/O Standards and Configurations" for details. The source current limit per I/O bank per V<sub>CCIO</sub> pin is 165 mA. The sink current - The sink current limit per I/O bank per GND pin is 230 mA. # Switching Characteristics—Parameter Descriptions Over the Operating Range [9] | Parameter | Description | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Combinatorial N | Mode Parameters | | t <sub>PD</sub> | Delay from any pin input, through any cluster on the channel associated with that pin input, to any pin output on the horizontal or vertical channel associated with that cluster | | $t_{EA}$ | Global control to output enable | | t <sub>ER</sub> | Global control to output disable | | t <sub>PRR</sub> | Asynchronous macrocell RESET or PRESET recovery time from any pin input on the horizontal or vertical channel associated with the cluster the macrocell is in | | t <sub>PRO</sub> | Asynchronous macrocell RESET or PRESET from any pin input on the horizontal or vertical channel associated with the cluster that the macrocell is in to any pin output on those same channels | | t <sub>PRW</sub> | Asynchronous macrocell RESET or PRESET minimum pulse width, from any pin input to a macrocell in the farthest cluster on the horizontal or vertical channel the pin is associated with | | Synchronous Cle | ocking Parameters | | t <sub>MCS</sub> | Set-up time of any input pin to a macrocell in any cluster on the channel associated with that input pin, relative to a global clock | | t <sub>MCH</sub> | Hold time of any input pin to a macrocell in any cluster on the channel associated with that input pin, relative to a global clock | | t <sub>MCCO</sub> | Global clock to output of any macrocell to any output pin on the horizontal or vertical channel associated with the cluster that macrocell is in | | t <sub>IOS</sub> | Set-up time of any input pin to the I/O cell register associated with that pin, relative to a global clock | | t <sub>IOH</sub> | Hold time of any input pin to the I/O cell register associated with that pin, relative to a global clock | | t <sub>IOCO</sub> | Clock to output of an I/O cell register to the output pin associated with that register | | t <sub>SCS</sub> | Macrocell clock to macrocell clock through array logic within the same cluster | | t <sub>SCS2</sub> | Macrocell clock to macrocell clock through array logic in different clusters on the same channel | | t <sub>ICS</sub> | I/O register clock to any macrocell clock in a cluster on the channel the I/O register is associated with | | t <sub>ocs</sub> | Macrocell clock to any I/O register clock on the horizontal or vertical channel associated with the cluster that the macrocell is in | | t <sub>CHZ</sub> | Clock to output disable (high-impedance) | | t <sub>CLZ</sub> | Clock to output enable (low-impedance) | | f <sub>MAX</sub> | Maximum frequency with internal feedback—within the same cluster | | f <sub>MAX2</sub> | Maximum frequency with internal feedback—within different clusters at the opposite ends of a horizontal or vertical channel | | Product Term Cl | ock | | t <sub>MCSPT</sub> | Set-up time for macrocell used as input register, from input to product term clock | | t <sub>MCHPT</sub> | Hold time of macrocell used as an input register | | t <sub>MCCOPT</sub> | Product term clock to output delay from input pin | | t <sub>SCS2PT</sub> | Register to register delay through array logic in different clusters on the same channel using a product term clock | | Channel Interco | nnect Parameters | | t <sub>CHSW</sub> | Adder for a signal to switch from a horizontal to vertical channel and vice-versa | | t <sub>CL2CL</sub> | Cluster to Cluster delay adder (through channels and channel PIM) | | Miscellaneous D | elays | | t <sub>CPLD</sub> | Delay from the input of a cluster PIM, through a macrocell in the cluster, back to a cluster PIM input. This parameter can be added to the t <sub>PD</sub> and t <sub>SCS</sub> parameters for each extra pass through the AND/OR array required by a given signal path | | t <sub>MCCD</sub> | Adder for carry chain logic per macrocell | | t <sub>IOD</sub> | Delay from the input of the output buffer to the I/O pin | | -וטט | , | ### Note <sup>9.</sup> Add $t_{\mbox{\footnotesize CHSW}}$ to signals making a horizontal to vertical channel switch or vice-versa. # Switching Characteristics—Parameter Descriptions Over the Operating Range [9] (continued) | Parameter | Description | |-----------------------|-----------------------------------------------------------| | t <sub>IOIN</sub> | Delay from the I/O pin to the input of the channel buffer | | t <sub>CKIN</sub> | Delay from the clock pin to the input of the clock driver | | t <sub>IOREGPIN</sub> | Delay from the I/O pin to the input of the I/O register | | JTAG Parameter | s | | t <sub>JCKH</sub> | TCLK HIGH time | | t <sub>JCKL</sub> | TCLK LOW time | | t <sub>JCP</sub> | TCLK clock period | | t <sub>JSU</sub> | JTAG port set-up time (TDI/TMS inputs) | | t <sub>JH</sub> | JTAG port hold time (TDI/TMS inputs) | | t <sub>JCO</sub> | JTAG port clock to output time (TDO) | | t <sub>JXZ</sub> | JTAG port valid output to high impedance (TDO) | | $t_{JZX}$ | JTAG port high impedance to valid output (TDO) | # Channel Memory Timing Parameter Descriptions Over the Operating Range | Parameter | Description | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | | nchronous Mode Parameters | | t <sub>CHMAA</sub> | Channel memory access time. Delay from address change to read data out | | t <sub>CHMPWE</sub> | Write enable pulse width | | t <sub>CHMSA</sub> | Address set-up to the beginning of write enable | | t <sub>CHMHA</sub> | Address hold after the end of write enable with both signals from the same I/O block | | t <sub>CHMSD</sub> | Data set-up to the end of write enable | | t <sub>CHMHD</sub> | Data hold after the end of write enable | | t <sub>CHMBA</sub> | Channel memory asynchronous dual port address match (busy access time) | | *····-· | hronous Mode Parameters | | t <sub>CHMCYC1</sub> | Clock cycle time for flow through read and write operations (from macrocell register through channel memory back to a macrocell register in the same cluster) | | t <sub>CHMCYC2</sub> | Clock cycle time for pipelined read and write operations (from channel memory input register through the memory to channel memory output register) | | t <sub>CHMS</sub> | Address, data, and WE set-up time of pin inputs, relative to a global clock | | t <sub>CHMH</sub> | Address, data, and WE hold time of pin inputs, relative to a global clock | | t <sub>CHMDV1</sub> | Global clock to data valid on output pins for flow through data | | t <sub>CHMDV2</sub> | Global clock to data valid on output pins for pipelined data | | t <sub>CHMBDV</sub> | Channel memory synchronous dual-port address match (busy, clock to data valid) | | t <sub>CHMMACS1</sub> | Channel memory input clock to macrocell clock in the same cluster | | t <sub>CHMMACS2</sub> | Channel memory output clock to macrocell clock in the same cluster | | t <sub>MACCHMS1</sub> | Macrocell clock to channel memory input clock in the same cluster | | t <sub>MACCHMS2</sub> | Macrocell clock to channel memory output clock in the same cluster | | Internal Param | eters | | t <sub>CHMCHAA</sub> | Asynchronous channel memory access time from input of channel memory to output of channel memory | # Switching Characteristics—Parameter Values Over the Operating Range | | | 125 | | | | |--------------------------------------|----------|------|------|----------|------| | Parameter | Min. | Max. | Min. | Max. | Unit | | <b>Combinatorial Mode Parameters</b> | <u>.</u> | | | | | | t <sub>PD</sub> | | 10 | | 15 | ns | | t <sub>EA</sub> | | 9 | | 10 | ns | | t <sub>ER</sub> | | 9 | | 10 | ns | | t <sub>PRR</sub> | 8.0 | | 10 | | ns | | t <sub>PRO</sub> | 13 | | 15 | | ns | | t <sub>PRW</sub> | 6.0 | | 7.0 | | ns | | Synchronous Clocking Parameter | rs | | | | • | | t <sub>MCS</sub> | 5.0 | | 6.7 | | ns | | t <sub>MCH</sub> | 0.0 | | 0.0 | | ns | | t <sub>MCCO</sub> | | 10 | | 12 | ns | | t <sub>ios</sub> | 2.0 | | 2.5 | | ns | | t <sub>IOH</sub> | 2.0 | | 2.5 | | ns | | tioco | | 7.0 | | 8.0 | ns | | tscs | 6.4 | | 9.6 | | ns | | tscs2 | 8.0 | | 12 | | ns | | t <sub>ics</sub> | 8.0 | | 12 | | ns | | tocs | 8.0 | | 12 | | ns | | t <sub>CHZ</sub> | | 6.0 | | 7.0 | ns | | t <sub>CLZ</sub> | 1.5 | | 1.5 | | ns | | f <sub>MAX</sub> | | 156 | | 104 | MHz | | f <sub>MAX2</sub> | | 125 | | 83 | MHz | | Product Term Clocking Parameter | ers | • | 1 | • | | | t <sub>MCSPT</sub> | 5.0 | | 6.0 | | ns | | t <sub>мснрт</sub> | 2.0 | | 2.5 | | ns | | t <sub>MCCOPT</sub> | | 11.0 | | 15.0 | ns | | tscs2PT | 10.0 | | 15.0 | | ns | | Channel Interconnect Parameter | | | L | <u> </u> | 1 | | t <sub>chsw</sub> | | 1.7 | | 2.0 | ns | | t <sub>CL2CL</sub> | | 2.8 | | 3.0 | ns | | Miscellaneous Parameters | <u>I</u> | | L | <u>I</u> | 1 | | t <sub>CPLD</sub> | | 4.0 | | 5.0 | ns | | t <sub>MCCD</sub> | | 0.35 | | 0.38 | ns | | JTAG Parameters | L | | | | | | t <sub>JCKH</sub> | 25 | | 25 | | ns | | t <sub>JCKL</sub> | 25 | | 25 | | ns | | t <sub>JCP</sub> | 50 | | 50 | | ns | | t <sub>usu</sub> | 10 | | 10 | | ns | | t <sub>JH</sub> | 10 | | 10 | | ns | | t <sub>JCO</sub> | | 20 | | 20 | ns | | t <sub>JXZ</sub> | | 20 | | 20 | ns | | t <sub>JZX</sub> | | 20 | | 20 | ns | | | | 1 | ı | l | ı | # Input and Output Standard Timing Delay Adjustments All the timing specifications in this data sheet are specified based on LVCMOS-compliant inputs and outputs (fast slew rates<sup>[10]</sup>). Apply the following adjustments if the inputs and outputs are configured to operate at the following standards. | | | 0 | utput Delay | Adjustmen | ts | | | | | | |---------------|------------------|-----------------|-----------------|-----------------------------------------------------|---------------------|---------------------|-------------------|-------------------------|-----------------------|--| | Input/Output | Fast Slew Rate | | | Slow Slew Rate (additional delay to fast slew rate) | | | Input [ | Input Delay Adjustments | | | | Standard | t <sub>IOD</sub> | t <sub>EA</sub> | t <sub>ER</sub> | t <sub>IODSLOW</sub> | t <sub>EASLOW</sub> | t <sub>ERSlow</sub> | t <sub>IOIN</sub> | t <sub>CKIN</sub> | t <sub>IOREGPIN</sub> | | | LVTTL – 2 mA | 2.75 | 0 | 0 | 2.6 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 4 mA | 1.8 | 0 | 0 | 2.5 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 6 mA | 1.8 | 0 | 0 | 2.5 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 8 mA | 1.2 | 0 | 0 | 2.4 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 12 mA | 0.6 | 0 | 0 | 2.3 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 16 mA | 0.16 | 0 | 0 | 2.0 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVTTL – 24 mA | 0.0 | 0 | 0 | 1.6 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVCMOS | 0.0 | 0 | 0 | 2.0 | 2.0 | 2.0 | 0 | 0 | 0 | | | LVCMOS3 | 0.14 | 0.05 | 0 | 2.0 | 2.0 | 2.0 | 0.1 | 0.1 | 0.2 | | | LVCMOS2 | 0.41 | 0.1 | 0 | 2.0 | 2.0 | 2.0 | 0.2 | 0.2 | 0.4 | | | LVCMOS18 | 1.6 | 0.7 | 0.1 | 2.1 | 2.0 | 2.0 | 0.5 | 0.4 | 0.3 | | | 3.3V PCI | -0.14 | 0 | 0 | 2.0 | 2.0 | 2.0 | 0 | 0 | 0 | | # **Channel Memory Timing Parameter Values** | | 1 | 25 | | | | |----------------------------------|----------|------|------|------|------| | Parameter | Min. | Max. | Min. | Max. | Unit | | Dual-Port Asynchronous Mode Para | ameters | | • | | | | t <sub>СНМАА</sub> | | 17 | | 20 | ns | | t <sub>CHMPWE</sub> | 10 | | 12 | | ns | | t <sub>CHMSA</sub> | 3.2 | | 4.0 | | ns | | <sup>t</sup> снмна | 1.8 | | 2.0 | | ns | | t <sub>CHMSD</sub> | 10 | | 12 | | ns | | t <sub>СНМН</sub> | 0.9 | | 1.0 | | ns | | t <sub>СНМВА</sub> | | 14.0 | | 16.0 | ns | | Dual-Port Synchronous Mode Parar | neters | | | | | | t <sub>СНМСУС1</sub> | 15 | | 20 | | ns | | t <sub>CHMCYC2</sub> | 7.4 | | 10.6 | | ns | | tchms | 5.0 | | 6.0 | | ns | | t <sub>СНМН</sub> | 0.0 | | 0.0 | | ns | | tCHMDV1 | | 17 | | 20 | ns | | CHMDV2 | | 10 | | 15 | ns | | t <sub>CHMBDV</sub> | | 14.0 | | 16.0 | ns | | tchmmacs1 | 14.0 | | 16.0 | | ns | | tCHMMACS2 | 8.0 | | 10 | | ns | | tmacchms1 | 7.6 | | 9.0 | | ns | | MACCHMS2 | 10.0 | | 13.0 | | ns | | Internal Parameters | <u> </u> | | • | | | | t <sub>CHMCHAA</sub> | 10.0 | | 13.0 | | ns | Note: Document #: 38-03043 Rev. \*G <sup>10.</sup> For "slow slew rate" output delay adjustments, refer to Warp software's static timing analyzer results. # **Switching Waveforms** # **Combinatorial Output** # Registered Output with Synchronous Clocking (Macrocell) # Registered Input in I/O Cell ### **Clock to Clock** # PT Clock to PT Clock # Output Enable/Disable # **Channel Memory DP Asynchronous Timing** # **Channel Memory Internal Clocking** # **Channel Memory DP SRAM Flow Through R/W Timing** # **Channel Memory DP SRAM Pipeline R/W Timing** # **Dual-Port Asynchronous Address Match Busy Signal** # **Dual-Port Synchronous Address Match Busy Signal** # **Quantum38K Part Numbers (Ordering Information)** | Device | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | | |--------|----------------|--------------------|-----------------|-------------------------------------|--------------------|--| | 38K30 | 125 | CY38030V208-125NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | | CY38030V256-125BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38030V208-125NI | N208 | 208-Lead Plastic Quad Flat Pack | Industrial | | | | | CY38030V256-125BBI | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | 83 | CY38030V208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | | CY38030V256-83BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | 38K50 | 125 | CY38050V208-125NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | | CY38050V256-125BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38050V484-125BBC | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | | | | CY38050V208-125NI | N208 | 208-Lead Plastic Quad Flat Pack | Industrial | | | | | CY38050V256-125BBI | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38050V484-125BBI | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | | | 83 | CY38050V208-83NC | N208 | 208-Lead Plastic Quad Flat Pack | Commercial | | | | | CY38050V256-83BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38050V484-83BBC | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | | 38K100 | 125 | CY38100V208-125NTC | NT208 | 208-Lead Enhanced Quad Flat Pack | Commercial | | | | | CY38100V256-125BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38100V484-125BBC | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | | | | CY38100V208-125NTI | NT208 | 208-Lead Enhanced Quad Flat Pack | Industrial | | | | | CY38100V256-125BBI | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38100V484-125BBI | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | | | 83 | CY38100V208-83NTC | NT208 | 208-Lead Enhanced Quad Flat Pack | Commercial | | | | | CY38100V256-83BBC | BB256 | 256-Lead Fine Pitch Ball Grid Array | | | | | | CY38100V484-83BBC | BB484 | 484-Lead Fine Pitch Ball Grid Array | | | # **CPLD Boot EEPROM**[11] Part Numbers (Ordering Information) | CPLD Boot EEPROM<br>Density | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |-----------------------------|----------------|---------------|-----------------|-------------------------------------|--------------------| | 1 Mbit | 15 | CY3LV010-10JC | 20J | 20-Lead Plastic Leaded Chip Carrier | Commercial | | | 10 | CY3LV010-10JI | 20J | 20-Lead Plastic Leaded Chip Carrier | Industrial | | 512Kbit | 15 | CY3LV512-10JC | 20J | 20-Lead Plastic Leaded Chip Carrier | Commercial | | | 10 | CY3LV512-10JI | 20J | 20-Lead Plastic Leaded Chip Carrier | Industrial | # Recommended CPLD Boot EEPROM for Corresponding Quantum38K CPLDs | CPLD Device | Recommended CPLD Boot EEPROM | | | | |-------------|------------------------------|-----------|--|--| | | Cypress | Atmel | | | | 38K30 | CY3LV512 | AT17LV512 | | | | 38K50 | CY3LV512 | AT17LV512 | | | | 38K100 | CY3LV010 | AT17LV010 | | | # **Package Diagrams** ## 208-Lead Plastic Quad Flatpack (PQFP) N208 208-Lead Enhanced Quad Flatpack (EQFP) NT208 Note: 11. See the data sheet titled "CY3LV512/010 512K/1-Mbit CPLD Boot EEPROM" for detailed architectural and timing information. # Package Diagrams (continued) ## 256-Ball FBGA (17 x 17 mm) BB256 20-Lead Plastic Leaded Chip Carrier J61 # DIMENSIONS IN INCHES MIN MAX # **Pin Tables** **Table 2. Pin Definition Table** | Pin Name | Function | Pin Description | | |---------------------|--------------|----------------------------------------------------------------------|--| | CCLK | Output | Configuration Clock for serial interface with the external boot PROM | | | Config_Done | Output | Flag indicating that configuration is complete | | | Data | Input | Pin to receive configuration data from the external boot PROM | | | GCLK0-3 | Input | Global Clock signals 0 through 3 | | | CCE | Output | Chip select for the external boot PROM (active LOW) | | | GCTL0-3 | Input | Global Control signals 0 through 3 | | | GND | Ground | Ground | | | IO0 | Input/Output | I/O for Bank 0 | | | IO1 | Input/Output | I/O for Bank 1 | | | IO2 | Input/Output | I/O for Bank 2 | | | IO3 | Input/Output | I/O for Bank 3 | | | IO4 | Input/Output | I/O for Bank 4 | | | IO5 | Input/Output | I/O for Bank 5 | | | IO6 | Input/Output | I/O for Bank 6 | | | 107 | Input/Output | I/O for Bank 7 | | | Reconfig | Input | Pin to start configuration of Quantum38K | | | Reset | Output | Reset signal to interface with the external boot PROM | | | TCLK | Input | JTAG Test Clock | | | TDI | Input | AG Test Data In | | | TDO | Output | JTAG Test Data Out | | | TMS | Input | JTAG Test Mode Select | | | V <sub>CC</sub> | Power | Operating Voltage | | | V <sub>CCIO0</sub> | Power | V <sub>CC</sub> for I/O bank 0 | | | V <sub>CCIO1</sub> | Power | V <sub>CC</sub> for I/O bank 1 | | | V <sub>CCIO2</sub> | Power | V <sub>CC</sub> for I/O bank 2 | | | V <sub>CCIO3</sub> | Power | V <sub>CC</sub> for I/O bank 3 | | | V <sub>CCIO4</sub> | Power | V <sub>CC</sub> for I/O bank 4 | | | V <sub>CCIO5</sub> | Power | V <sub>CC</sub> for I/O bank 5 | | | V <sub>CCIO6</sub> | Power | V <sub>CC</sub> for I/O bank 6 | | | V <sub>CCIO7</sub> | Power | V <sub>CC</sub> for I/O bank 7 | | | V <sub>CCJTAG</sub> | Power | V <sub>CC</sub> for JTAG pins | | | V <sub>CCCNFG</sub> | Power | V <sub>CC</sub> for Configuration port | | The following table identifies the bank assignments for the global clock and control signals for the Quantum38K devices. The bank assignments are the same for all densities and all packages. Table 3. Global Signal Bank Assignments | Data sheet Pin Name | Bank Number | |---------------------|-------------| | GCLK0 | 0 | | GCLK1 | 5 | | GCLK2 | 6 | | GCLK3 | 7 | | GCTL0 | 0 | | GCTL1 | 5 | | GCTL2 | 6 | | GCTL3 | 7 | Table 4. 208 EQFP Pin Table | Pin | CY38030 | CY38050 | CY38100 | |--------------------|--------------------|--------------------|--------------------| | 1 | GCTL0 | GCTL0 | GCTL0 | | 2 | GND | GND | GND | | 3 | GCLK0 | GCLK0 | GCLK0 | | 4 | GND | GND | GND | | 5 | IO0 | IO0 | IO0 | | 6 | IO0 | IO0 | IO0 | | 7 | IO0 | IO0 | IO0 | | 8 | IO0 | IO0 | IO0 | | 9 | IO0 | IO0 | IO0 | | 10 | IO0 | IO0 | IO0 | | 11 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | 12 | IO0 | IO0 | IO0 | | 13 | IO0 | IO0 | IO0 | | 14 | IO0 | IO0 | IO0 | | 15 | IO0 | IO0 | IO0 | | 16 | IO0 | IO0 | IO0 | | 17 | IO0 | IO0 | IO0 | | 18 | IO0 | IO0 | IO0 | | 19 | IO0 | IO0 | IO0 | | 20 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | 21 <sup>[12]</sup> | IO0 | IO0 | IO0 | | 22 <sup>[12]</sup> | IO0 | IO0 | IO0 | | 23 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 24 | GND | GND | GND | | 25 | NC | NC | V <sub>CC</sub> | | 26 | NC | NC | GND | | 27 <sup>[12]</sup> | IO0 | IO0 | IO0 | | 28 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | 29 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | 30 <sup>[12]</sup> | IO1 | IO1 | IO1 | | 31 <sup>[12]</sup> | IO1 | IO1 | IO1 | | 32 <sup>[12]</sup> | IO1 | IO1 | IO1 | Note: Document #: 38-03043 Rev. \*G Page 28 of 45 <sup>12.</sup> Capacitance on these I/O pins meets the PCI spec (rev. 2.2), which requires IDSEL pin in a PCI design to have capacitance less than or equal to 8 pF. In the document titled "Quantum38K CPLD Family data sheet", this spec is defined as C<sub>PCI</sub>. All other I/O pins have a capacitance less than or equal to 10 pF. Table 4. 208 EQFP Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |----------|--------------------------------------------|--------------------------------------------|---------------------------| | 33 | IO1 | IO1 | IO1 | | 34 | IO1 | IO1 | IO1 | | 35 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | 36 | GND | GND | GND | | 37 | IO1 | IO1 | IO1 | | 38 | IO1 | IO1 | IO1 | | 39 | IO1 | IO1 | IO1 | | 40 | IO1 | IO1 | IO1 | | 41 | IO1 | IO1 | IO1 | | 42 | IO1 | IO1 | IO1 | | 43 | IO1 | IO1 | IO1 | | 44 | IO1 | IO1 | IO1 | | 45 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 46 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | 47 | GND | GND | GND | | 48 | IO1 | IO1 | IO1 | | 49 | IO1 | IO1 | IO1 | | 50 | IO1 | IO1 | IO1 | | 51 | IO1 | IO1 | IO1 | | 52 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | 53 | Data | Data | Data | | 54 | Config_Done | Config_Done | Config_Done | | 55 | Reset | Reset | Reset | | 56 | Reconfig | Reconfig | Reconfig | | 57 | CCE | CCE | CCE | | 58 | CCLK | CCLK | CCLK | | 59 | | | | | 60 | V <sub>CCCNFG</sub><br>V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub><br>V <sub>CCCNFG</sub> | VCCCNFG | | 61 | IO2 | IO2 | V <sub>CCCNFG</sub> | | 62 | 102 | 102 | 102 | | 63 | 102 | 102 | 102 | | 64 | 102 | 102 | 102 | | 65 | 102 | 102 | 102 | | 66 | | | | | 67 | V <sub>CCIO2</sub><br>GND | V <sub>CCIO2</sub><br>GND | V <sub>CCIO2</sub><br>GND | | 68 | IO2 | IO2 | 102 | | 69 | 102 | 102 | 102 | | 70 | 102 | 102 | 102 | | | | | | | 71<br>72 | 102 | 102 | 102 | | | IO2 | IO2 | 102 | | 73 | GND | GND | GND | | 74 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | 75 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 76 | GND | GND | GND | | 77 | NC | NC | V <sub>CC</sub> | Document #: 38-03043 Rev. \*G Table 4. 208 EQFP Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |---------------------|--------------------|--------------------|--------------------| | 78 | NC | NC | GND | | 79 | IO2 | IO2 | IO2 | | 80 | IO2 | IO2 | 102 | | 81 <sup>[12]</sup> | IO2 | IO2 | 102 | | 82 <sup>[12]</sup> | IO2 | IO2 | 102 | | 83 <sup>[12]</sup> | IO2 | IO2 | 102 | | 84 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | 85 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | 86 <sup>[12]</sup> | IO3 | IO3 | IO3 | | 87 <sup>[12]</sup> | IO3 | IO3 | IO3 | | 88 <sup>[12]</sup> | IO3 | IO3 | IO3 | | 89 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | 90 | GND | GND | GND | | 91 | IO3 | IO3 | IO3 | | 92 | 103 | IO3 | IO3 | | 93 | 103 | IO3 | IO3 | | 94 | 103 | IO3 | IO3 | | 95 | 103 | IO3 | IO3 | | 96 | 103 | IO3 | IO3 | | 97 | 103 | IO3 | IO3 | | 98 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | 99 | IO3 | IO3 | IO3 | | 100 | GND | GND | GND | | 101 | IO3 | IO3 | IO3 | | 102 | IO3 | IO3 | IO3 | | 103 | IO3 | IO3 | IO3 | | 104 | IO3 | IO3 | IO3 | | 105 | 104 | IO4 | IO4 | | 106 | IO4 | IO4 | 104 | | 107 | IO4 | IO4 | 104 | | 108 | IO4 | IO4 | 104 | | 109 | IO4 | IO4 | 104 | | 110 | IO4 | IO4 | 104 | | 111 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | 112 | GND | GND | GND | | 113 | IO4 | IO4 | 104 | | 114 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 115 | IO4 | IO4 | 104 | | 116 | 104 | IO4 | IO4 | | 117 | 104 | IO4 | IO4 | | 118 | 104 | IO4 | IO4 | | 119 | 104 | IO4 | IO4 | | 120 | 104 | 104 | IO4 | | 121 | 104 | IO4 | IO4 | | 122 <sup>[12]</sup> | 104 | IO4 | IO4 | Document #: 38-03043 Rev. \*G Table 4. 208 EQFP Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |---------------------|--------------------|---------------------|---------------------| | 123 <sup>[12]</sup> | 104 | IO4 | IO4 | | 124 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | 125 | GND | GND | GND | | 126 <sup>[12]</sup> | IO4 | IO4 | IO4 | | 127 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 128 | GND | GND | GND | | 129 | NC | NC | V <sub>CC</sub> | | 130 | NC | NC | GND | | 131 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | 132 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | 133 <sup>[12]</sup> | IO5 | IO5 | IO5 | | 134 <sup>[12]</sup> | IO5 | IO5 | IO5 | | 135 <sup>[12]</sup> | IO5 | IO5 | IO5 | | 136 | IO5 | IO5 | IO5 | | 137 | IO5 | IO5 | IO5 | | 138 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | 139 | IO5 | IO5 | IO5 | | 140 | IO5 | IO5 | IO5 | | 141 | IO5 | IO5 | IO5 | | 142 | IO5 | IO5 | IO5 | | 143 | IO5 | IO5 | IO5 | | 144 | IO5 | IO5 | IO5 | | 145 | IO5 | IO5 | IO5 | | 146 | IO5 | IO5 | IO5 | | 147 | IO5 | IO5 | IO5 | | 148 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | 149 | IO5 | IO5 | IO5 | | 150 | IO5 | IO5 | IO5 | | 151 | IO5 | IO5 | IO5 | | 152 | GND | GND | GND | | 153 | GCLK1 | GCLK1 | GCLK1 | | 154 | GND | GND | GND | | 155 | GCTL1 | GCTL1 | GCTL1 | | 156 | TDO | TDO | TDO | | 157 | TCLK | TCLK | TCLK | | 158 | TDI | TDI | TDI | | 159 | $V_{CCJTAG}$ | V <sub>CCJTAG</sub> | V <sub>CCJTAG</sub> | | 160 | GCLK2 | GCLK2 | GCLK2 | | 161 | GND | GND | GND | | 162 | TMS | TMS | TMS | | 163 | GCTL2 | GCTL2 | GCTL2 | | 164 | 106 | IO6 | IO6 | | 165 | IO6 | IO6 | IO6 | | 166 | 106 | IO6 | IO6 | | 167 | IO6 | IO6 | IO6 | Document #: 38-03043 Rev. \*G Page 31 of 45 Table 4. 208 EQFP Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |---------------------|--------------------|--------------------|--------------------| | 168 | IO6 | IO6 | IO6 | | 169 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | 170 | IO6 | IO6 | IO6 | | 171 | IO6 | IO6 | IO6 | | 172 | IO6 | IO6 | IO6 | | 173 | IO6 | IO6 | IO6 | | 174 | IO6 | IO6 | IO6 | | 175 | IO6 | IO6 | IO6 | | 176 | IO6 | IO6 | IO6 | | 177 | GND | GND | GND | | 178 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | 179 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 180 | GND | GND | GND | | 181 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 182 | GND | GND | GND | | 183 <sup>[12]</sup> | IO6 | IO6 | IO6 | | 184 <sup>[12]</sup> | IO6 | IO6 | IO6 | | 185 <sup>[12]</sup> | IO6 | IO6 | IO6 | | 186 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | 187 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | 188 <sup>[12]</sup> | IO7 | IO7 | IO7 | | 189 <sup>[12]</sup> | IO7 | IO7 | IO7 | | 190 <sup>[12]</sup> | IO7 | IO7 | IO7 | | 191 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | 192 | 107 | IO7 | IO7 | | 193 | 107 | IO7 | IO7 | | 194 | IO7 | IO7 | IO7 | | 195 | IO7 | IO7 | IO7 | | 196 | IO7 | IO7 | 107 | | 197 | IO7 | IO7 | 107 | | 198 | 107 | IO7 | IO7 | | 199 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | 200 | 107 | IO7 | 107 | | 201 | 107 | 107 | 107 | | 202 | 107 | 107 | 107 | | 203 | 107 | 107 | 107 | | 204 | 107 | IO7 | IO7 | | 205 | GND | GND | GND | | 206 | GCLK3 | GCLK3 | GCLK3 | | 207 | GND | GND | GND | | 208 | GCTL3 | GCTL3 | GCTL3 | Table 5. 256 FBGA Pin Table | Pin | CY38030 | CY38050 | CY38100 | |--------------------|--------------------|--------------------|--------------------| | A1 | GND | GND | GND | | A2 | 107 | IO7 | 107 | | A3 | 107 | IO7 | 107 | | A4 | 107 | IO7 | 107 | | A5 | 107 | IO7 | 107 | | A6 | 107 | IO7 | 107 | | A7 | NC | IO7 | 107 | | A8 | IO6 | IO6 | IO6 | | A9 | IO6 | IO6 | IO6 | | A10 | 106 | IO6 | IO6 | | A11 | 106 | IO6 | IO6 | | A12 | IO6 | IO6 | IO6 | | A13 | 106 | IO6 | IO6 | | A14 | 106 | IO6 | IO6 | | A15 | 106 | IO6 | IO6 | | A16 | GND | GND | GND | | B1 | IO0 | IO0 | IO0 | | B2 | GND | GND | GND | | B3 | 107 | IO7 | 107 | | B4 | 107 | IO7 | 107 | | B5 | 107 | IO7 | 107 | | B6 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | B7 | VCC | V <sub>CC</sub> | V <sub>CC</sub> | | B8 | 107 | IO7 | 107 | | B9 | NC | IO6 | IO6 | | B10 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | B11 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | B12 | IO6 | IO6 | IO6 | | B13 | IO6 | IO6 | IO6 | | B14 | IO6 | IO6 | IO6 | | B15 | GND | GND | GND | | B16 | TDO | TDO | TDO | | C1 | IO0 | IO0 | IO0 | | C2 | IO0 | IO0 | IO0 | | C3 | GND | GND | GND | | C4 | 107 | IO7 | 107 | | C5 | 107 | IO7 | 107 | | C6 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | C7 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | C8 <sup>[12]</sup> | NC NC | IO7 | 107 | | )9 <sup>[12]</sup> | IO6 | IO6 | IO6 | | C10 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | C11 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | C12 | IO6 | IO6 | IO6 | Table 5. 256 FBGA Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |--------------------|--------------------|--------------------|--------------------| | C13 | 106 | IO6 | IO6 | | C14 | GND | GND | GND | | C15 | TDI | TDI | TDI | | C16 | IO5 | IO5 | IO5 | | D1 | IO0 | IO0 | IO0 | | D2 | IO0 | IO0 | IO0 | | D3 | IO0 | IO0 | IO0 | | D4 | GND | GND | GND | | D5 | IO7 | IO7 | 107 | | D6 | IO7 | IO7 | 107 | | D7 | IO7 | IO7 | 107 | | D8 <sup>[12]</sup> | IO7 | IO7 | 107 | | D9 <sup>[12]</sup> | NC | IO6 | IO6 | | D10 | IO6 | IO6 | IO6 | | D11 | IO6 | IO6 | IO6 | | D12 | IO6 | IO6 | IO6 | | D13 | GND | GND | GND | | D14 | TCLK | TCLK | TCLK | | D15 | IO5 | IO5 | IO5 | | D16 | IO5 | IO5 | IO5 | | E1 | IO0 | IO0 | IO0 | | E2 | IO0 | IO0 | IO0 | | E3 | IO0 | IO0 | IO0 | | E4 | IO0 | IO0 | IO0 | | E5 | IO7 | IO7 | IO7 | | E6 | IO7 | IO7 | IO7 | | E7 | IO7 | IO7 | IO7 | | E8 <sup>[12]</sup> | IO7 | IO7 | IO7 | | E9 <sup>[12]</sup> | IO6 | IO6 | IO6 | | E10 | IO6 | IO6 | IO6 | | E11 | IO6 | IO6 | IO6 | | E12 | TMS | TMS | TMS | | E13 | IO5 | IO5 | IO5 | | E14 | IO5 | IO5 | IO5 | | E15 | IO5 | IO5 | IO5 | | E16 | IO5 | IO5 | IO5 | | F1 | 100 | IO0 | IO0 | | F2 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | F3 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | F4 | IO0 | IOO | IO0 | | F5 | 100 | IO0 | IO0 | | F6 | 107 | IO7 | 107 | | F7 | GCTL3 | GCTL3 | GCTL3 | | F8 | GCLK3 | GCLK3 | GCLK3 | Table 5. 256 FBGA Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |----------------------|---------------------|---------------------|---------------------| | F9 | GCTL2 | GCTL2 | GCTL2 | | F10 | GCLK2 | GCLK2 | GCLK2 | | F11 | IO5 | IO5 | IO5 | | F12 | IO5 | IO5 | IO5 | | F13 | IO5 | IO5 | IO5 | | F14 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | F15 | V <sub>CCJTAG</sub> | V <sub>CCJTAG</sub> | V <sub>CCJTAG</sub> | | F16 | IO5 | IO5 | IO5 | | G1 | 100 | IO0 | IO0 | | G2 | NC | NC | V <sub>CC</sub> | | G3 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | G4 | IO0 | IO0 | IO0 | | G5 | IO0 | IO0 | IO0 | | G6 | GCTL0 | GCTL0 | GCTL0 | | G7 | GND | GND | GND | | G8 | GND | GND | GND | | G9 | GND | GND | GND | | G10 | GND | GND | GND | | G11 | GCTL1 | GCTL1 | GCTL1 | | G12 | IO5 | IO5 | IO5 | | G13 | IO5 | IO5 | IO5 | | G14 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | G15 | NC | NC | VCC | | G16 | IO5 | IO5 | IO5 | | H1 <sup>[12]</sup> | IO0 | IO0 | IO0 | | H2 <sup>[12]</sup> | 100 | IO0 | IO0 | | H3 <sup>[12]</sup> | IO0 | IO0 | IO0 | | H4 | IO0 | IO0 | IO0 | | H5 | IO0 | IO0 | IO0 | | H6 | GCLK0 | GCLK0 | GCLK0 | | H7 | GND | GND | GND | | H8 | GND | GND | GND | | H9 | GND | GND | GND | | H10 | GND | GND | GND | | H11 | GCLK1 | GCLK1 | GCLK1 | | H12 | IO5 | IO5 | IO5 | | H13 | IO5 | IO5 | IO5 | | -114 <sup>[12]</sup> | IO5 | IO5 | IO5 | | H15 <sup>[12]</sup> | IO5 | IO5 | IO5 | | H16 <sup>[12]</sup> | IO5 | IO5 | IO5 | | J1 | IO1 | IO1 | IO1 | | J2 | IO1 | IO1 | IO1 | | J3 <sup>[12]</sup> | IO1 | IO1 | IO1 | | J4 <sup>[12]</sup> | IO1 | IO1 | IO1 | Table 5. 256 FBGA Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |---------------------|---------------------|---------------------|---------------------| | 5 <sup>[12]</sup> | IO1 | IO1 | IO1 | | J6 | IO1 | IO1 | IO1 | | J7 | GND | GND | GND | | J8 | GND | GND | GND | | J9 | GND | GND | GND | | J10 | GND | GND | GND | | J11 | IO4 | IO4 | IO4 | | J12 <sup>[12]</sup> | IO4 | IO4 | IO4 | | J13 <sup>[12]</sup> | IO4 | IO4 | IO4 | | J14 <sup>[12]</sup> | IO4 | IO4 | IO4 | | J15 | IO5 | IO5 | IO5 | | J16 | IO5 | IO5 | IO5 | | K1 | IO1 | IO1 | IO1 | | K2 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | K3 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | K4 | IO1 | IO1 | IO1 | | K5 | IO1 | IO1 | IO1 | | K6 | IO1 | IO1 | IO1 | | K7 | GND | GND | GND | | K8 | GND | GND | GND | | K9 | GND | GND | GND | | K10 | GND | GND | GND | | K11 | 104 | IO4 | 104 | | K12 | 104 | IO4 | 104 | | K13 | IO4 | IO4 | 104 | | K14 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | K15 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | K16 | IO4 | IO4 | IO4 | | L1 | IO1 | IO1 | IO1 | | L2 | NC | NC NC | V <sub>CC</sub> | | L3 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | L4 | IO1 | IO1 | IO1 | | L5 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | L6 | Config_Done | Config_Done | Config_Done | | L7 | IO2 | IO2 | IO2 | | L8 <sup>[12]</sup> | IO2 | IO2 | IO2 | | L9 <sup>[12]</sup> | 103 | IO3 | IO3 | | L10 | 103 | IO3 | IO3 | | L11 | IO3 | IO3 | IO3 | | L12 | 104 | IO4 | 104 | | L13 | 104 | IO4 | 104 | | L14 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | L15 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | L16 | | I. | | | .16 | IO4 | IO4 | IO4 | Table 5. 256 FBGA Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |--------------------|---------------------|---------------------|---------------------| | M1 | IO1 | IO1 | IO1 | | M2 | IO1 | IO1 | IO1 | | M3 | IO1 | IO1 | IO1 | | M4 | Data | Data | Data | | M5 | Reconfig | Reconfig | Reconfig | | M6 | IO2 | IO2 | IO2 | | M7 | 102 | IO2 | IO2 | | M8 <sup>[12]</sup> | 102 | IO2 | IO2 | | M9 <sup>[12]</sup> | IO3 | IO3 | IO3 | | M10 | IO3 | IO3 | IO3 | | M11 | IO3 | IO3 | IO3 | | M12 | IO3 | IO3 | IO3 | | M13 | IO4 | IO4 | IO4 | | M14 | IO4 | IO4 | 104 | | M15 | IO4 | IO4 | 104 | | M16 | 104 | IO4 | IO4 | | N1 | IO1 | IO1 | IO1 | | N2 | IO1 | IO1 | IO1 | | N3 | IO1 | IO1 | IO1 | | N4 | GND | GND | GND | | N5 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | N6 | 102 | IO2 | IO2 | | N7 | IO2 | IO2 | IO2 | | N8 <sup>[12]</sup> | IO2 | IO2 | IO2 | | N9 <sup>[12]</sup> | IO3 | IO3 | IO3 | | N10 | IO3 | IO3 | IO3 | | N11 | IO3 | IO3 | IO3 | | N12 | IO3 | IO3 | IO3 | | N13 | GND | GND | GND | | N14 | IO4 | IO4 | 104 | | N15 | 104 | IO4 | 104 | | N16 | IO4 | IO4 | 104 | | P1 | IO1 | IO1 | IO1 | | P2 | IO1 | IO1 | IO1 | | P3 | GND | GND | GND | | P4 | CCE | CCE | CCE | | P5 | 102 | IO2 | IO2 | | P6 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | P7 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | P8 | 102 | IO2 | 102 | | P9 | 102 | IO2 | 102 | | P10 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | P11 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | P12 | IO3 | IO3 | IO3 | Table 5. 256 FBGA Pin Table (continued) | Pin | CY38030 | CY38050 | CY38100 | |-----|---------------------|---------------------|---------------------| | P13 | IO3 | IO3 | IO3 | | P14 | GND | GND | GND | | P15 | IO4 | IO4 | IO4 | | P16 | IO4 | IO4 | IO4 | | R1 | IO1 | IO1 | IO1 | | R2 | GND | GND | GND | | R3 | CCLK | CCLK | CCLK | | R4 | IO2 | IO2 | IO2 | | R5 | IO2 | IO2 | IO2 | | R6 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | R7 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | R8 | IO2 | IO2 | IO2 | | R9 | IO2 | IO2 | IO2 | | R10 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | R11 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | R12 | IO3 | IO3 | IO3 | | R13 | IO3 | IO3 | IO3 | | R14 | IO3 | IO3 | IO3 | | R15 | GND | GND | GND | | R16 | IO4 | IO4 | IO4 | | T1 | GND | GND | GND | | T2 | Reset | Reset | Reset | | T3 | IO2 | IO2 | IO2 | | T4 | IO2 | IO2 | IO2 | | T5 | IO2 | IO2 | IO2 | | T6 | IO2 | IO2 | IO2 | | T7 | NC | IO2 | IO2 | | T8 | IO2 | IO2 | IO2 | | T9 | IO2 | IO2 | IO2 | | T10 | NC | IO3 | IO3 | | T11 | IO3 | IO3 | IO3 | | T12 | IO3 | IO3 | IO3 | | T13 | IO3 | IO3 | IO3 | | T14 | IO3 | IO3 | IO3 | | T15 | IO3 | IO3 | IO3 | | T16 | GND | GND | GND | Table 6. 484 FBGA Pin Table | Pin | CY38050 | CY38100 | |-----|---------|---------| | A1 | GND | GND | | A2 | GND | GND | | А3 | NC | NC | | A4 | NC | NC | | A5 | IO7 | 107 | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |-----|---------|---------| | A6 | 107 | 107 | | A7 | NC | 107 | | A8 | 107 | 107 | | A9 | 107 | 107 | | A10 | 107 | 107 | Document #: 38-03043 Rev. \*G Page 38 of 45 Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |-----|--------------------|--------------------| | A11 | GND | GND | | A12 | GND | GND | | A13 | IO6 | IO6 | | A14 | IO6 | IO6 | | A15 | IO6 | IO6 | | A16 | NC | IO6 | | A17 | IO6 | IO6 | | A18 | IO6 | IO6 | | A19 | NC | NC | | A20 | NC | NC | | A21 | GND | GND | | A22 | GND | GND | | B1 | GND | GND | | B2 | GND | GND | | В3 | NC | NC | | B4 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | B5 | NC | IO7 | | B6 | 107 | IO7 | | B7 | NC | 107 | | B8 | 107 | IO7 | | B9 | NC | NC | | B10 | 107 | IO7 | | B11 | 107 | IO7 | | B12 | IO6 | IO6 | | B13 | IO6 | IO6 | | B14 | NC | NC | | B15 | IO6 | IO6 | | B16 | NC | IO6 | | B17 | IO6 | IO6 | | B18 | IO6 | IO6 | | B19 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | B20 | NC | NC | | B21 | GND | GND | | B22 | GND | GND | | C1 | NC | NC | | C2 | NC | NC | | C3 | NC | NC | | C4 | NC | 107 | | C5 | NC | 107 | | C6 | 107 | 107 | | C7 | NC | 107 | | C8 | 107 | 107 | | C9 | 107 | IO7 | | C10 | 107 | 107 | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |-----|--------------------|--------------------| | C11 | 107 | IO7 | | C12 | IO6 | 106 | | C13 | NC | 106 | | C14 | IO6 | IO6 | | C15 | IO6 | 106 | | C16 | NC | IO6 | | C17 | IO6 | IO6 | | C18 | IO6 | IO6 | | C19 | IO6 | IO6 | | C20 | NC | NC | | C21 | NC | NC | | C22 | NC | NC | | D1 | NC | NC | | D2 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | D3 | NC | NC | | D4 | GND | GND | | D5 | NC | 107 | | D6 | NC | 107 | | D7 | 107 | 107 | | D8 | 107 | 107 | | D9 | 107 | 107 | | D10 | NC | 107 | | D11 | IO6 | 106 | | D12 | IO6 | IO6 | | D13 | IO6 | 106 | | D14 | IO6 | IO6 | | D15 | IO6 | IO6 | | D16 | NC | IO6 | | D17 | NC | IO6 | | D18 | IO6 | IO6 | | D19 | GND | GND | | D20 | NC | NC | | D21 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | D22 | NC | NC | | E1 | NC | NC | | E2 | NC | NC | | E3 | NC | NC | | E4 | 100 | IO0 | | E5 | GND | GND | | E6 | IO7 | IO7 | | E7 | 107 | IO7 | | E8 | 107 | IO7 | | E9 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | E10 | V <sub>CC</sub> | V <sub>CC</sub> | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |---------------------|--------------------|--------------------| | E11 | IO7 | IO7 | | E12 | NC | 106 | | E13 | V <sub>CC</sub> | V <sub>CC</sub> | | E14 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | E15 | NC | 106 | | E16 | NC | 106 | | E17 | NC | 106 | | E18 | GND | GND | | E19 | TDO | TDO | | E20 | NC | NC | | E21 | NC | NC | | E22 | NC | NC | | F1 | NC | NC | | F2 | NC | IO0 | | F3 | IO0 | IO0 | | F4 | IO0 | IO0 | | F5 | IO0 | IO0 | | F6 | GND | GND | | F7 | IO7 | 107 | | F8 | IO7 | 107 | | F9 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | F10 | V <sub>CCIO7</sub> | V <sub>CCIO7</sub> | | F11 <sup>[12]</sup> | IO7 | 107 | | F12 <sup>[12]</sup> | IO6 | IO6 | | F13 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | F14 | V <sub>CCIO6</sub> | V <sub>CCIO6</sub> | | F15 | IO6 | 106 | | F16 | NC | IO6 | | F17 | GND | GND | | F18 | TDI | TDI | | F19 | IO5 | IO5 | | F20 | IO5 | IO5 | | F21 | NC | IO5 | | F22 | NC | NC | | G1 | NC | NC | | G2 | 100 | IO0 | | G3 | NC | IO0 | | G4 | 100 | IO0 | | G5 | IO0 | IO0 | | G6 | 100 | IO0 | | G7 | GND | GND | | G8 | 107 | IO7 | | G9 | NC | 107 | | G10 | 107 | 107 | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |---------------------|--------------------|--------------------| | G11 <sup>[12]</sup> | 107 | 107 | | G12 <sup>[12]</sup> | 106 | IO6 | | G13 | 106 | IO6 | | G14 | 106 | IO6 | | G15 | 106 | 106 | | G16 | GND | GND | | G17 | TCLK | TCLK | | G18 | IO5 | IO5 | | G19 | IO5 | IO5 | | G20 | IO5 | IO5 | | G21 | IO5 | IO5 | | G22 | NC | NC | | H1 | NC | NC | | H2 | 100 | IO0 | | H3 | IO0 | IO0 | | H4 | IO0 | IO0 | | H5 | NC | IO0 | | H6 | NC | IO0 | | H7 | NC | IO0 | | H8 | 107 | 107 | | H9 | 107 | 107 | | H10 | 107 | 107 | | H11 <sup>[12]</sup> | 107 | 107 | | H12 <sup>[12]</sup> | 106 | IO6 | | H13 | IO6 | 106 | | H14 | IO6 | 106 | | H15 | TMS | TMS | | H16 | IO5 | IO5 | | H17 | IO5 | IO5 | | H18 | IO5 | IO5 | | H19 | IO5 | IO5 | | H20 | IO5 | IO5 | | H21 | IO5 | IO5 | | H22 | NC | NC | | J1 | NC | NC | | J2 | NC | NC | | J3 | NC | IO0 | | J4 | NC | IO0 | | J5 | NC | V <sub>CC</sub> | | J6 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | J7 | IO0 | IO0 | | J8 | NC | IO0 | | J9 | 107 | IO7 | | J10 | GCTL3 | GCTL3 | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |--------------------|---------------------|---------------------| | J11 | GCLK3 | GCLK3 | | J12 | GCTL2 | GCTL2 | | J13 | GCLK2 | GCLK2 | | J14 | IO5 | IO5 | | J15 | IO5 | IO5 | | J16 | IO5 | IO5 | | J17 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | J18 | V <sub>CCJTAG</sub> | V <sub>CCJTAG</sub> | | J19 | NC | IO5 | | J20 | NC | IO5 | | J21 | NC | NC | | J22 | NC | NC | | K1 | NC | NC | | K2 | IO0 | IO0 | | K3 | NC | IO0 | | K4 | IO0 | IO0 | | K5 | V <sub>CC</sub> | V <sub>CC</sub> | | K6 | V <sub>CCIO0</sub> | V <sub>CCIO0</sub> | | K7 | IO0 | IO0 | | K8 | NC | IO0 | | K9 | GCTL0 | GCTL0 | | K10 | GND | GND | | K11 | GND | GND | | K12 | GND | GND | | K13 | GND | GND | | K14 | GCTL1 | GCTL1 | | K15 | NC | IO5 | | K16 | IO5 | IO5 | | K17 | V <sub>CCIO5</sub> | V <sub>CCIO5</sub> | | K18 | NC | V <sub>CC</sub> | | K19 | NC | IO5 | | K20 | NC | IO5 | | K21 | NC | IO5 | | K22 | NC | NC | | L1 | GND | GND | | L2 | IO0 | IO0 | | L3 | IO0 | IO0 | | L4 <sup>[12]</sup> | IO0 | IO0 | | L5 <sup>[12]</sup> | IO0 | IO0 | | L6 <sup>[12]</sup> | IO0 | IO0 | | <br>L7 | IO0 | IO0 | | L8 | NC | IO0 | | L9 | GCLK0 | GCLK0 | | L10 | GND | GND | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |---------------------|--------------------|--------------------| | L11 | GND | GND | | L12 | GND | GND | | L13 | GND | GND | | L14 | GCLK1 | GCLK1 | | L15 | NC | IO5 | | L16 | IO5 | IO5 | | L17 <sup>[12]</sup> | IO5 | IO5 | | L18 <sup>[12]</sup> | IO5 | IO5 | | L19 <sup>[12]</sup> | IO5 | IO5 | | L20 | IO5 | IO5 | | L21 | NC | IO5 | | L22 | GND | GND | | M1 | GND | GND | | M2 | NC | IO1 | | M3 | IO1 | IO1 | | M4 | IO1 | IO1 | | M5 | NC | IO1 | | M6 <sup>[12]</sup> | IO1 | IO1 | | M7 <sup>[12]</sup> | IO1 | IO1 | | M8 <sup>[12]</sup> | IO1 | IO1 | | M9 | IO1 | IO1 | | M10 | GND | GND | | M11 | GND | GND | | M12 | GND | GND | | M13 | GND | GND | | M14 | 104 | 104 | | M15 <sup>[12]</sup> | IO4 | IO4 | | M16 <sup>[12]</sup> | 104 | 104 | | M17 <sup>[12]</sup> | IO4 | IO4 | | M18 | NC | IO5 | | M19 | NC | IO5 | | M20 | IO4 | IO4 | | M21 | IO4 | IO4 | | M22 | GND | GND | | N1 | NC | NC | | N2 | NC | IO1 | | N3 | NC | IO1 | | N4 | NC | IO1 | | N5 | V <sub>CC</sub> | V <sub>CC</sub> | | N6 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | N7 | IO1 | IO1 | | N8 | NC | IO1 | | N9 | NC | IO1 | | N10 | GND | GND | Document #: 38-03043 Rev. \*G Page 41 of 45 Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |---------------------|---------------------|---------------------| | N11 | GND | GND | | N12 | GND | GND | | N13 | GND | GND | | N14 | NC | IO4 | | N15 | IO4 | IO4 | | N16 | IO4 | IO4 | | N17 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | N18 | V <sub>CC</sub> | V <sub>CC</sub> | | N19 | NC | IO4 | | N20 | NC | IO4 | | N21 | NC | IO4 | | N22 | NC | NC | | P1 | NC | NC | | P2 | NC | NC | | P3 | IO1 | IO1 | | P4 | NC | IO1 | | P5 | V <sub>CC</sub> | V <sub>CC</sub> | | P6 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | P7 | NC | IO1 | | P8 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | P9 | Config_Done | Config_Done | | P10 | IO2 | IO2 | | P11 <sup>[12]</sup> | IO2 | IO2 | | P12 <sup>[12]</sup> | IO3 | IO3 | | P13 | IO3 | IO3 | | P14 | IO3 | IO3 | | P15 | NC | IO4 | | P16 | IO4 | IO4 | | P17 | V <sub>CCIO4</sub> | V <sub>CCIO4</sub> | | P18 | V <sub>CC</sub> | V <sub>CC</sub> | | P19 | NC | IO4 | | P20 | NC | IO4 | | P21 | NC | NC | | P22 | NC | NC | | R1 | NC | NC | | R2 | NC | IO1 | | R3 | IO1 | IO1 | | R4 | IO1 | IO1 | | | IO1 | IO1 | | R5 | | | | | | IO1 | | R6 | IO1 | | | R6<br>R7 | IO1<br>Data | Data | | R6 | IO1 | | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |---------------------|---------------------|---------------------| | R11 <sup>[12]</sup> | IO2 | IO2 | | R12 <sup>[12]</sup> | IO3 | IO3 | | R13 | IO3 | IO3 | | R14 | IO3 | IO3 | | R15 | NC | IO3 | | R16 | NC | IO4 | | R17 | NC | IO4 | | R18 | NC | IO4 | | R19 | IO4 | IO4 | | R20 | IO4 | IO4 | | R21 | IO4 | IO4 | | R22 | NC | NC | | T1 | NC | NC | | T2 | IO1 | IO1 | | T3 | IO1 | IO1 | | T4 | IO1 | IO1 | | T5 | IO1 | IO1 | | T6 | IO1 | IO1 | | T7 | GND | GND | | T8 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | Т9 | IO2 | IO2 | | T10 | IO2 | IO2 | | T11 <sup>[12]</sup> | IO2 | IO2 | | T12 <sup>[12]</sup> | IO3 | IO3 | | T13 | IO3 | 103 | | T14 | IO3 | IO3 | | T15 | IO3 | IO3 | | T16 | GND | GND | | T17 | IO4 | IO4 | | T18 | IO4 | IO4 | | T19 | IO4 | IO4 | | T20 | IO4 | IO4 | | T21 | IO4 | IO4 | | T22 | NC | NC | | U1 | NC | NC | | U2 | IO1 | IO1 | | U3 | IO1 | IO1 | | U4 | IO1 | IO1 | | U5 | IO1 | IO1 | | U6 | GND | GND | | U7 | CCE | CCE | | U8 | IO2 | IO2 | | U9 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | U10 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | Document #: 38-03043 Rev. \*G Page 42 of 45 Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | |-----|---------------------|---------------------| | U11 | IO2 | IO2 | | U12 | 102 | IO2 | | U13 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | U14 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | U15 | IO3 | IO3 | | U16 | IO3 | IO3 | | U17 | GND | GND | | U18 | IO4 | IO4 | | U19 | 104 | IO4 | | U20 | 104 | IO4 | | U21 | 104 | IO4 | | U22 | NC | NC | | V1 | NC | NC | | V2 | NC | NC | | V3 | NC | NC | | V4 | NC | NC | | V5 | GND | GND | | V6 | CCLK | CCLK | | V7 | 102 | IO2 | | V8 | NC | IO2 | | V9 | V <sub>CCCNFG</sub> | V <sub>CCCNFG</sub> | | V10 | V <sub>CCIO2</sub> | V <sub>CCIO2</sub> | | V11 | IO2 | IO2 | | V12 | IO2 | 102 | | V13 | NC | V <sub>CC</sub> | | V14 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | V15 | IO3 | IO3 | | V16 | IO3 | IO3 | | V17 | IO3 | IO3 | | V18 | GND | GND | | V19 | NC | NC | | V20 | NC | NC | | V21 | NC | NC | | V22 | NC | NC | | W1 | NC | NC | | W2 | V <sub>CCIO1</sub> | V <sub>CCIO1</sub> | | W3 | NC | NC | | W4 | GND | GND | | W5 | Reset | Reset | | W6 | IO2 | 102 | | W7 | NC | 102 | | W8 | IO2 | 102 | | W9 | NC | IO2 | | W10 | NC | 102 | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | | | |-------------|---------------------------|---------------------------|--|--| | W11 | IO2 | IO2 | | | | W12 | 102 | 102 | | | | W13 | NC | 103 | | | | W14 | NC | 103 | | | | W15 | IO3 | IO3 | | | | W16 | IO3 | 103 | | | | W17 | IO3 | 103 | | | | W18 | NC | IO3 | | | | W19 | GND | GND | | | | W20 | NC NC | NC NC | | | | W21 | V <sub>CCIO4</sub> | | | | | W22 | NC | V <sub>CCIO4</sub> | | | | Y1 | NC | NC<br>NC | | | | Y2 | NC | NC<br>NC | | | | Y3 | NC<br>NC | NC<br>NC | | | | Y4 | 102 | IO2 | | | | Y5 | 102 | | | | | Y6 | 102 | IO2<br>IO2 | | | | Y7 | 102 | 102 | | | | Y8 | NC | 102 | | | | Y9 | NC NC | 102 | | | | Y10 | 102 | 102 | | | | Y11 | 102 | 102 | | | | Y12 | IO3 | 102 | | | | Y13 | IO3 | 103 | | | | Y14 | IO3 | IO3 | | | | Y15 | IO3 | IO3 | | | | Y16 | IO3 | 103 | | | | Y17 | IO3 | 103 | | | | Y18 | NC | IO3 | | | | Y19 | NC | IO3 | | | | Y20 | NC | NC NC | | | | Y21 | NC NC | NC | | | | Y22 | NC | NC NC | | | | AA1 | GND | GND | | | | AA1<br>AA2 | GND | GND | | | | AA3 | NC NC | NC NC | | | | AA4 | | | | | | AA5 | V <sub>CCIO2</sub><br>IO2 | V <sub>CCIO2</sub><br>IO2 | | | | AA6 | 102 | 102 | | | | AA0<br>AA7 | NC | 102 | | | | AA7 | IO2 | 102 | | | | AA9 | NC | NC | | | | AA9<br>AA10 | NC<br>NC | | | | | AATU | INC | IO2 | | | Table 6. 484 FBGA Pin Table (continued) | Pin | CY38050 | CY38100 | | | |------|--------------------|--------------------|--|--| | AA11 | IO2 | IO2 | | | | AA12 | IO3 | IO3 | | | | AA13 | IO3 | IO3 | | | | AA14 | NC | NC | | | | AA15 | IO3 | IO3 | | | | AA16 | NC | IO3 | | | | AA17 | NC | IO3 | | | | AA18 | IO3 | IO3 | | | | AA19 | V <sub>CCIO3</sub> | V <sub>CCIO3</sub> | | | | AA20 | NC | NC | | | | AA21 | GND | GND | | | | AA22 | GND | GND | | | | AB1 | GND | GND | | | | AB2 | GND | GND | | | | AB3 | NC | NC | | | | AB4 | NC | NC | | | | AB5 | IO2 | IO2 | | | | AB6 | IO2 | IO2 | | | | AB7 | IO2 | IO2 | | | | AB8 | NC | IO2 | | | | AB9 | NC | IO2 | | | | AB10 | NC | IO2 | | | | AB11 | GND | GND | | | | AB12 | GND | GND | | | | AB13 | IO3 | IO3 | | | | AB14 | IO3 | IO3 | | | | AB15 | IO3 | IO3 | | | | AB16 | NC | IO3 | | | | AB17 | IO3 | IO3 | | | | AB18 | NC | IO3 | | | | AB19 | NC | NC NC | | | | AB20 | NC | NC | | | | AB21 | GND | GND | | | | AB22 | GND | GND | | | Warp is a registered trademark, and NoBL, PIM, Spread Aware, AnyVolt, Self-Boot, In-System Reprogrammable, ISR, Delta39K, and Quantum38K are trademarks, of Cypress Semiconductor Corporation. Windows 98, Windows 2000, Windows NT, and Windows ME are trademarks of Microsoft Corporation. Solaris is a trademarks of Sun Microsystems, Inc. ZBT is a trademark of IDT. QDR is a trademark of Micron, IDT, and Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | Document Title: Quantum38K™ ISR™ CPLDs Designed for Migration<br>Document Number: 38-03043 | | | | | | | |--------------------------------------------------------------------------------------------|---------|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 106747 | 04/25/01 | SZV | New Data Sheet<br>Convert from Spec number 38-01058 to 38-03043 | | | | *A | 108380 | 07/19/01 | RN | Deleted 38K15 device from the data sheet. Deleted 144FBGA package from the data sheet. Changed ESD spec from "MIL-STD-883" to "JEDEC EIA./JESD22-A114-A". Changed the two bin offerings for all devices from "83 MHz and 66 MHz" to "125 MHz and 83 MHz" respectively Changed the timing specs accordingly Changed the part ordering information accordingly Added paragraph about Quantum38K being CompactPCI hot swap Ready. Updated I/O standard Timing Delay Specs and changed the default I/O standard from 3.3V PCI to LVCMOS. Added Standby ICC Spec | | | | *B | 109680 | 09/25/01 | RN | Removed revision 'B' from CY38K100 part number<br>Removed errata from CY38K100 devices, as it is no longer applicable<br>208-pin package will now be "Thermally Enhanced Quad Flat Pack"<br>(208-EQFP) instead of Plastic Quad Flat Pack (PQFP) for better heat dissi-<br>pation and power management | | | | *C | 111959 | 12/21/01 | RN | Combine with spec# 38-04042 | | | | *D | 112947 | 04/23/02 | RN | Updated pinouts for Quantum38K30 and Quantum38K50 packages Updated Standby current (ICC0) spec on page 13 Added a section titled "Family, Package and Density Migration in Quantum38K CPLDs" on page 10 Added slow slew rate timing delay adjustments to table on page 18 Added Table 3 on page 28 identifying bank assignments of global control/clock signals | | | | *E | 117519 | 09/17/02 | OOR | Changed data sheet status from Preliminary to Final Added note #4 to DC Characteristics (p.12) | | | | *F | 122239 | 12/28/02 | RBI | Power up requirements added to Operating Range Information | | | | *G | 125910 | 04/22/03 | OOR | Added note to title page: "Use Delta39K CPLD For All New Designs" | | |