



#### Product Features

- Four differential host clocks
- Two 3V Mref single ended for DRCG
- Four 3V, 66 MHz clocks
- Ten 3V, 33 MHz PCI clocks
- Two 48 MHz clocks
- Two 14.318 MHz reference clocks
- Select logic for Differential Swing Control, Test mode, Hi-Z, Power-down, Spread spectrum, and frequency selection
- External resistor for CPU current reference
- 56 Pin SSOP and TSSOP Package

Frequency Selection Table

### Product Description

High Performance Pentium<sup>®</sup>III Clock Generator

This device is an advanced performance single package clock solution for high end Pentium III designs using Rambus memory system architectures. It provides all of the system motherboard's clocks needed to support the CPU, memory and peripheral devices. Included in the frequency table are specific +5% margin test frequencies to assist designers in verification of adequate timing margins in designs. All CPU (Host) clocks are deferential and comply with Intel specified timing requirements.

| SEL 100/133 | SELA | SELB | CPU(1:4),<br>CPU# (1:4) | 3VMRef/<br>3VMRef_b | 3V66<br>(0:3) | PCI (0:9) | 48 M (0:1) | REF (1:2)  |
|-------------|------|------|-------------------------|---------------------|---------------|-----------|------------|------------|
| 0           | 0    | 0    | 100 MHz                 | 50 MHz              | 66.7 MHz      | 33.3 MHz  | 48 MHz     | 14.318 MHz |
| 0           | 0    | 1    | 105 MHz                 | 52.5 MHz            | 70.0 MHz      | 35.0 MHz  | 48 MHz     | 14.318 MHz |
| 0           | 1    | 0    | 200 MHz                 | 50 MHz              | 66.7 MHz      | 33.3 MHz  | 48 MHz     | 14.318 MHz |
| 0           | 1    | 1    | High Z                  | High Z              | High Z        | High Z    | High Z     | High Z     |
| 1           | 0    | 0    | 133.3 MHz               | 66.7 MHz            | 66.7 MHz      | 33.3 MHz  | 48 MHz     | 14.318 MHz |
| 1           | 0    | 1    | 126.7 MHz               | 63.3 MHz            | 63.3 MHz      | 31.7 MHz  | 48 MHz     | 14.318 MHz |
| 1           | 1    | 0    | 200 MHz                 | 66.7 MHz            | 66.7 MHz      | 33.3 MHz  | 48 MHz     | 14.318 MHz |
| 1           | 1    | 1    | XIN/2                   | XIN/4               | XIN/4         | XIN/8     | XIN/2      | XIN        |

#### **Block Diagram**



### **Pin Configuration**

| VSSR 🗆        | 1  | 56 | Ь         | VDDM     |
|---------------|----|----|-----------|----------|
| Ref1/MultSel0 | 2  | 55 |           | 3VMRef   |
| Ref2/MultSel1 | 3  | 54 |           | 3VMRef_b |
| VDDR 🗖        | 4  | 53 |           | VSSM     |
| XIN 🗆         | 5  | 52 |           | Spread#  |
| XOUT 🗆        | 6  | 51 |           | CPU1     |
| VSSP 🗆        | 7  | 50 |           | CPU1#    |
| PCI0 🗆        | 8  | 49 |           | VDDC     |
| PCI1 🗆        | 9  | 48 |           | CPU2     |
| VDDP 🗆        | 10 | 47 |           | CPU2#    |
| PCI2 🗆        | 11 | 46 |           | VSSC     |
| PCI3 🗆        | 12 | 45 | $\square$ | CPU3     |
| VSSP 🗆        | 13 | 44 |           | CPU3#    |
| PCI4 🗆        | 14 | 43 |           | VDDC     |
| PCI5 🗀        | 15 | 42 |           | CPU4     |
| VDDP 🗖        | 16 | 41 |           | CPU4#    |
| PCI6 🖂        | 17 | 40 |           | VSSC     |
| PCI7 🗖        | 18 | 39 |           | I_Ref    |
| VSSP 🗆        | 19 | 38 |           | VDD      |
| PCI8 🗆        | 20 | 37 |           | VSS      |
| PCI9 🗀        | 21 | 36 |           | VDD      |
| VDDP 🗆        | 22 | 35 |           | 3V66_0   |
| SEL100/133 🗆  | 23 | 34 |           | 3V66_1   |
| VSSU 🗆        | 24 | 33 | $\square$ | VSS      |
| 48M0/SelA 🖂   | 25 | 32 |           | VSSL     |
| 48M1/SelB 🗆   | 26 | 31 |           | 3V66_2   |
| VDDU 🗆        | 27 | 30 | $\square$ | 3V66_3   |
| PwrDwn# 🗔     | 28 | 29 |           | VDDL     |

Cypress Semiconductor Corporation http://www.cypress.com



#### **Pin Description**

| PIN No.                                          | Pin Name         | I/O | Description                                                                                                                                                                   |
|--------------------------------------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 55                                               | 3VMRef           | 0   | 3V reference to memory clock driver. It is synchronous to the CPU clock. See table 1, pg 1 for spread selection.                                                              |
| 54                                               | 3VMRef_b         | 0   | 3V reference to memory clock driver (180° out of phase with 3VMref).                                                                                                          |
| 52*                                              | Spread#          | Ι   | Invokes Spread Spectrum functionality on the Differential Host clocks. MRef/MRef_b clocks, 66 MHz clocks, and 33 MHz PCI clocks. Active Low.                                  |
| 51                                               | CPU1             | 0   | CPU clock pair. These two clocks are 180° out of phase with each other. See the table on                                                                                      |
| 50                                               | CPU1#            |     | page 1 of this data sheet for the frequency selections.                                                                                                                       |
| 48                                               | CPU2             | 0   | CPU clock pair. These two differential clocks are 180° out of phase with each other. See                                                                                      |
| 47                                               | CPU2#            |     | the table on page 1 of this data sheet for the frequency selections.                                                                                                          |
| 45                                               | CPU3             | 0   | CPU clock pair. These two differential clocks are 180° out of phase with each other. See                                                                                      |
| 44                                               | CPU3#            |     | the table on page 1 of this data sheet for the frequency selections.                                                                                                          |
| 42                                               | CPU4             | 0   | CPU clock pair. These two differential clocks are 180° out of phase with each other. See                                                                                      |
| 41                                               | CPU4#            |     | the table on page 1 of this data sheet for the frequency selections.                                                                                                          |
| 39                                               | I_Ref            |     | This pin is the reference current input for the CPU pairs. This pin takes a fixed precision resistor tied to ground in order to establish the appropriate current. See pg. 9. |
| 35, 34,<br>31, 30                                | 3V66 (0:3)       | 0   | 66.67 MHz 3.3 Volt outputs. These clocks are differential to the CPU clocks.                                                                                                  |
| 28*                                              | PwrDwn#          | I   | Invokes power-down mode. Active Low. Sets all clocks low.                                                                                                                     |
| 25*                                              | 48 M0/SelA       |     | SelA and SelB inputs are sensed on power-up and then internally latched prior to                                                                                              |
| 26*                                              | 48 M1/SelB       |     | the pin being used for output of 3V 48 MHz clocks.                                                                                                                            |
| 23*                                              | SEL100/133       | I   | CPU frequency select pin. See the table on page 1 of this data sheet for the frequency selections.                                                                            |
| 21, 20,<br>18, 17,<br>15, 14,<br>12, 11, 9,<br>8 | PCI (0:9)        | 0   | 3.3V 33 MHz PCI output clocks. See the table on page 1 of this data sheet for the frequency selections.                                                                       |
| 6                                                | XOUT             | 0   | 14.318 MHz crystal output.                                                                                                                                                    |
| 5                                                | XIN              | I   | 14.318 MHz crystal input.                                                                                                                                                     |
| 2                                                | Ref1/MultSel (0) | I   | MultSel0 and MultSel1 inputs are sensed on power-up and then internally                                                                                                       |
| 3                                                | Ref2/MultSel (1) |     | latched prior to the pin being used for output of 3V 14.318 MHz clocks. They sel                                                                                              |
| 56                                               | VDDM             | P   | Power pin recommended 3 Vmref and 3 Vmref b dedicated use                                                                                                                     |
| 50                                               |                  |     | Cround his recommended for 2)/mref and 2)/mref h dedicated use.                                                                                                               |
| 33                                               |                  |     | Bower nin recommended for CDU/CDU# dedicated use.                                                                                                                             |
| 49                                               |                  |     |                                                                                                                                                                               |
| 46                                               | VSSC             | Р   | Ground pin recommended for CPU/CPU# dedicated use.                                                                                                                            |
| 38, 36                                           | VDD              | P   | Power pin recommended for dedicated core use.                                                                                                                                 |
| 37, 33                                           | VSS              | Р   | Ground pin recommended for dedicated core use.                                                                                                                                |
| 29                                               | VDDL             | Р   | Power pins recommended for 3V66 dedicated use.                                                                                                                                |
| 32                                               | VSSL             | Р   | Ground pin recommended for 3V66 dedicated use.                                                                                                                                |



#### **Pin Description (cont.)**

| PIN No.    | Pin Name | I/O | Description                                                  |  |  |
|------------|----------|-----|--------------------------------------------------------------|--|--|
| 27         | VDDU     | Р   | Power pin recommended for 48 MHz dedicated use.              |  |  |
| 24         | VSSU     | Р   | round pin recommended for 48 MHz dedicated use.              |  |  |
| 22, 16, 10 | VDDP     | Р   | Power pins recommended for PCI dedicated use.                |  |  |
| 19, 13, 7  | VSSP     | Р   | Bround pins recommended for PCI dedicated use.               |  |  |
| 4          | VDDR     | Р   | Power pin recommended for Ref clock and Xtal dedicated use.  |  |  |
| 1          | VSSR     | Р   | Ground pin recommended for Ref clock and Xtal dedicated use. |  |  |

Note: All pin numbers that are followed with an astirik (\*) contain internal pull-up resistors. These internal devices are sufficient enough to guarantee a logic 1 will be sensed internally of no external circuitry is connected.

#### **Power on Bi-Directional Pins**

#### Power Up Condition:

Pins 2, 3, 25, and 26 are Power up bi-directional pins and are used for different features in this device (see Pin description, Page 2). During power-up, these pins are in input mode (see Fig 2, below), therefore, they are considered input select pins internal to the IC. After a settling time, the Selection data is latch into internal control registers and these pins become toggling clock outputs.



Fig. 1



# Strapping Resistor Options for pins with internal Pull-ups:

The power up bidirectional pins have a large value pullup each ( $250K\Omega$ ), therefore, a selection "1" is the default. If the system uses a slow power supply (over 3mS settling time), then **it is recommended** to use an external Pullup (Rup) in order to insure a high selection. In this case, the designer may choose one of two configurations, see Fig. 2A and Fig. 2B.

Fig. 2A represents an additional pull up resistor  $50K\Omega$  connected from the pin to the power line, which allows a faster pull to a high level.

If a selection "0" is desired, then a jumper is placed on JP1 to a  $5K\Omega$  resistor as implemented as shown in Fig.2A. Please note the selection resistors (Rup, and Rdn) are placed before the Damping resistor (Rd) close to the pin.

Fig. 2B represent a single resistor  $10K\Omega$  connected to a 3 way jumper, JP2. When a "1" selection is desired, a jumper is placed between leads1 and 3. When a "0" selection is desired, a jumper is placed between leads 1 and 2.

### Maximum Ratings<sup>1</sup>

| Maximum Input Voltage: | VSS - 0.5V       |
|------------------------|------------------|
| Maximum Input Voltage: | VDD + 0.7V       |
| Storage Temperature:   | -65°C to + 150°C |
| Operating Temperature: | 0°C to +85°C     |
| Maximum ESD protection | 2000V            |
| Maximum Power Supply:  | 5.5V             |

Rup IMI C9850 50K Rd -≫Load **Bidirectional** JP1 JUMPER Fig.2A Rdn 5K JP2 Vdd 3 Way Jumper Rsel 10K IMI C9850 Rd **Bidirectional** Fig.2B

High Performance Pentium<sup>®</sup>III Clock Generator

Vdd

This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, Vin and Vout should be constrained to the range: VSS<(Vin or Vout)<VDD Unused inputs must always be tied to an appropriate logic voltage level (either VSS or VDD)

<sup>&</sup>lt;sup>1</sup> Note: 1. The voltage on any input or I/O cannot exceed the power pin during power-up. Power supply sequencing is NOT required. Cypress Semiconductor Corporation http://www.cypress.com



#### **DC** Parameters

| Characteristic                     | Symbol            | Min       | TYP   | Max      | Units | Conditions                                                                   |
|------------------------------------|-------------------|-----------|-------|----------|-------|------------------------------------------------------------------------------|
| Supply Voltage                     | VDD3              | 3.135     |       | 3.465    | V     |                                                                              |
| Input High Voltage                 | Vih3              | 2.0       |       | VDD +0.3 | V     | Note 1                                                                       |
| Input Low Voltage                  | Vil3              | VSS – 0.3 |       | 0.8      | V     | Note 1                                                                       |
| Input Leakage Current              | liL               | -5        |       | +5       | μA    | $0 < V_{in} < V_{DD}$                                                        |
| Tri-State leakage Current          | loz               | -         | -     | ±10      | μA    |                                                                              |
| Input Low Current (@Vin =<br>VSS)  | IIL               | -66       |       | -5       | μA    | For pins with internal Pull<br>up resistors, Note 3                          |
| Input High Current (@Vin =<br>VDD) | IIH               |           |       | 5        | μA    |                                                                              |
| Dynamic Supply Current             | ldd               | -         | -     | 250      | mA    | 475Ω current reference at<br>lout=*Iref, CPU=133MHz,<br>Msel0 = 0, Msel1 = 1 |
| Power Down Current (VDD)           | Idd <sub>PD</sub> | -         | -     | 60       | mA    | PwrDwn# pin = low                                                            |
| Input Pin Capacitance              | Cin               |           |       | 5        | pF    | Except XIN and XOUT                                                          |
| Crystal Pin capacitance            | Cxtal             | 34        | 36    | 38       | pF    | Present between both Pin 5 and 6 to Ground.                                  |
| Crystal DC Bias Voltage            | V <sub>BIAS</sub> | 0.3Vdd    | Vdd/2 | 0.7Vdd   | V     |                                                                              |
| Crystal Startup time               | Txs               | -         | -     | 40       | μS    | From Stable 3.3V power supply.                                               |
| Ambient Temperature                | Та                | 0         |       | 70       | °C    | No Airflow                                                                   |

#### Notes

1. All inputs are specified when using a 3.3V power supply.

Although internal pull-up resistors have a typical value of 250K, this value may vary between 200K and 500K. 2.



**C9850** 

## High Performance Pentium<sup>®</sup>III Clock Generator

#### **AC Parameters**

|                                     |                 | 133 MHz CPU |         | 100 MHz CPU |         |       |        |
|-------------------------------------|-----------------|-------------|---------|-------------|---------|-------|--------|
| Characteristic                      | Symbol          | Min         | Max     | Min         | Max     | Units | Notes  |
| CPU CLK period - average            | TPeriod         | 7.5         | 7.65    | 10.0        | 10.2    | nS    | 11     |
| Absolute minimum CPU CLK Period     | Abs/MinPeriod   | 7.35        | N/A     | 9.85        | N/A     | nS    | 11     |
| Output Current (CPU)                | loh             | 12.9        | 14.9    | 12.9        | 14.9    | mA    | 11     |
| (Voltage at given load)             | (Voh)           | (0.66)      | (0.76)  | (0.66)      | (0.75)  | (V)   |        |
|                                     | Vol             | VSS=        | 0.05    | VSS =       | 0.05    | V     | 11     |
|                                     |                 | 0.0         |         | 0.0         |         |       |        |
| Vcrossover                          | Vcrossover      | 45%         | 55%     | 45%         | 55%     | V     | 11     |
|                                     |                 | Voh         | Voh     | Voh         | Voh     |       |        |
| Host/CPU CLK rise time              | TRISE           | 175         | 700     | 175         | 700     | pS    | 11, 12 |
| Host/CPU CLK fall time              | TFALL           | 175         | 700     | 175         | 700     | pS    | 11, 12 |
| Rise time and fall time matching    | Rise/Fall       |             | 20%     |             | 20%     |       | 11     |
|                                     | Matching        |             |         |             |         |       |        |
|                                     | Overshoot       |             | Voh +   |             | Voh +   |       | 11     |
|                                     | l la dere be et | 0.0         | 0.2V    | 0.0         | 0.2V    | V     | 4.4    |
| Ovela ta Ovela iittaa               |                 | -0.2        | 000 - 0 | -0.2        | 000 - 0 | V     | 11     |
|                                     |                 |             | 200 pS  |             | 200 pS  | p5    | 13     |
| CPU to CPU clock skew               | Iskew           |             | 150     |             | 150     | pS    |        |
| Duty Cycle                          | Tdc             | 45          | 55      | 45          | 55      | %     | 11     |
| Mref, Mref_b CLK period             | TPeriod         | 15.0        | 15.3    | 20.         | 20.4    | nS    | 2, 9   |
| Mref, Mref_b CLK high time          | THIGH           | 5.25        | N/A     | 7.5         | N/A     | nS    | 5, 10  |
| Mref, Mref_b CLK low time           | TLOW            | 5.05        | N/A     | 7.3         | N/A     | nS    | 6, 10  |
| Mref, Mref_b CLK rise time          | TRISE           | 0.4         | 1.6     | 0.4         | 1.6     | nS    | 8      |
| Mref, Mref_b, CLK fall time         | TFALL           | 0.4         | 1.6     | 0.4         | 1.6     | nS    | 8      |
| Mref and Mref_b Duty Cycle          | Tdc             | 45          | 55      | 45          | 55      | %     | 11     |
| Mref & Mref_b Cycle to Cycle jitter | TJcc            |             | 250 pS  |             | 250 pS  | pS    | 12     |
| REF CLK rise time                   | TRISE           | 2.0         |         | 2.0         |         | nS    | 8      |
| REF CLK fall time                   | TFALL           | 2.0         |         | 2.0         |         | nS    | 8      |
| REF Duty Cycle                      | Tdc             | 45          | 55      | 45          | 55      | %     | 11     |
| REF Cycle to Cycle jitter           | TJcc            |             | 1.0     |             | 1.0     | nS    | 12     |
| 48M CLK rise time                   | TRISE           | 2.0         |         | 2.0         |         | nS    | 8      |
| 48M CLK fall time                   | TFALL           | 2.0         |         | 2.0         |         | nS    | 8      |
| 48M Duty Cycle                      | Tdc             | 45          | 55      | 45          | 55      | %     | 11     |
| 48M Cycle to Cycle jitter           | TJcc            |             | 350     |             | 350     | pS    | 12     |



# C9850

### High Performance Pentium<sup>®</sup>III Clock Generator

#### AC Parameters (Cont.)

|                                       |            | 133 MHz CPU |        | 100 MHz CPU |        |       |       |
|---------------------------------------|------------|-------------|--------|-------------|--------|-------|-------|
| Characteristic                        | Symbol     | Min         | Max    | Min         | Max    | Units | Notes |
| 3V66 CLK period                       | TPeriod    | 15.0        | 16.0   | 15.0        | 15.2   | nS    |       |
| 3V66 CLK high time                    | THIGH      | 5.25        | N/A    | 5.25        | N/A    | nS    | 2, 9  |
| 3V66 CLK low time                     | TLOW       | 5.05        | N/A    | 5.05        | N/A    | nS    | 5, 10 |
| 3V66 CLK rise time                    | TRISE      | 0.5         | 2.0    | 0.5         | 2.0    | nS    | 6, 10 |
| 3V66 CLK fall time                    | TFALL      | 0.5         | 2.0    | 0.5         | 2.0    | nS    | 8     |
| 3V66 Duty Cycle                       | Tdc        | 45          | 55     | 45          | 55     | %     | 11    |
| 3V66 to 3V66 clock skew               | Tskew      |             | 250    |             | 250    | pS    |       |
| 3V66 Cycle to Cycle jitter            | TJcc       |             | 300 pS |             | 300 pS | pS    | 12    |
| PCI CLK period                        | TPeriod    | 30.0        |        | 30.0        |        | nS    | 8     |
| PCI CLK high time                     | THIGH      | 12.0        |        | 12.0        |        | nS    | 2, 9  |
| PCI CLK low time                      | TLOW       | 12.0        |        | 12.0        |        | nS    | 5, 10 |
| PCI CLK rise time                     | TRISE      | 0.5         | 2.0    | 0.5         | 2.0    | nS    | 6, 10 |
| PCI CLK fall time                     | TFALL      | 0.5         | 2.0    | 0.5         | 2.0    | nS    | 8     |
| PCI Duty Cycle                        | Tdc        | 45          | 55     | 45          | 55     | %     | 11    |
| PCI to PCI clock skew                 | Tskew      |             | 500    |             | 500    | pS    |       |
| PCI Cycle to Cycle jitter             | TJcc       |             | 500    |             | 500    | pS    | 12    |
| Output enable delay (all outputs)     | tpZL, tpZH | 1.0         | 10.0   | 1.0         | 10.0   | nS    |       |
| Output disable delay (all outputs)    | tpLZ, tpZH | 1.0         | 10.0   | 1.0         | 10.0   | nS    |       |
| All clock Stabilization from power-up | Tstable    |             | 3      |             | 3      | nS    | 7     |

#### Notes:

- 1. All output drivers have monotonic rise/fall times through the specified VOL/VOH levels.
- 2. Period, jitter, offset and skew measured on rising edge @ 1.25V for 2.5V clocks and @1.5V for 3.3V clocks.
- 3. The PCI clock is the Host clock divided by four at Host = 133 MHz. PCI clock is the host clock divided by three at Host = 100 MHz.
- 4. 3V66 is internal VCO frequency divided by four for Host = 133 MHz. 3V66 clock is internal VCO frequency divided by three for Host = 100 MHz.
- 5. THIGH is measured at 2.0V for 2.5V outputs, 2.4V for 3.3V outputs.
- 6. TLOW is measured at 0.4V for all outputs.
- 7. The time specified is measured from when VDD achieves its nominal operating level (typical condition VDD = 3.3V) till the frequency output is stable and operating within specification.
- 8. TRISE and TFALL are measured as a transition through the threshold region Vol = 0.4V and Voh = 2.0V
- 9. The average period over any 1 uS period of time is greater than the minimum specified period.
- 10. Calculated at minimum edge-rate (1V/nS) to guarantee 45/55% duty-cycle.
- 11. CPU clock test load is Rs=33.2 Ohms, Rp = 49.9.
- 12. 20% and 80%
- 13. Measured at 1.25 Volts
- 14. Measured at 1.50 Volts



#### Group to Group Offset Limits

| Groups      | Offset                | Measurement Loads (Lumped) | Measure Point           |
|-------------|-----------------------|----------------------------|-------------------------|
| 3V66 to PCI | 1.5-3.5 nS 3V66 leads | 3V66@ 30 pF, PCI @ 30 pF   | 3V66@ 1.5V, PCI @ 1.5 V |
| NI 4        |                       |                            |                         |

Notes:

1. All offsets are to be measured at rising edges.

#### Lumped Capacitive Test Loads for Single Ended Outputs

| Clock             | Max Load             | Units |
|-------------------|----------------------|-------|
| PCI Clocks (PCLK) | 30                   | pF    |
| Mref, Mref_b      | 20                   | pF    |
| 3V66              | 30                   | pF    |
| 48 MHz Clock      | 20                   | pF    |
| REF               | 20                   | pF    |
| CPU (1:4), (1:4)# | Rs = 33.2, Rp = 49.9 | Ohm   |

#### **Test and Measurement Setup**

For Differential Output Signals

The following shows lumped test load configurations for the differential Host Clock Outputs. Multsel(0:1) = (0, 1)



Figure 3. Lumped Test Load Configuration



High Performance Pentium<sup>®</sup>III Clock Generator

### For Single Ended Output Signals



#### **Spectrum Spread Clocking Description**

Spread Spectrum is a modulation technique for distributing clock period over a certain bandwidth (called Spread Bandwidth). This technique allows the distribution of the energy (EMI) over a range of frequencies therefore reducing the radiation generated from clocks. As the spread is a percentage of the rested (non-spread) frequency, it is effective at the fundamental and all its harmonics.

In this device Spread Spectrum is enabled through pin 52 (Spread#). As the name suggests, spread spectrum is enabled when Spread# is low. This pin has a  $250K\Omega$  internal pull up, therefore, defaults to a high (Spread Spectrum disabled) unless externally forced to a low.

When Spread# is forced low, the device will be down spread (fig.5B) mode at -0.5%, and the center frequency is shifted down from its rested (non-spread) value by -0.25%. (ex.: assuming the center frequency is 100MHz in non-spread mode; when down spread is enabled, the center frequency shifts to 99.75MHz.), see fig.4 below.





#### **Spectrum Spreading Selection Table**

| Unspread            |                |          |       |        |  |  |  |
|---------------------|----------------|----------|-------|--------|--|--|--|
| Frequency in<br>MHz | Down Spreading |          |       |        |  |  |  |
|                     |                |          |       |        |  |  |  |
|                     | F Min          | F Center | F Max | Spread |  |  |  |
| Desired             | (MHz)          | (MHz)    | (MHz) | (%)    |  |  |  |
| 100.0               | 99.5           | 99.75    | 100.0 | .5     |  |  |  |
| 133.3               | 132.2          | 132.6    | 133.3 | .5     |  |  |  |



<u>C9850</u>

### High Performance Pentium<sup>®</sup>III Clock Generator

#### Host Swing Select Functions MultSel0 MultSel1 **Board Target** Reference Rr, Iref = **Output Current** Voh @Z, Iref = Trace/TermZ Vdd/(3\*Rr) 2.32mA 60 Ohms loh = 5\*lref0.7V @ 60 0 0 Rf = 475 1%, Iref = 2.32mA 0 0 50 Ohms loh = 5\*lrefRr = 475 1%. 0.59V @ 50 Iref = 2.32mA0 1 60 Ohms Rr = 475 1%, loh = 6\*Iref0.85V @ 60 Iref = 2.32mA0.71V @ 50 0 1 50 Ohms Rr = 475 1%, loh = 6\*lreflref = 2.32mA60 Ohms loh = 4\*Iref0.56V @ 60 1 0 Rr = 475 1%, lref = 2.32mA1 0 50 Ohms Rr = 475 1%, loh = 4\*lref0.47V @ 50 Iref = 2.32mA60 Ohms loh = 7\*lref0.99V @ 60 1 1 Rr = 475 1%, Iref = 2.32mAloh = 7\*lref50 Ohms Rr = 475 1%. 0.82V @ 50 1 1 Iref = 2.32mARr = 221 1% 0.75V @ 30 0 0 30 (DC equiv) loh = 5\*lreflref = 5mA0 0 25 (DC equiv) Rr = 221 1% loh = 5\*lref0.62V @ 20 Iref = 5mA 0 1 30 (DC equiv) Rr = 221 1% loh = 6\*Iref0.90V @ 30 lref = 5mA25 (DC equiv) loh = 6\*lref0 1 Rr = 221 1% 0.75V @ 20 lref = 5mA30 (DC equiv) loh = 4\*Iref0.60V @ 30 1 0 Rr = 221 1% lref = 5mA1 0 25 (DC equiv) Rr = 221 1% loh = 4\*lref0.5V @ 20 Iref = 5mA 30 (DC equiv) 1 1 Rr = 221 1% loh = 7\*lref1.05V @ 30 lref = 5mA1 1 25 (DC equiv) Rr = 221 1% loh = 7\*lref0.84V @ 20 Iref = 5Ma

Note: The entries in boldface are the primary system configurations of interest. The outputs should be optimized for these configurations.



<u>C9850</u>

High Performance Pentium<sup>®</sup>III Clock Generator

#### **Buffer Characteristics**

#### **Current Mode CPU Clock Buffer Characteristics**

The current mode output buffer detail and current reference circuit details are contained in the previous table of this data sheet. The following parameters are used to specify output buffer characteristics:

- 1. Output impedance of the current mode buffer circuit Ro (see Figure 5).
- 2. Minimum and maximum required voltage operation range of the circuit Vop (see Figure 5).
- 3. Series resistance in the buffer circuit Ros (see Figure 5).
- 4. Current accuracy at given configuration into nominal test load for given configuration.



Figure 5

#### Host Clock (HCSL) Buffer Characteristics

| Characteristic | Minimum                 | Maximum |
|----------------|-------------------------|---------|
| Ro             | 3000 Ohms (recommended) | N/A     |
| Ros            |                         |         |
| Vout           | N/A                     | 1.2V    |

lout is selectable depending on implementation. The parameters above apply to all configurations. Vout is the voltage at the pin of the device.

The various output current configurations are shown in the host swing select functions table. For all configurations, the deviation from the expected output current is +/- 7% as shown in the table current accuracy (page 13).



#### **Current Accuracy**

|      | Conditions            | Configuration              | Load                  | Min       | Max        |
|------|-----------------------|----------------------------|-----------------------|-----------|------------|
| lout | VDD = nominal (3.30V) | All combinations of M0, M1 | Nominal test load for | -7% Inom  | + 7% Inom  |
|      |                       | and Rr shown in host Swing | given configuration   |           |            |
|      |                       | Select Function Table      | -                     |           |            |
| lout | VDD = 3.30 +/- 5%     | All combinations of M0, m1 | Nominal test load for | -12% Inom | + 12% Inom |
|      |                       | and Rr shown in Host Swing | given configuration   |           |            |
|      |                       | Select Function Table      |                       |           |            |

Note: Inom refers to the expected current based on the configuration of the device.

#### **Buffer Characteristics for 48 MHz and REF**

| Characteristic             | Symbol                    | Min | Тур | Max | Units | Conditions                 |
|----------------------------|---------------------------|-----|-----|-----|-------|----------------------------|
| Pull-Up Current Min        | IOH <sub>min</sub>        | -12 |     | -53 | mA    | VOH=VDDmin-0.5V (2.64V)    |
| Pull-Up Current Max        | <b>IOH</b> <sub>max</sub> | -27 |     | -92 | mA    | VOH=VDDmin/2 (1.56V)       |
| Pull-Down Current Min      | IOL <sub>min</sub>        | 9   |     | 27  | mA    | VOL=0.4V                   |
| Pull-Down Current Max      | IOL <sub>max</sub>        | 26  |     | 79  | mA    | VOL=VDDmin/2 (1.56V)       |
| 3.3V Output Rise Edge Rate | Trh                       | 0.5 | -   | 2.0 | V/nS  | 3.3V +/- 5% @ 0.4V − 2.4 V |
| 3.3V Output Fall Edge Rate | Tfh                       | 0.5 | -   | 2.0 | V/nS  | 3.3V +/- 5% @ 2.4V − 0.4 V |
| Output Impedance           | Zo                        | 20  | 40  | 60  | Ω     |                            |

#### Buffer Characteristics for PCI, 3V66, MRef, MRef b

| Characteristic             | Symbol                    | Min | Тур | Max  | Units | Conditions                 |
|----------------------------|---------------------------|-----|-----|------|-------|----------------------------|
| Pull-Up Current Min        | IOH <sub>min</sub>        | -11 |     | -83  | mA    | VOH=VDD-0.5V (2.64V)       |
| Pull-Up Current Max        | <b>IOH</b> <sub>max</sub> | -30 |     | -184 | mA    | V OH=VDD/2 (1.56V)         |
| Pull-Down Current Min      | IOL <sub>min</sub>        | 9   |     | 38   | mA    | VOL=0.4V                   |
| Pull-Down Current Max      | IOL <sub>max</sub>        | 28  |     | 148  | mA    | VOL=VDD/2 (1.56V)          |
| 3.3V Output Rise Edge Rate | Trh                       | 1/1 | -   | 4/1  | V/nS  | 3.3V +/- 5% @ 0.4V − 2.4 V |
| 3.3V Output Fall Edge Rate | Tfh                       | 1/1 | -   | 4/1  | V/nS  | 3.3V +/- 5% @ 2.4V − 0.4 V |
| Output Impedance           | Zo                        | 12  | 30  | 55   | Ω     |                            |



| Characteristic                       | Symbol            | Min   | Тур      | Max     | Units | Conditions                                    |  |  |
|--------------------------------------|-------------------|-------|----------|---------|-------|-----------------------------------------------|--|--|
| Frequency                            | Fo                | 14.17 | 14.31818 | 14.46   | MHz   |                                               |  |  |
| Tolerance                            | Tc                | -     | -        | +/-100  | PPM   | Note 1                                        |  |  |
| Frequency Stability                  | Ts                | -     | -        | +/- 100 | PPM   | Stability (T <sub>A</sub> -10 to +60C) Note 1 |  |  |
| Operating Mode                       | -                 | -     | -        | -       |       | Parallel Resonant, Note 1                     |  |  |
| Load Capacitance                     | C <sub>XTAL</sub> | -     | 20       | -       | pF    | The crystal's rated load. Note 1              |  |  |
| Effective Series<br>Resistance (ESR) | R <sub>ESR</sub>  | -     | 40       | -       | Ohms  | Note 2                                        |  |  |

#### **Suggested Oscillator Crystal Parameters**

Note1: For best performance and accurate frequencies from this device, It is recommended but not mandatory that the chosen crystal meets or exceeds these specifications

Note 2: Larger values may cause this device to exhibit oscillator startup problems

To obtain the maximum accuracy, the total circuit loading capacitance should be equal to  $C_{XTAL}$ . This loading capacitance is the effective capacitance across the crystal pins and includes the clock generating device pin capacitance ( $C_{FTG}$ ), any circuit trace capacitance ( $C_{PCB}$ ), and any onboard discrete load capacitance ( $C_{DISC}$ ).

The following formula and schematic illustrates the application of the loading specification of a crystal (C<sub>XTAL</sub>) for a design.

$$C_{L} = \frac{(C_{XINPCB} + C_{XINFTG} + C_{XINDISC}) X (C_{XOUTPCB} + C_{XOUTFTG} + C_{XOUTDISC})}{(C_{XINPCB} + C_{XINFTG} + C_{XINDISC}) + (C_{XOUTPCB} + C_{XOUTFTG} + C_{OUTDISC})}$$

Where:

C<sub>XTAL</sub> = the load rating of the crystal

 $C_{XOUTFTG}$  = the clock generators XIN pin effective device internal capacitance to ground

C<sub>XOUTFTG</sub> = the clock generators XOUT pin effective device internal capacitance to ground

 $C_{XINPCB}$  = the effective capacitance to ground of the crystal to device PCB trace

 $C_{XOUTPCB}$  = the effective capacitance to ground of the crystal to device PCB trace

C<sub>XINDISC</sub> = any discrete capacitance that is placed between the XIN pin and ground

C<sub>XOUTDISC</sub> = any discrete capacitance that is placed between the XOUT pin and ground



As an example, and using this formula for this datasheet's device, a design that has no discrete loading capacitors ( $C_{DISC}$ ) and each of the crystal to device PCB traces has a capacitance ( $C_{PCB}$ ) to ground of 4pF (typical value) would calculate as:

$$C_{L} = \frac{(4pF + 36pF + 0pF) \times (4pF + 36pF + 0pF)}{(4pF + 36pF + 0pF) + (4pF + 36pF + 0pF)} = \frac{40 \times 40}{40 + 40} = \frac{1600}{80} = 20pH$$

Therefore to obtain output frequencies that are as close to this data sheets specified values as possible, in this design example, you should specify a parallel cut crystal that is designed to work into a load of 20pF



### Package Drawing and Dimensions (56 Pin TSSOP)





#### Package Drawing and Dimensions (Cont.)









ODD LEAD SIDES TOPVIEW

#### 56 Pin TSSOP Dimensions

|        |        | INCHES    |        | MI       | LIMETE | RS    |
|--------|--------|-----------|--------|----------|--------|-------|
| SYMBOL | MIN    | NOM       | MAX    | MIN      | NOM    | MAX   |
| A      | -      | -         | 0.2794 | -        | -      | 1.10  |
| A1     | 0.0013 | 0.0025    | 0.0038 | 0.05     | 0.10   | 0.15  |
| A2     | 0.0216 | 0.0229    | 0.0241 | 0.85     | 0.90   | 0.95  |
| 000    |        | 0.00254   | -      |          | 0.10   |       |
| b      | 0.0043 | -         | 0.0069 | 0.17     | -      | 0.27  |
| b1     | 0.0043 | 0.0051    | 0.0058 | 0.17     | 0.20   | 0.23  |
| bbb    |        | 0.0020    |        | 0.08     |        |       |
| С      | 0.0023 | -         | 0.0051 | 0.09     | -      | 0.20  |
| c1     | 0.0023 | 0.0032    | 0.0041 | 0.09     | 0.127  | 0.16  |
| θ      | 0°     | -         | 8°     | 0°       | -      | 8°    |
| е      |        | 0.0127 BS | C      | 0.50 BSC |        |       |
| Н      |        | 0.0206    |        | 8.10 BSC |        |       |
| D      | 0.3531 | 0.3556    | 0.3581 | 13.90    | 14.00  | 14.10 |
| E      | 0.1524 | 0.1549    | 0.1575 | 6.00     | 6.10   | 6.20  |
| L      | 0.0127 | 0.0152    | 0.0191 | 0.50     | 0.60   | 0.75  |

NOTES:

1. Die thickness allowable is 0.279 +/- 0.0127 (0.0110 +/-.005 inches)

2. Dimensions & tolerance per ASME. Y14, 5M-1994.

3. Datum Plane H located at mold parting line and coincident with lead. Where lead exits plastic body at bottom of parting line.

Datums A-B and D to be determined where centerline between leads exits plastic body at Datum Plane H.

"D" and "E" are reference datums and do not include mode flash or protrusions, and are measured at the bottom parting line. Mold flash or protrusions shall not exceed 0.15mm on D and 0.25mm on E per side.

Dimension is the length of terminal for soldering to a substrate.

Terminal positions are shown for reference only.

Formed leads shall be planar with respect to one another within 0.076mm at seating plane.

The lead width dimension does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08mm total in excess of the lead width dimension located on the lower radius or the foot. Minimum space between protrusions and an adjacent lead to be 0.08mm for 0.50mm pitch.

A Section "C-C" to be determined at 0.10 to 0.25mm from the lead tip.

11. This part is compliant with JEDEC specification MO-153, variations DB, DC, DE ED, EE, and FE.



### Package Drawing and Dimensions (56 Pin SSOP)



|                |       | INCHES    |        | MI        | LLIMETE | RS    |
|----------------|-------|-----------|--------|-----------|---------|-------|
| SYMBOL         | MIN   | NOM       | MAX    | MIN       | NOM     | MAX   |
| А              | 0.095 | 0.102     | 0.110  | 2.41      | 2.59    | 2.79  |
| A <sub>1</sub> | 0.008 | 0.012     | 0.016  | 0.20      | 0.31    | 0.41  |
| A2             | 0.088 | 0.090     | 0.092  | 2.24      | 2.29    | 2.34  |
| В              | 0.008 | 0.010     | 0.0135 | 0.203     | 0.254   | 0.343 |
| С              | 0.005 | -         | 0.010  | 0.127     | -       | 0.254 |
| D              | .720  | .725      | .730   | 18.29     | 18.42   | 18.54 |
| E              | 0.292 | 0.296     | 0.299  | 7.42      | 7.52    | 7.59  |
| е              |       | 0.025 BS0 | 2      | 0.635 BSC |         |       |
| н              | 0.400 | 0.406     | 0.410  | 10.16     | 10.31   | 10.41 |
| а              | 0.10  | 0.013     | 0.016  | 0.25      | 0.33    | 0.41  |
| L              | 0.024 | 0.032     | 0.040  | 0.61      | 0.81    | 1.02  |
| а              | 0°    | 5°        | 8°     | 0°        | 5°      | 8°    |
| X              | 0.085 | 0.093     | 0.100  | 2.16      | 2.36    | 2.54  |

### 56 Pin SSOP Outline Dimensions

#### **Ordering Information**

| Part Number | Package Type | Production Flow          |
|-------------|--------------|--------------------------|
| C9850AY     | 56 Pin SSOP  | Commercial, 0°C to +70°C |
| C9850AT     | 56 Pin TSSOP | Commercial, 0°C to +70°C |

Marking: Example: Cypress C9850 Date Code, Lot #





#### Notice

Cypress Semiconductor Corporation reserves the right to make changes to its products in order to improve design, performance or reliability. Cypress Semiconductor Corporation assumes no responsibility for the use of its products in life supporting and medical applications where the failure or malfunction of the product could cause failure of the life supporting and medical systems. Products are not authorized for use in such applications unless a written approval is requested by the manufacturer and an approval is given in writing by Cypress Semiconductor Corporation for the use of its products in the life supporting and medical applications.



| Docum | Document Title: C9850 High Performance Pentium® III Clock Generator |          |        |                                              |  |  |  |  |
|-------|---------------------------------------------------------------------|----------|--------|----------------------------------------------|--|--|--|--|
| Docum | Document Number: 38-07067                                           |          |        |                                              |  |  |  |  |
| Rev.  | Rev. ECN Issue Orig. of Description of Change                       |          |        |                                              |  |  |  |  |
|       | No.                                                                 | Date     | Change |                                              |  |  |  |  |
| **    | 107122                                                              | 06/11/01 | IKA    | Convert from IMI to Cypress                  |  |  |  |  |
| *A    | 122752                                                              | 12/22/02 | RBI    | Add power up requirements to maximum ratings |  |  |  |  |
|       |                                                                     |          |        | information                                  |  |  |  |  |