### 2.5 V to $5.5 \mathrm{~V}, 400 \mu \mathrm{~A}$, Quad Voltage Output 8-/10-/12-Bit DACs in 16-Lead TSSOP

## AD5307/AD5317/AD5327*

## FEATURES

AD5307: 4 Buffered 8-Bit DACs in 16-Lead TSSOP
A Version: $\pm \mathbf{1}$ LSB INL, B Version: $\pm \mathbf{0 . 6 2 5}$ LSB INL AD5317: 4 Buffered 10-Bit DACs in 16-Lead TSSOP

A Version: $\pm 4$ LSB INL, B Version: $\mathbf{\pm 2} \mathbf{5}$ LSB INL AD5327: 4 Buffered 12-Bit DACs in 16-Lead TSSOP

A Version: $\pm 16$ LSB INL, B Version: $\pm 10$ LSB INL
Low Power Operation: $400 \mu \mathrm{~A} @ 3 \mathrm{~V}, 500 \mu \mathrm{~A} @ 5 \mathrm{~V}$
2.5 V to 5.5 V Power Supply

Guaranteed Monotonic by Design over All Codes
Power-Down to 90 nA @ 3 V, 300 nA @ 5 V ( $\overline{\text { PD Pin) }}$
Double-Buffered Input Logic
Buffered/Unbuffered Reference Input Options
Output Range: 0 V to $\mathrm{V}_{\text {ReF }}$ or 0 V to $2 \mathrm{~V}_{\text {ReF }}$
Power-On Reset to 0 V
Simultaneous Update of Outputs ( $\overline{\mathrm{LDAC}}$ Pin)
Asynchronous Clear Facility (CLR Pin)
Low Power, SPI ${ }^{\circledR}$, OSPI $^{\text {TM }}$, MICROWIRE ${ }^{\text {TM }}$, and DSP
Compatible 3-Wire Serial Interface
SDO Daisy-Chaining Option
On-Chip Rail-to-Rail Output Buffer Amplifiers
Temperature Range $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$

## APPLICATIONS

Portable Battery-Powered Instruments Digital Gain and Offset Adjustment
Programmable Voltage and Current Sources

## Programmable Attenuators <br> Industrial Process Control

## GENERAL DESCRIPTION

The AD5307/AD5317/AD5327 are quad 8-, 10-, and 12-bit buffered voltage-output DACs in a 16 -lead TSSOP package that operate from a single 2.5 V to 5.5 V supply, consuming $400 \mu \mathrm{~A}$ at 3 V . Their on-chip output amplifiers allow the outputs to swing rail-to-rail with a slew rate of $0.7 \mathrm{~V} / \mu \mathrm{s}$. The AD5307/ AD5317/AD5327 utilize a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with standard SPI, QSPI, MICROWIRE, and DSP interface standards.
The references for the four DACs are derived from two reference pins (one per DAC pair). These reference inputs can be configured as buffered or unbuffered inputs. The parts incorporate a power-on reset circuit, which ensures that the DAC outputs power up to 0 V and remain there until a valid write to the device takes place. There is also an asynchronous active low $\overline{\mathrm{CLR}}$ pin that clears all DACs to 0 V . The outputs of all DACs may be updated simultaneously using the asynchronous $\overline{\text { LDAC }}$ input. The parts contain a power-down feature that reduces the current consumption of the devices to 300 nA @ 5 V (90nA @ 3 V ). The parts may also be used in daisy-chaining applications using the SDO pin.
All three parts are offered in the same pinout, which allows users to select the amount of resolution appropriate for their application without redesigning their circuit board.

FUNCTIONAL BLOCK DIAGRAM

*Protected by U.S. Patent No. 5,969,657; other patents pending.
REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

| Parameter ${ }^{1}$ | A Version ${ }^{2}$ |  |  | B Version ${ }^{2}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |  |
| DC PERFORMANCE ${ }^{3,4}$ |  |  |  |  |  |  |  |  |
| AD5307 |  |  |  |  |  |  |  |  |
| Resolution |  | 8 |  |  | 8 |  | Bits |  |
| Relative Accuracy |  | $\pm 0.15$ | $\pm 1$ |  | $\pm 0.15$ | $\pm 0.625$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.02$ | $\pm 0.25$ |  | $\pm 0.02$ | $\pm 0.25$ | LSB | Guaranteed Monotonic by Design over All Codes |
| AD5317 |  |  |  |  |  |  |  |  |
| Resolution |  | 10 |  |  | 10 |  | Bits |  |
| Relative Accuracy |  | $\pm 0.5$ | $\pm 4$ |  | $\pm 0.5$ | $\pm 2.5$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.05$ | $\pm 0.5$ |  | $\pm 0.05$ | $\pm 0.5$ | LSB | Guaranteed Monotonic by Design over All Codes |
|  |  |  |  |  |  |  |  |  |
| Resolution |  | 12 |  |  | 12 |  | Bits |  |
| Relative Accuracy |  | $\pm 2$ | $\pm 16$ |  | $\pm 2$ | $\pm 10$ | LSB |  |
| Differential Nonlinearity |  | $\pm 0.2$ | $\pm 1$ |  | $\pm 0.2$ | $\pm 1$ | LSB | Guaranteed Monotonic by Design over All Codes |
| Offset Error |  | $\pm 5$ | $\pm 60$ |  | $\pm 5$ | $\pm 60$ | mV | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \text { Gain }=2 ;$ <br> See Figures 4 and 5 |
| Gain Error |  | $\pm 0.3$ | $\pm 1.25$ |  | $\pm 0.3$ | $\pm 1.25$ | \% of FSR | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \text { Gain }=2 ;$ <br> See Figures 4 and 5. |
| Lower Deadband ${ }^{5}$ |  | 10 | 60 |  | 10 | 60 | mV | See Figure 4. Lower deadband exists only if offset error is negative. |
| Upper Deadband ${ }^{5}$ |  | 10 | 60 |  | 10 | 60 | $\mathrm{mV}$ | See Figure 5. Upper deadband exists only if $\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{DD}}$ and offset plus gain error is positive. |
| Offset Error Drift ${ }^{6}$ |  | -12 |  |  | -12 |  | ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ |  |
| Gain Error Drift ${ }^{6}$ |  | -5 |  |  | -5 |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ |  |
| DC Power Supply Rejection Ratio ${ }^{6}$ <br> DC Crosstalk ${ }^{6}$ |  | $\begin{aligned} & -60 \\ & 200 \end{aligned}$ |  |  | $\begin{aligned} & -60 \\ & 200 \end{aligned}$ |  | dB <br> $\mu \mathrm{V}$ | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{GND} \text { or } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ |
| DAC REFERENCE INPUTS ${ }^{6}$ |  |  |  |  |  |  |  |  |
|  | 0.25 |  | $\mathrm{V}_{\mathrm{DD}}$ | 0.25 |  | $\mathrm{V}_{\mathrm{DD}}$ | V | Unbuffered Reference Mode |
| $\mathrm{V}_{\text {REF }}$ Input Impedance ( $\mathrm{R}_{\mathrm{DAC}}$ ) |  | $>10$ |  |  | $>10$ |  | $\mathrm{M} \Omega$ | Buffered Reference Mode and Power-Down Mode |
|  | 74 | 90 |  |  | 90 |  | $\mathrm{k} \Omega$ | Unbuffered Reference Mode. 0 V to $\mathrm{V}_{\text {Ref }}$ Output Range |
|  | 37 | 45 |  |  | 45 |  | $\mathrm{k} \Omega$ | Unbuffered Reference Mode. 0 V to $2 \mathrm{~V}_{\text {REF }}$ Output Range |
| Reference Feedthrough |  | -90 |  |  | -90 |  | dB | Frequency $=10 \mathrm{kHz}$ |
| Channel-to-Channel Isolation |  | -75 |  |  | -75 |  | dB | Frequency $=10 \mathrm{kHz}$ |
| OUTPUT CHARACTERISTICS ${ }^{6}$ |  |  |  |  |  |  |  |  |
| Minimum Output Voltage ${ }^{7}$ |  | 0.001 |  | 0.001 |  |  | V | This is a measure of the minimum |
| Maximum Output Voltage ${ }^{7}$ |  | $\mathrm{V}_{\mathrm{DD}}-0.001$ |  |  | $\mathrm{V}_{\mathrm{DD}}-0.001$ |  | V | and maximum drive capability of the output amplifier. |
| DC Output Impedance |  | 0.5 |  |  | 0.5 |  | $\Omega$ |  |
| Short Circuit Current |  | 25 |  |  | 25 |  | mA | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  |  | 16 |  |  | 16 |  | mA | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |
| Power-Up Time |  | 2.5 |  |  | 2.5 |  | $\mu \mathrm{s}$ | Coming out of Power-Down Mode. $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
|  |  | 5 |  |  | 5 |  | $\mu \mathrm{s}$ | Coming out of Power-Down Mode. $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |



NOTES
${ }^{1}$ See the Terminology section.
${ }^{2}$ Temperature range (A, B Versions): $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$; typical at $+25^{\circ} \mathrm{C}$.
${ }^{3} \mathrm{DC}$ specifications tested with the outputs unloaded, unless stated otherwise.
${ }^{4}$ Linearity is tested using a reduced code range: AD5307 (Code 8 to 255); AD5317 (Code 28 to 1023); AD5327 (Code 115 to 4095).
${ }^{5}$ This corresponds to x codes. $\mathrm{x}=$ Deadband Voltage/LSB size.
${ }^{6}$ Guaranteed by design and characterization; not production tested.
${ }^{7}$ For the amplifier output to reach its minimum voltage, offset error must be negative; for the amplifier output to reach its maximum voltage, $\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{DD}}$ and offset plus gain error must be positive.
${ }^{8}$ Interface inactive. All DACs active. DAC outputs unloa-ded.
Specifications subject to change without notice.
$\left(V_{D D}=2.5 \mathrm{~V}\right.$ to $5.5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to $\mathrm{GND} ; \mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ to GND ; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.)

| Parameter ${ }^{2}$ | A, B Versions ${ }^{3}$ |  |  | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  |  |
| Output Voltage Settling Time |  |  |  |  | $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
| AD5307 |  | 6 | 8 | $\mu \mathrm{s}$ | 1/4 Scale to 3/4 Scale Change (0x40 to 0 xC 0 ) |
| AD5317 |  | 7 | 9 | $\mu \mathrm{s}$ | 1/4 Scale to 3/4 Scale Change ( $0 \times 100$ to $0 \times 300$ ) |
| AD5327 |  | 8 | 10 | $\mu \mathrm{s}$ | 1/4 Scale to 3/4 Scale Change ( 0 x 400 to $0 \mathrm{xC00}$ ) |
| Slew Rate |  | 0.7 |  | V/ $/$ s |  |
| Major-Code Change Glitch Energy |  | 12 |  | nV -s | 1 LSB Change around Major Carry |
| Digital Feedthrough |  | 0.5 |  | nV -s |  |
| SDO Feedthrough |  | 4 |  | nV-s | Daisy-Chain Mode; SDO Load is 10 pF |
| Digital Crosstalk |  | 0.5 |  | nV -s |  |
| Analog Crosstalk |  | 1 |  | nV -s |  |
| DAC-to-DAC Crosstalk |  | 3 |  | nV -s |  |
| Multiplying Bandwidth |  | 200 |  | kHz | $\mathrm{V}_{\text {REF }}=2 \mathrm{~V} \pm 0.1 \mathrm{~V}$ p-p. Unbuffered Mode |
| Total Harmonic Distortion |  | -70 |  | dB | $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V} \pm 0.1 \mathrm{~V}$ p-p. Frequency $=10 \mathrm{kHz}$ |

## NOTES

${ }^{1}$ Guaranteed by design and characterization; not production tested.
${ }^{2}$ See the Terminology section.
${ }^{3}$ Temperature range (A, B Versions): $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$; typical at $+25^{\circ} \mathrm{C}$.
Specifications subject to change without notice.

## TIMING CHARACTERISTICS ${ }^{1,2,3}\left(\mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}\right.$ to 5.5 v ; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAx }}$, unless otherwise noted. $)$

| $\underline{\text { Parameter }}$ | A, B Versions <br> Limit at $\mathrm{T}_{\text {MIN }}, \mathrm{T}_{\text {MAX }}$ | Unit | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 33 | ns min | SCLK Cycle Time |
| $\mathrm{t}_{2}$ | 13 | ns min | SCLK High Time |
| $\mathrm{t}_{3}$ | 13 | ns min | SCLK Low Time |
| $\mathrm{t}_{4}$ | 13 | ns min | $\overline{\text { SYNC to SCLK Falling Edge Setup Time }}$ |
| $\mathrm{t}_{5}$ | 5 | ns min | Data Setup Time |
| $\mathrm{t}_{6}$ | 4.5 | ns min | Data Hold Time |
| $\mathrm{t}_{7}$ | 0 | ns min | SCLK Falling Edge to $\overline{\text { SYNC Rising Edge }}$ |
| $\mathrm{t}_{8}$ | 50 | ns min | Minimum SYNC High Time |
| $\mathrm{t}_{9}$ | 20 | ns min | $\overline{\text { LDAC Pulsewidth }}$ |
| $\mathrm{t}_{10}$ | 20 | ns min |  |
| $\mathrm{t}_{11}$ | 20 | ns min | $\overline{\text { CLR }}$ Pulsewidth |
| $\mathrm{t}_{12}$ | 0 | ns min | SCLK Falling Edge to $\overline{\text { LDAC }}$ Falling Edge |
| $\mathrm{t}_{13}{ }^{4,5}$ | 20 | ns max | SCLK Rising Edge to SDO Valid ( $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}$ to 5.5 V ) |
|  | 25 | ns max | SCLK Rising Edge to SDO Valid ( $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to 3.5 V ) |
| $\mathrm{t}_{14}{ }_{5}$ | 5 | ns min | SCLK Falling Edge to $\overline{\text { SYNC Rising Edge }}$ |
| $\mathrm{t}_{15}{ }^{5}$ | 8 | ns min | SYNC Rising Edge to SCLK Rising Edge |
| $\mathrm{t}_{16}{ }^{5}$ | 0 | ns min |  |

## NOTES

${ }^{1}$ Guaranteed by design and characterization; not production tested.
${ }^{2}$ All input signals are specified with $\operatorname{tr}=\mathrm{tf}=5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of $\left.\mathrm{V}_{\mathrm{DD}}\right)$ and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$.
${ }^{3}$ See Figures 2 and 3.
${ }^{4}$ This is measured with the load circuit of Figure 1. $\mathrm{t}_{13}$ determines maximum SCLK frequency in Daisy-Chain mode.
${ }^{5}$ Daisy-chain mode only.
Specifications subject to change without notice.


Figure 1. Load Circuit for Digital Output (SDO) Timing Specifications


Figure 2. Serial Interface Timing Diagram


Figure 3. Daisy-Chaining Timing Diagram

## AD5307/AD5317/AD5327

## ABSOLUTE MAXIMUM RATINGS ${ }^{1,2}$

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)
$\mathrm{V}_{\mathrm{DD}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +7 V
Digital Input Voltage to GND . . . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Digital Output Voltage to GND . . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Reference Input Voltage to GND . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
$V_{\text {OUT }} A-V_{\text {OUT }} \mathrm{D}$ to GND $\ldots . . . . . .$.
Operating Temperature Range
Industrial (A, B Versions) . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature ( $\mathrm{T}_{\mathrm{J}} \max$ ) . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$


## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD5307ARU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5307ARU-REEL 7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5307BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5307BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5307BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5317ARU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5317ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5317BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5317BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5317BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5327ARU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5327ARU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5327BRU | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5327BRU-REEL | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |
| AD5327BRU-REEL7 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-16 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5307/AD5317/AD5327 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION



## PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1 | $\overline{\text { CLR }}$ | Active Low Control Input that Loads All Zeros to All Input and DAC Registers. Therefore, the outputs also go to 0 V . |
| 2 | $\overline{\text { LDAC }}$ | Active Low Control Input that Transfers the Contents of the Input Registers to their Respective DAC Registers. Pulsing this pin low allows any or all DAC registers to be updated if the input registers have new data. This allows simultaneous update of all DAC outputs. Alternatively, this pin can be tied permanently low. |
| 3 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Input. These parts can be operated from 2.5 V to 5.5 V , and the supply should be decoupled with a $10 \mu \mathrm{~F}$ capacitor in parallel with a $0.1 \mu \mathrm{~F}$ capacitor to GND. |
| 4 | $\mathrm{V}_{\text {OUT }} \mathrm{A}$ | Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation. |
| 5 | $\mathrm{V}_{\text {OUT }} \mathrm{B}$ | Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation. |
| 6 | $\mathrm{V}_{\text {OUT }} \mathrm{C}$ | Buffered Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation. |
| 7 | $\mathrm{V}_{\text {ReF }} \mathrm{AB}$ | Reference Input Pin for DACs A and B. It may be configured as a buffered or an unbuffered input to each or both of the DACs, depending on the state of the BUF bits in the serial input words to DACs A and B. It has an input range from 0.25 V to $\mathrm{V}_{\mathrm{DD}}$ in unbuffered mode and from 1 V to $\mathrm{V}_{\mathrm{DD}}$ in buffered mode. |
| 8 | $\mathrm{V}_{\text {REF }} \mathrm{CD}$ | Reference Input Pin for DACs C and D. It may be configured as a buffered or an unbuffered input to each or both of the DACs, depending on the state of the BUF bits in the serial input words to DACs C and D. It has an input range from 0.25 V to $\mathrm{V}_{\mathrm{DD}}$ in unbuffered mode and from 1 V to $\mathrm{V}_{\mathrm{DD}}$ in buffered mode. |
| 9 | DCEN | This pin is used to enable the daisy-chaining option. This should be tied high if the part is being used in a daisy chain. The pin should be tied low if it is being used in standalone mode. |
| 10 | $\overline{\mathrm{PD}}$ | Active low control input that acts as a hardware power-down option. All DACs go into power-down mode when this pin is tied low. The DAC outputs go into a high impedance state and the current consumption of the part drops to $300 \mathrm{nA} @ 5 \mathrm{~V}(90 \mathrm{nA} @ 3 \mathrm{~V})$. |
| 11 | $\mathrm{V}_{\text {OUT }} \mathrm{D}$ | Buffered Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation. |
| 12 | GND | Ground Reference Point for All Circuitry on the Part. |
| 13 | DIN | Serial Data Input. This device has a 16 -bit shift register. Data is clocked into the register on the falling edge of the serial clock input. The DIN input buffer is powered down after each write cycle. |
| 14 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates up to 30 MHz . The SCLK input buffer is powered down after each write cycle. |
| 15 | $\overline{\text { SYNC }}$ | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{\text { SYNC }}$ goes low, it powers on the SCLK and DIN buffers and enables the input shift register. Data is transferred in on the falling edges of the following 16 clocks. If SYNC is taken high before the 16 th falling edge, the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the device. |
| 16 | SDO | Serial Data Output. Can be used for daisy-chaining a number of these devices together or for reading back the data in the shift register for diagnostic purposes. The serial data is transferred on the rising edge of SCLK and is valid on the falling edge of the clock. |

## AD5307/AD5317/AD5327

## TERMINOLOGY

## Relative Accuracy

For the DAC, relative accuracy or integral nonlinearity (INL) is a measure of the maximum deviation, in LSB, from a straight line passing through the endpoints of the DAC transfer function. Typical INL versus code plots can be seen in TPCs 1, 2, and 3.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. Typical DNL versus code plots can be seen in TPCs 4, 5, and 6.

## Offset Error

This is a measure of the offset error of the DAC and the output amplifier. (See Figures 4 and 5.) It can be negative or positive. It is expressed in mV .

## Gain Error

This is a measure of the span error of the DAC. It is the deviation in slope of the actual DAC transfer characteristic from the ideal expressed as a percentage of the full-scale range.

## Offset Error Drift

This is a measure of the change in offset error with changes in temperature. It is expressed in (ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

## Gain Error Drift

This is a measure of the change in gain error with changes in temperature. It is expressed in (ppm of full-scale range) $/{ }^{\circ} \mathrm{C}$.

DC Power Supply Rejection Ratio (PSRR)
This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{\text {OUT }}$ to a change in $V_{D D}$ for full-scale output of the DAC. It is measured in $\mathrm{dB} . \mathrm{V}_{\text {REF }}$ is held at 2 V and $\mathrm{V}_{\mathrm{DD}}$ is varied $\pm 10 \%$.

## DC Crosstalk

This is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC. It is expressed in $\mu \mathrm{V}$.

## Reference Feedthrough

This is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated (i.e., $\overline{\text { LDAC }}$ is high). It is expressed in dB .

## Channel-to-Channel Isolation

This is the ratio of the amplitude of the signal at the output of one DAC to a sine wave on the reference input of another DAC. It is measured in dB .

## Major-Code Transition Glitch Energy

Major-code transition glitch energy is the energy of the impulse injected into the analog output when the code in the DAC register changes state. It is normally specified as the area of the glitch in nV -s and is measured when the digital code is changed by 1 LSB at the major carry transition ( $011 \ldots 11$ to $100 \ldots$ 00 or $100 \ldots 00$ to $011 \ldots 11$ ).

## Digital Feedthrough

Digital feedthrough is a measure of the impulse injected into the analog output of a DAC from the digital input pins of the device, but is measured when the DAC is not being written to the ( $\overline{\mathrm{SYNC}}$ held high). It is specified in nV -s and is measured with a fullscale change on the digital input pins, i.e., from all 0 s to all 1 s or vice versa.

## Digital Crosstalk

This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1 s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV -s.

## Analog Crosstalk

This is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0 s to all 1 s and vice versa) while keeping $\overline{\text { LDAC high. Then }}$ pulse $\overline{\text { LDAC }}$ low and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV -s.

## DAC-to-DAC Crosstalk

This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs with a full-scale code change (all 0 s to all 1 s and vice versa) with $\overline{\text { LDAC }}$ low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-s.

## Multiplying Bandwidth

The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

## Total Harmonic Distortion

This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measure of the harmonics present on the DAC output. It is measured in dB .



Figure 4. Transfer Function with Negative Offset


Figure 5. Transfer Function with Positive Offset ( $V_{\text {REF }}=V_{D D}$ )

## AD5307/AD5317/AD5327-Typical Performance Characteristics



TPC 1. AD5307 Typical INL Plot


TPC 4. AD5307 Typical DNL Plot


TPC 7. AD5307 INL and DNL Error vs. $V_{\text {REF }}$


TPC 2. AD5317 Typical INL Plot


TPC 5. AD5317 Typical DNL Plot


TPC 8. AD5307 INL Error and DNL Error vs. Temperature


TPC 3. AD5327 Typical INL Plot


TPC 6. AD5327 Typical DNL Plot


TPC 9. AD5307 Offset Error and Gain Error vs. Temperature


TPC 10. Offset Error and Gain Error vs. $V_{D D}$


TPC 13. Supply Current vs. Supply Voltage


CH1 1V, CH2 5V, TIME BASE= $1 \mu \mathrm{~s} / \mathrm{DIV}$
TPC 16. Half-Scale Settling (1/4 to 3/4 Scale Code Change)


TPC 11. Vout Source and Sink Current Capability


TPC 14. Power-Down Current vs. Supply Voltage


CH1 2.00V, CH2 200mV, TIME BASE $=200 \mu \mathrm{~s} / \mathrm{DIV}$
TPC 17. Power-On Reset to 0 V


TPC 12. Supply Current vs. DAC Code


TPC 15. Supply Current vs. Logic Input Voltage for SCLK and DIN Increasing and Decreasing


TPC 18. Exiting Power-Down to Midscale


TPC 19. $I_{D D}$ Histogram with $V_{D D}=3 \mathrm{~V}$ and $V_{D D}=5 \mathrm{~V}$


TPC 22. Full-Scale Error vs. $V_{\text {REF }}$


TPC 20. AD5327 Major-Code Transition Glitch Energy


TPC 23. DAC-to-DAC Crosstalk


TPC 21. Multiplying Bandwidth (Small-Signal Frequency Response)

## FUNCTIONAL DESCRIPTION

The AD5307/AD5317/AD5327 are quad resistor-string DACs fabricated on a CMOS process with resolutions of 8,10 , and 12 bits respectively. Each contains four output buffer amplifiers and is written to via a 3-wire serial interface. They operate from single supplies of 2.5 V to 5.5 V , and the output buffer amplifiers provide rail-to-rail output swing with a slew rate of $0.7 \mathrm{~V} / \mu \mathrm{s}$. DACs A and B share a common reference input, $\mathrm{V}_{\text {REF }} \mathrm{AB}$. DACs C and D share a common reference input, $\mathrm{V}_{\mathrm{REF}} \mathrm{CD}$. Each reference input may be buffered to draw virtually no current from the reference source, or unbuffered to give a reference input range from 0.25 V to $\mathrm{V}_{\mathrm{DD}}$. The devices have a power-down mode in which all DACs may be turned off completely with a high impedance output.

## Digital-to-Analog Section

The architecture of one DAC channel consists of a resistor-string DAC followed by an output buffer amplifier. The voltage at the $\mathrm{V}_{\text {REF }}$ pin provides the reference voltage for the corresponding DAC. Figure 6 shows a block diagram of the DAC architecture. Since the input coding to the DAC is straight binary, the ideal output voltage is given by

$$
V_{O U T}=\frac{V_{R E F} \times D}{2^{N}}
$$

where:
$D=$ decimal equivalent of the binary code that is loaded to the DAC register:
$0-255$ for AD5307 (8 bits)
$0-1023$ for AD5317 (10 bits)
$0-4095$ for AD5327 (12 bits)
$N=\mathrm{DAC}$ resolution


Figure 6. Single DAC Channel Architecture

## Resistor String

The resistor string section is shown in Figure 7. It is simply a string of resistors, each of value R . The digital code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.

## DAC Reference Inputs

There is a reference pin for each pair of DACs. The reference inputs are buffered but can also be individually configured as unbuffered. The advantage with the buffered input is the high
impedance it presents to the voltage source driving it. However, if the unbuffered mode is used, the user can have a reference voltage as low as 0.25 V and as high as $\mathrm{V}_{\mathrm{DD}}$ since there is no restriction due to headroom and footroom of the reference amplifier.


Figure 7. Resistor String
If there is a buffered reference in the circuit (e.g., REF192), there is no need to use the on-chip buffers of the AD5307/AD5317/ AD5327. In unbuffered mode, the input impedance is still large at typically $90 \mathrm{k} \Omega$ per reference input for 0 V to $\mathrm{V}_{\text {REF }}$ mode and $45 \mathrm{k} \Omega$ for 0 V to $2 \mathrm{~V}_{\text {REF }}$ mode.
The buffered/unbuffered option is controlled by the BUF bit in the data-word. The BUF bit setting applies to whichever DAC is selected.

## Output Amplifier

The output buffer amplifier is capable of generating output voltages to within 1 mV of either rail. Its actual range depends on the value of $\mathrm{V}_{\text {REF }}$, GAIN, offset error, and gain error.
If a gain of 1 is selected (GAIN $=0$ ), the output range is 0.001 V to $\mathrm{V}_{\text {REF }}$.
If a gain of 2 is selected (GAIN =1), the output range is 0.001 V to $2 \mathrm{~V}_{\mathrm{REF}}$. Because of clamping, however, the maximum output is limited to $\mathrm{V}_{\mathrm{DD}}-0.001 \mathrm{~V}$.
The output amplifier is capable of driving a load of $2 \mathrm{k} \Omega$ to GND or $\mathrm{V}_{\mathrm{DD}}$, in parallel with 500 pF to GND or $\mathrm{V}_{\mathrm{DD}}$. The source and sink capabilities of the output amplifier can be seen in the plot in TPC 11.
The slew rate is $0.7 \mathrm{~V} / \mu \mathrm{s}$ with a half-scale settling time to $\pm 0.5 \mathrm{LSB}$ (at eight bits) of $6 \mu \mathrm{~s}$.

## POWER-ON RESET

The AD5307/AD5317/AD5327 are provided with a power-on reset function so that they power up in a defined state. The power-on state is

- Normal operation
- Reference inputs unbuffered
- 0 V to $\mathrm{V}_{\text {REF }}$ output range
- Output voltage set to 0 V

Both input and DAC registers are filled with zeros and remain so until a valid write sequence is made to the device. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up.

## AD5307/AD5317/AD5327

## SERIAL INTERFACE

The AD5307/AD5317/AD5327 are controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with SPI, QSPI, MICROWIRE, and DSP interface standards.

## Input Shift Register

The input shift register is 16 bits wide. Data is loaded into the device as a 16 -bit word under the control of a serial clock input, SCLK. The timing diagram for this operation is shown in Figure 2. The 16 -bit word consists of four control bits followed by 8,10 , or 12 bits of DAC data, depending on the device type. Data is loaded MSB first (Bit 15), and the first two bits determine whether the data is for DAC A, DAC B, DAC C, or DAC D. Bits 13 and 12 control the operating mode of the DAC. Bit 13 is GAIN, which determines the output range of the part. Bit 12 is BUF, which controls whether the reference inputs are buffered or unbuffered.

Table I. Address Bits for the AD53x 7

| A1 (Bit 15) | A0 (Bit 14) | DAC Addressed |
| :--- | :--- | :--- |
| 0 | 0 | DAC A |
| 0 | 1 | DAC B |
| 1 | 0 | DAC C |
| 1 | 1 | DAC D |

## Control Bits

GAIN Controls the output range of the addressed DAC.
0 : Output range of 0 V to $\mathrm{V}_{\text {REF }}$.
1: Output range of 0 V to $2 \mathrm{~V}_{\mathrm{REF}}$.

BUF Controls whether reference of the addressed DAC is buffered or unbuffered.
0 : Unbuffered reference.
1: Buffered reference.
The AD5327 uses all 12 bits of DAC data; the AD5317 uses 10 bits and ignores the 2 LSB. The AD5307 uses eight bits and ignores the last four bits. The data format is straight binary, with all 0 s corresponding to 0 V output and all 1 s corresponding to full-scale output ( $\mathrm{V}_{\mathrm{REF}}-1 \mathrm{LSB}$ ).
The $\overline{\text { SYNC }}$ input is a level-triggered input that acts as a frame synchronization signal and chip enable. Data can be transferred into the device only while $\overline{\text { SYNC is low. To start the serial data }}$ transfer, SYNC should be taken low, observing the minimum $\overline{S Y N C}$ to SCLK falling edge setup time, $\mathrm{t}_{4}$. After SYNC goes low, serial data will be shifted into the device's input shift register on the falling edges of SCLK for 16 clock pulses. In standalone mode ( $\mathrm{DCEN}=0$ ), any data and clock pulses after the 16th falling edge of SCLK will be ignored and no further serial data transfer will occur until $\overline{S Y N C}$ is taken high and low again.
$\overline{\text { SYNC may be taken high after the falling edge of the 16th SCLK }}$ pulse, observing the minimum SCLK falling edge to SYNC rising edge time, $\mathrm{t}_{7}$.

After the end of serial data transfer, data will automatically be transferred from the input shift register to the input register of the selected DAC. If $\overline{\text { SYNC }}$ is taken high before the 16 th falling edge of SCLK, the data transfer will be aborted and the DAC input registers will not be updated.


Figure 8. AD5307 Input Shift Register Contents


Figure 9. AD5317 Input Shift Register Contents


Figure 10. AD5327 Input Shift Register Contents

When data has been transferred into the input register of a DAC, the corresponding DAC register and DAC output can be updated by taking $\overline{\mathrm{LDAC}}$ low. $\overline{\mathrm{CLR}}$ is an active low, asynchronous clear that clears the input registers and DAC registers to all 0 s .

## Low Power Serial Interface

To minimize the power consumption of the device, the interface powers up fully only when the device is being written to, i.e., on the falling edge of SYNC. The SCLK and DIN input buffers are powered down on the rising edge of SYNC.

## Daisy-Chaining

For systems that contain several DACs, or where the user wishes to read back the DAC contents for diagnostic purposes, the SDO pin may be used to daisy-chain several devices together and provide serial readback.
By connecting the DCEN (daisy-chain enable) pin high, the daisy-chain mode is enabled. It is tied low in the case of standalone mode. In daisy-chain mode, the internal gating on SCLK is disabled. The SCLK is continuously applied to the input shift register when $\overline{\text { SYNC }}$ is low. If more than 16 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting this line to the DIN input on the next DAC in the chain, a multi-DAC interface is constructed. Sixteen clock pulses are required for each DAC in the system. Therefore, the total number of clock cycles must equal 16 N , where N is the total number of devices in the chain. When the serial transfer to all devices is complete, $\overline{\text { SYNC }}$ should be taken high. This prevents any further data from being clocked into the input shift register.
A continuous SCLK source may be used if it can be arranged that SYNC is held low for the correct number of clock cycles. Alternatively, a burst clock containing the exact number of clock cycles may be used and $\overline{\text { SYNC may be taken high some }}$ time later.
When the transfer to all input registers is complete, a common $\overline{\text { LDAC }}$ signal updates all DAC registers and all analog outputs are updated simultaneously.

## Double-Buffered Interface

The AD5307/AD5317/AD5327 DACs have double-buffered interfaces consisting of two banks of registers: input registers and DAC registers. The input registers are connected directly to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC registers contain the digital code used by the resistor strings.
Access to the DAC registers is controlled by the $\overline{\mathrm{LDAC}}$ pin. When the LDAC pin is high, the DAC registers are latched and the input registers may change state without affecting the contents of the DAC registers. When $\overline{\mathrm{LDAC}}$ is brought low, however, the DAC registers become transparent and the contents of the input registers are transferred to them.
The double-buffered interface is useful if the user requires simultaneous updating of all DAC outputs. The user may write to three of the input registers individually and then, by bringing LDAC low when writing to the remaining DAC input register, all outputs will update simultaneously.

These parts contain an extra feature whereby a DAC register is not updated unless its input register has been updated since the last time $\overline{\text { LDAC }}$ was brought low. Normally, when $\overline{\text { LDAC }}$ is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD5307/AD5317/AD5327, the part will update the DAC register only if the input register has been changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk.

## Load DAC Input ( $\overline{\text { LDAC }}$ )

$\overline{\text { LDAC }}$ transfers data from the input registers to the DAC registers (and, therefore, updates the outputs). Use of the $\overline{\text { LDAC }}$ function enables double-buffering of the DAC data, GAIN, and BUF. There are two $\overline{\mathrm{LDAC}}$ modes:
Synchronous Mode: In this mode, the DAC registers are updated after new data is read in on the falling edge of the 16th SCLK pulse. $\overline{\text { LDAC }}$ can be tied permanently low or pulsed as in Figure 2.
Asynchronous Mode: In this mode, the outputs are not updated at the same time that the input registers are written to. When $\overline{\text { LDAC }}$ goes low, the DAC registers are updated with the contents of the input register.

## POWER-DOWN MODE

The AD5307/AD5317/AD5327 have low power consumption, typically dissipating 1.2 mW with a 3 V supply and 2.5 mW with a 5 V supply. Power consumption can be further reduced when the DACs are not in use by putting them into powerdown mode, which is selected by taking the $\overline{\mathrm{PD}}$ pin low.
When the $\overline{\mathrm{PD}}$ pin is high, all DACs work normally with a typical power consumption of $500 \mu \mathrm{~A}$ at $5 \mathrm{~V}(400 \mu \mathrm{~A}$ at 3 V$)$. However, in power-down mode, the supply current falls to 300 nA at 5 V ( 90 nA at 3 V ) when all DACs are powered down. Not only does the supply current drop, but the output stage is also internally switched from the output of the amplifier, making it an open circuit. This has the advantage that the output is threestate while the part is in power-down mode and provides a defined input condition for whatever is connected to the output of the DAC amplifier. The output stage is illustrated in Figure 11.
The bias generator, the output amplifiers, the resistor string, and all other associated linear circuitry are shut down when the power-down mode is activated. However, the contents of the registers are unaffected when in power-down. In fact, it is possible to load new data to the input registers and DAC registers during power-down. The DAC outputs will update as soon as $\overline{\mathrm{PD}}$ goes high. The time to exit power-down is typically $2.5 \mu \mathrm{~s}$ for $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $5 \mu \mathrm{~s}$ when $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$. This is the time from the rising edge of $\overline{\mathrm{PD}}$ to when the output voltage deviates from its power-down voltage. See TPC 18 for a plot.


Figure 11. Output Stage during Power-Down

## AD5307/AD5317/AD5327

## MICROPROCESSOR INTERFACING

ADSP-2101/ADSP-2103 to AD5307/AD5317/AD5327 Interface Figure 12 shows a serial interface between the AD5307/AD5317/ AD5327 and the ADSP-2101/ADSP-2103. The ADSP-2101/ ADSP-2103 should be set up to operate in the SPORT transmit alternate framing mode. The ADSP-2101/ADSP-2103 sport is programmed through the SPORT control register and should be configured as follows: internal clock operation, active low framing, 16 -bit word length. Transmission is initiated by writing a word to the Tx register after the SPORT has been enabled. The data is clocked out on each rising edge of the DSP's serial clock and clocked into the AD5307/AD5317/AD5327 on the falling edge of the DAC's SCLK.

*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 12. ADSP-2101/ADSP-2103 to AD5307/ AD5317/AD5327 Interface

68HC11/68L11 to AD5307IAD5317/AD5327 Interface
Figure 13 shows a serial interface between the AD5307/AD5317/ AD5327 and the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ microcontroller. SCK of the 68HC11/68L11 drives the SCLK of the AD5307/AD5317/ AD5327, while the MOSI output drives the serial data line (DIN) of the DAC. The SYNC signal is derived from a port line (PC7). The setup conditions for correct operation of this interface are as follows: the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ should be configured so that its CPOL bit is a 0 and its CPHA bit is a 1 . When data is being transmitted to the DAC, the $\overline{\text { SYNC }}$ line is taken low (PC7). When the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ is configured as above, data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the $68 \mathrm{HC} 11 / 68 \mathrm{~L} 11$ is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. To load data to the AD5307/AD5317/AD5327, PC7 is left low after the first eight bits are transferred, and a second serial write operation is performed to the DAC; PC7 is taken high at the end of this procedure.

*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 13. 68HC11/68L11 to AD5307/AD5317/ AD5327 Interface

## 80C51/80L51 to AD5307/AD5317/AD5327 Interface

Figure 14 shows a serial interface between the AD5307/AD5317/ AD5327 and the 80C51/80L51 microcontroller. The setup for the interface is as follows: TxD of the 80C51/80L51 drives SCLK of the AD5307/AD5317/AD5327, while RxD drives the serial data line of the part. The SYNC signal is again derived from a bit programmable pin on the port. In this case, port line P3.3 is used. When data is to be transmitted to the AD5307/ AD5317/AD5327, P3.3 is taken low. The 80C51/80L51 transmits data only in 8-bit bytes; thus only eight falling clock edges occur in the transmit cycle. To load data to the DAC, P3.3 is left low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. P3.3 is taken high following the completion of this cycle. The 80C51/ 80L51 outputs the serial data in a format that has the LSB first. The AD5307/AD5317/AD5327 requires its data with the MSB as the first bit received. The 80C51/80L51 transmit routine should take this into account.


Figure 14. 80C51/80L51 to AD5307/AD5317/AD5327 Interface

## MICROWIRE to AD5307IAD5317/AD5327 Interface

Figure 15 shows an interface between the AD5307/AD5317/ AD5327 and any MICROWIRE compatible device. Serial data is shifted out on the falling edge of the serial clock, SK, and is clocked into the AD5307/AD5317/AD5327 on the rising edge of SK, which corresponds to the falling edge of the DAC's SCLK.

*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 15. MICROWIRE to AD5307/AD5317/AD5327 Interface

## AD5307/AD5317/AD5327

## APPLICATIONS

## Typical Application Circuit

The AD5307/AD5317/AD5327 can be used with a wide range of reference voltages where the devices offer full, one-quadrant multiplying capability over a reference range of 0.25 V to $\mathrm{V}_{\mathrm{DD}}$. More typically, these devices are used with a fixed, precision reference voltage. Suitable references for 5 V operation are the AD780 and REF192 (2.5 V references). For 2.5 V operation, a suitable external reference would be the AD589, a 1.23 V band gap reference. Figure 16 shows a typical setup for the AD5307/ AD5317/AD5327 when using an external reference.


Figure 16. AD5307/AD5317/AD5327 Using a 2.5 V External Reference

## Driving $V_{D D}$ from the Reference Voltage

If an output range of 0 V to $\mathrm{V}_{\mathrm{DD}}$ is required when the reference inputs are configured as unbuffered, the simplest solution is to connect the reference input to $\mathrm{V}_{\mathrm{DD}}$. As this supply may be noisy and not very accurate, the AD5307/AD5317/AD5327 may be powered from the reference voltage, for example, using a 5 V reference such as the REF195. The REF 195 will output a steady supply voltage for the AD5307/AD5317/AD5327. The typical current required from the REF195 is $500 \mu \mathrm{~A}$ supply current and $\approx 112 \mu \mathrm{~A}$ into the reference inputs (if unbuffered). This is with no load on the DAC outputs. When the DAC outputs are loaded, the REF195 also needs to supply the current to the loads. The total current required (with a $10 \mathrm{k} \Omega$ load on each output) is

$$
612 \mu A+4(5 \mathrm{~V} / 10 \mathrm{k} \Omega)=2.6 \mathrm{~mA}
$$

The load regulation of the REF195 is typically $2 \mathrm{ppm} / \mathrm{mA}$, which results in an error of $5.2 \mathrm{ppm}(26 \mu \mathrm{~V})$ for the 2.6 mA current drawn from it. This corresponds to a 0.0013 LSB error at eight bits and 0.021 LSB error at 12 bits.

Bipolar Operation Using the AD5307/AD5317/AD5327
The AD5307/AD5317/AD5327 have been designed for singlesupply operation, but a bipolar output range is also possible using the circuit in Figure 17. This circuit will give an output voltage range of $\pm 5 \mathrm{~V}$. Rail-to-rail operation at the amplifier output is achievable using an AD820 or an OP295 as the output amplifier.
The output voltage for any input code can be calculated as follows:

$$
V_{\text {OUT }}=\left[\frac{\left(R E F I N \times D / 2^{N}\right) \times(R 1+R 2)}{R 1-R E F I N \times(R 2 / R 1)}\right]
$$

where:
$D$ is the decimal equivalent of the code loaded to the DAC. $N$ is the DAC resolution.
REFIN is the reference voltage input.
with
$R E F I N=5 \mathrm{~V}, R 1=R 2=10 \mathrm{k} \Omega:$

$$
V_{\text {OUT }}=\left(10 \times D / 2^{N}\right)-5 V
$$



Figure 17. Bipolar Operation with the AD5307/ AD5317/AD5327

## AD5307/AD5317/AD5327

Opto-Isolated Interface for Process Control Applications The AD5307/AD5317/AD5327 have a versatile 3-wire serial interface, making them ideal for generating accurate voltages in process control and industrial applications. Due to noise, safety requirements, or distance, it may be necessary to isolate the AD5307/AD5317/AD5327 from the controller. This can easily be achieved by using opto-isolators that will provide isolation in excess of 3 kV . The actual data rate achieved may be limited by the type of optocouplers chosen. The serial loading structure of the AD5307/AD5317/AD5327 makes them ideally suited for use in opto-isolated applications. Figure 18 shows an opto-isolated interface to the AD5307/AD5317/AD5327 where DIN, SCLK, and $\overline{S Y N C}$ are driven from optocouplers. The power supply to the part also needs to be isolated. This is done by using a transformer. On the DAC side of the transformer, a 5 V regulator provides the 5 V supply required for the AD5307/AD5317/AD5327.


Figure 18. AD5307 in an Opto-Isolated Interface

## Decoding Multiple AD5307/AD5317/AD5327s

The SYNC pin on the AD5307/AD5317/AD5327 can be used in applications to decode a number of DACs. In this application, all the DACs in the system receive the same serial clock and serial data, but only the $\overline{\text { SYNC }}$ to one of the devices will be active at any one time, allowing access to four channels in this 16 -channel system. The 74 HC 139 is used as a 2 -to- 4 line decoder to address any of the DACs in the system. To prevent timing errors from occurring, the enable input should be brought to its inactive state while the coded address inputs are changing state. Figure 19 shows a diagram of a typical setup for decoding multiple AD5307 devices in a system.


Figure 19. Decoding Multiple AD5307 Devices in a System

## AD5307/AD5317/AD5327 as a Digitally Programmable

## Window Detector

A digitally programmable upper/lower limit detector using two of the DACs in the AD5307/AD5317/AD5327 is shown in Figure 20. The upper and lower limits for the test are loaded to DACs A and B, which, in turn, set the limits on the CMP04. If the signal at the $\mathrm{V}_{\text {IN }}$ input is not within the programmed window, an LED will indicate the fail condition. Similarly, DACs C and D can be used for window detection on a second $\mathrm{V}_{\mathrm{IN}}$ signal.


Figure 20. Window Detection

## Daisy-Chaining

For systems that contain several DACs, or where the user wishes to read back the DAC contents for diagnostic purposes, the SDO pin may be used to daisy-chain several devices together and provide serial readback. Figure 3 shows the timing diagram for daisy-chain applications. The daisy-chain mode is enabled by connecting DCEN high. See Figure 21.


Figure 21. AD5307 in Daisy-Chain Mode

## Power Supply Bypassing and Grounding

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5307/AD5317/AD5327 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5307/AD5317/AD5327 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5307/AD5317/AD5327 should have ample supply bypassing of $10 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ on the supply located as close to the package as possible, ideally right up against the device. The $10 \mu \mathrm{~F}$ capacitors are the tantalum bead type. The $0.1 \mu \mathrm{~F}$ capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), like the common ceramic types that provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.
The power supply lines of the AD5307/AD5317/AD5327 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and should never be run near the reference inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best, but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.

Table II. Overview of AD53xx Serial Devices

| Part No. | Resolution | No. of <br> DACs | DNL | Interface | Settling <br> Time $(\boldsymbol{\mu s})$ | Package | Pins |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SINGLES |  |  |  |  |  |  |  |
| AD5300 | 8 | 1 | $\pm 0.25$ | SPI | 4 | SOT-23, MSOP | 6,8 |
| AD5310 | 10 | 1 | $\pm 0.5$ | SPI | 6 | SOT-23, MSOP | 6,8 |
| AD5320 | 12 | 1 | $\pm 1.0$ | SPI | 8 | SOT-23, MSOP | 6,8 |
| AD5301 | 8 | 1 | $\pm 0.25$ | 2 -Wire | 6 | SOT-23, MSOP | 6,8 |
| AD5311 | 10 | 1 | $\pm 0.5$ | 2-Wire | 7 | SOT-23, MSOP | 6,8 |
| AD5321 | 12 | 1 | $\pm 1.0$ | 2-Wire | 8 | SOT-23, MSOP | 6,8 |

DUALS

| AD5302 | 8 | 2 | $\pm 0.25$ | SPI | 6 | MSOP | 8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5312 | 10 | 2 | $\pm 0.5$ | SPI | 7 | MSOP | 8 |
| AD5322 | 12 | 2 | $\pm 1.0$ | SPI | 8 | MSOP | 8 |
| AD5303 | 8 | 2 | $\pm 0.25$ | SPI | 6 | TSSOP | 16 |
| AD5313 | 10 | 2 | $\pm 0.5$ | SPI | 7 | TSSOP | 16 |
| AD5323 | 12 | 2 | $\pm 1.0$ | SPI | 8 | TSSOP | 16 |

QUADS

| AD5304 | 8 | 4 | $\pm 0.25$ | SPI | 6 | MSOP | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5314 | 10 | 4 | $\pm 0.5$ | SPI | 7 | MSOP | 10 |
| AD5324 | 12 | 4 | $\pm 1.0$ | SPI | 8 | MSOP | 10 |
| AD5305 | 8 | 4 | $\pm 0.25$ | 2-Wire | 6 | MSOP | 10 |
| AD5315 | 10 | 4 | $\pm 0.5$ | 2-Wire | 7 | MSOP | 10 |
| AD5325 | 12 | 4 | $\pm 1.0$ | 2-Wire | 8 | MSOP | 10 |
| AD5306 | 8 | 4 | $\pm 0.25$ | 2-Wire | 6 | TSSOP | 16 |
| AD5316 | 10 | 4 | $\pm 0.5$ | 2-Wire | 7 | TSSOP | 16 |
| AD5326 | 12 | 4 | $\pm 1.0$ | 2-Wire | 8 | TSSOP | 16 |
| AD5307 | 8 | 4 | $\pm 0.25$ | SPI | 6 | TSSOP | 16 |
| AD5317 | 10 | 4 | $\pm 0.5$ | SPI | 7 | TSSOP | 16 |
| AD5327 | 12 | 4 | $\pm 1.0$ | SPI | 8 | TSSOP | 16 |

OCTALS

| AD5308 | 8 | 8 | $\pm 0.25$ | SPI | 6 | TSSOP | 16 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD5318 | 10 | 8 | $\pm 0.5$ | SPI | 7 | TSSOP | 16 |
| AD5328 | 12 | 8 | $\pm 1.0$ | SPI | 8 | TSSOP | 16 |

Visit www.analog.com/support/standard_linear/selection_guides/AD53xx.html for more information.
Table III. Overview of AD53xx Parallel Devices

| Part No. | Resolution | DNL | V ReF Pins | Settling Time ( $\mu \mathrm{s}$ ) | Additional Pin Functions |  |  |  | Package | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLES |  |  |  |  | BUF | GAIN | HBEN | $\overline{\text { CLR }}$ |  |  |
| AD5330 | 8 | $\pm 0.25$ | 1 | 6 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5331 | 10 | $\pm 0.5$ | 1 | 7 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 20 |
| AD5340 | 12 | $\pm 1.0$ | 1 | 8 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5341 | 12 | $\pm 1.0$ | 1 | 8 | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| DUALS |  |  |  |  |  |  |  |  |  |  |
| AD5332 | 8 | $\pm 0.25$ | 2 | 6 |  |  |  | $\checkmark$ | TSSOP | 20 |
| AD5333 | 10 | $\pm 0.5$ | 2 | 7 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5342 | 12 | $\pm 1.0$ | 2 | 8 | $\checkmark$ | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5343 | 12 | $\pm 1.0$ | 1 | 8 |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 20 |
| QUADS |  |  |  |  |  |  |  |  |  |  |
| AD5334 | 8 | $\pm 0.25$ | 2 | 6 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 24 |
| AD5335 | 10 | $\pm 0.5$ | 2 | 7 |  |  | $\checkmark$ | $\checkmark$ | TSSOP | 24 |
| AD5336 | 10 | $\pm 0.5$ | 4 | 7 |  | $\checkmark$ |  | $\checkmark$ | TSSOP | 28 |
| AD5344 | 12 | $\pm 1.0$ | 4 | 8 |  |  |  |  | TSSOP | 28 |
|  |  |  |  | -20- |  |  |  |  |  | EV. A |

## OUTLINE DIMENSIONS

16-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-16)
Dimensions shown in millimeters


## Revision History

Location ..... Page8/03-Data Sheet changed from REV. 0 to REV. A.Added A VersionUniversal
Changes to FEATURES ..... 1
Changes to SPECIFICATIONS ..... 2
Changes to ABSOLUTE MAXIMUM RATINGS ..... 6
Changes to ORDERING GUIDE ..... 6
Changes to TPC 21 ..... 12
Added OCTALS section to Table II ..... 20
Updated OUTLINE DIMENSIONS ..... 21

