

### **General Description**

The MAX5948A/MAX5948B are hot-swap controllers that allow a circuit card to be safely hot plugged into a live backplane. The MAX5948A/MAX5948B operate from -20V to -80V and are well-suited for -48V power systems. The MAX5948A is pin- and function-compatible with both the LT1640AL and LT1640L. The MAX5948B is pin- and function-compatible with both the LT1640AH and LT1640H.

The MAX5948A/MAX5948B provide a controlled turn-on to circuit cards preventing glitches on the power-supply rail and damage to board connectors and components. The MAX5948A/MAX5948B provide undervoltage, overvoltage, and overcurrent protection. These devices ensure the input voltage is stable and within tolerance before applying power to the load.

Both the MAX5948A and MAX5948B protect a system against overcurrent and short-circuit conditions by turning off the external MOSFET in the event of a fault condition.

Both devices feature an open-drain power-good status output, PWRGD for MAX5948A or PWRGD for MAX5948B, that can be used to enable downstream converters.

The MAX5948A/MAX5948B are available in an 8-pin SO package. Both devices are specified for the extended -40°C to +85°C temperature range.

## **Applications**

Central-Office Switching Network Switches/Routers Server Line Cards Base-Station Line Cards

#### **Features**

- ♦ Allow Safe Board Insertion and Removal from a Live -48V Backplane
- ♦ Pin- and Function-Compatible with LT1640AL/LT1640L (MAX5948A)
- ♦ Pin- and Function-Compatible with LT1640AH/LT1640H (MAX5948B)
- ♦ Withstand -100V Input Transients with No **External Components**
- ♦ Operate from -20V to -80V
- ♦ Programmable Inrush and Short-Circuit Current
- ♦ Programmable Overvoltage Protection
- **♦ Programmable Undervoltage Lockout**
- ♦ Power Up into a Shorted Load
- **♦ Power-Good Control Output**

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| MAX5948AESA | -40°C to +85°C | 8 SO        |
| MAX5948BESA | -40°C to +85°C | 8 SO        |

#### Selector Guide

| PART        | PWRGD POLARITY      |
|-------------|---------------------|
| MAX5948AESA | Active Low (PWRGD)  |
| MAX5948BESA | Active High (PWRGD) |

## Pin Configuration



Typical Operating Circuit appears at end of data sheet.

MIXIM

Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages are referenced to VEE, unless         | ss otherwise noted.) |
|-----------------------------------------------------|----------------------|
| Supply Voltage (V <sub>DD</sub> - V <sub>EE</sub> ) | 0.3V to +100V        |
| PWRGD, PWRGD                                        |                      |
| DRAIN (Note 1)                                      | 2V to +100V          |
| SENSE                                               |                      |
| GATE (internally clamped)                           | 0.3V to +18V         |
| UV and OV                                           | 0.3V to +60V         |
| Current through SENSE                               | ±20mA                |
| Current into GATE                                   | ±300mA               |
| Current into Any Other Pin                          | ±20mA                |

| Current into Drain                                    | 100mA to +20mA |
|-------------------------------------------------------|----------------|
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| 8-Pin SO (derate 5.9mW/°C above +70°C)                | 471mW          |
| Operating Temperature Range                           | 40°C to +85°C  |
| Junction Temperature                                  | +150°C         |
| Storage Temperature Range                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |
| , , , , , , , , , , , , , , , , , , , ,               |                |

Note 1: Test condition per Figure 1. DRAIN current must be limited to the specified 100mA maximum.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{EE} = 0V, V_{DD} = 48V, T_A = -40$ °C to +85°C. Typical values are at  $T_A = +25$ °C, unless otherwise noted.) (Notes 2, 3)

| PARAMETER                               | SYMBOL                            | CONDITIONS                                                        | MIN   | TYP   | MAX   | UNITS |  |
|-----------------------------------------|-----------------------------------|-------------------------------------------------------------------|-------|-------|-------|-------|--|
| POWER SUPPLIES                          |                                   |                                                                   | •     |       |       |       |  |
| Operating Input Voltage Range           | V <sub>DD</sub>                   |                                                                   | 20    |       | 80    | V     |  |
| Supply Current                          | IDD                               | UV = 3V, OV = V <sub>EE</sub> , SENSE = V <sub>EE</sub>           |       | 0.7   | 2     | mA    |  |
| GATE DRIVER AND CLAMPING                | GATE DRIVER AND CLAMPING CIRCUITS |                                                                   |       |       |       |       |  |
| Gate Pin Pullup Current                 | I <sub>PU</sub>                   | GATE drive on, VGATE = VEE                                        | -30   | -45   | -60   | μΑ    |  |
| Gate Pin Pulldown Current               | I <sub>PD</sub>                   | Any fault condition, VGATE = 2V                                   | 24    | 50    | 70    | mA    |  |
| External Gate Drive                     | ΔVGATE                            | V <sub>GATE</sub> - V <sub>EE</sub> , 20V ≤ V <sub>DD</sub> ≤ 80V | 10    | 13.5  | 18    | V     |  |
| GATE to VEE Clamp Voltage               | VGSCLMP                           | V <sub>GATE</sub> - V <sub>EE</sub> , current into GATE = 30mA    | 15    | 16.4  | 18    | V     |  |
| CIRCUIT BREAKER                         |                                   |                                                                   |       |       |       |       |  |
| Current-Limit Trip Voltage              | V <sub>CB</sub>                   | V <sub>CB</sub> = V <sub>SENSE</sub> - V <sub>EE</sub>            | 40    | 50    | 60    | mV    |  |
| SENSE Input Bias Current                | ISENSE                            | V <sub>SENSE</sub> = 50mV                                         | 0     | -0.03 | -1    | μΑ    |  |
| UV PIN                                  |                                   |                                                                   |       |       |       |       |  |
| UV High Threshold                       | Vuvh                              | UV low to high transition                                         | 1.213 | 1.243 | 1.272 | V     |  |
| UV Low Threshold                        | V <sub>U</sub> VL                 | UV high to low transition                                         | 1.198 | 1.223 | 1.247 | V     |  |
| UV Hysteresis                           | V <sub>UVHY</sub>                 |                                                                   |       | 20    |       | mV    |  |
| UV Input Bias Current                   | I <sub>INUV</sub>                 | V <sub>UV</sub> = V <sub>EE</sub>                                 | 0     |       | -0.5  | μΑ    |  |
| OV PIN                                  |                                   |                                                                   |       |       |       |       |  |
| OV High Threshold                       | Vovh                              | OV low to high transition                                         | 1.198 | 1.223 | 1.247 | V     |  |
| OV Low Threshold                        | V <sub>OVL</sub>                  | OV high to low transition                                         | 1.165 | 1.203 | 1.232 | V     |  |
| OV Hysteresis                           | Vovhy                             |                                                                   |       | 20    |       | mV    |  |
| OV Input Bias Current                   | I <sub>INOV</sub>                 | V <sub>OV</sub> = V <sub>EE</sub>                                 | 0     |       | -0.5  | μΑ    |  |
| PWRGD OUTPUT SIGNAL REFERENCED TO DRAIN |                                   |                                                                   |       |       |       |       |  |
| DRAIN Input Bias Current                | Idrain                            | V <sub>DRAIN</sub> = 48V                                          | 10    | 80    | 250   | μΑ    |  |
| Power-Good Threshold                    | V <sub>PG</sub>                   | V <sub>DRAIN</sub> - V <sub>EE</sub> , high to low transition     | 1.1   | 1.4   | 2.0   | V     |  |
| Power-Good Threshold Hysteresis         | Vpghy                             |                                                                   |       | 0.4   |       | V     |  |
|                                         |                                   |                                                                   |       |       |       |       |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{EE} = 0V, V_{DD} = 48V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C. \text{ Typical values are at } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$  (Notes 2, 3)

| PARAMETER                                              | SYMBOL             | CONDITIONS                                                                                              | MIN | TYP          | MAX | UNITS |
|--------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------|-----|--------------|-----|-------|
| PWRGD, PWRGD Output<br>Leakage                         | ІОН                | PWRGD (MAX5948A) = 80V, V <sub>DRAIN</sub> = 48V,<br>PWRGD (MAX5948B) = 80V, V <sub>DRAIN</sub> = 0V    |     |              | 10  | μА    |
| Power-Good Output Impedance (PWRGD to DRAIN)           | Rout               | PWRGD (MAX5948B) (V <sub>DRAIN</sub> - V <sub>EE</sub> ) < V <sub>PG</sub>                              |     | 500 x<br>103 |     | МΩ    |
| PWRGD Output Low Voltage                               | V <sub>OL</sub>    | V <del>PWRGD</del> - VEE; VDRAIN - VEE < VPG,<br>IOUT = 5mA (MAX5948A)                                  |     | 0.11         | 0.4 | V     |
| PWRGD Output Low Voltage                               | V <sub>OL</sub>    | V <sub>PWRGD</sub> - V <sub>DRAIN</sub> ; V <sub>DRAIN</sub> = 5V,<br>I <sub>OUT</sub> = 5mA (MAX5948B) |     | 0.11         | 0.4 | V     |
| AC PARAMETERS                                          |                    |                                                                                                         |     |              |     |       |
| OV High to GATE Low                                    | tphlov             | Figures 2, 3                                                                                            |     | 0.5          |     | μs    |
| UV Low to GATE Low                                     | tphluv             | Figures 2, 4                                                                                            |     | 0.4          |     | μs    |
| OV Low to GATE High                                    | tplhov             | Figures 2, 3                                                                                            |     | 3.3          |     | μs    |
| UV High to GATE High                                   | tplhvl             | Figures 2, 4                                                                                            |     | 3.4          |     | μs    |
| SENSE High to GATE Low                                 | tphlsense          | Figures 2, 5                                                                                            | 2   | 3            | 4   | μs    |
| DRAIN Low to PWRGD Low<br>DRAIN Low to (PWRGD - DRAIN) | tphlpg             | MAX5948A, Figures 2, 6                                                                                  |     | 0.5          |     | μs    |
| High                                                   | I PHLPG            | MAX5948B, Figures 2, 6                                                                                  |     | 0.5          |     | μδ    |
| DRAIN High to PWRGD High<br>DRAIN High to (PWRGD -     | tours              | MAX5948A, Figures 2, 6                                                                                  |     | 0.5          |     | 110   |
| DRAIN) Low                                             | <sup>t</sup> PLHPG | MAX5948B, Figures 2, 6                                                                                  |     | 0.5          |     | μs    |

Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to V<sub>EE</sub>, unless otherwise specified.

Note 3: Limits are 100% tested at  $T_A = +25$ °C and +85°C. Limits at -40°C are guaranteed by design.



Figure 1. -2V DRAIN Voltage Test Circuit

### **Typical Operating Characteristics**

 $(V_{DD} = 48V, V_{EE} = 0V, T_A = +25$ °C, unless otherwise noted.)













### **Typical Operating Characteristics (continued)**

 $(V_{DD} = 48V, V_{EE} = 0V, T_A = +25$ °C, unless otherwise noted.)





Figure 2. Test Circuit 1

## Timing Diagrams



Figure 3. OV to GATE Timing



Figure 4. UV to GATE Timing



Figure 5. SENSE to GATE Timing



Figure 6. DRAIN to PWRGD/PWRGD Timing

### **Pin Description**

| PIN      |          | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                   |  |  |
|----------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MAX5948A | MAX5948B | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                   |  |  |
| 1        | _        | PWRGD    | Power-Good Signal Output. PWRGD is an active-low open-drain status output referenced to VEE. PWRGD is low when VDRAIN - VEE ≤ VPG, indicating a power-good condition. PWRGD is open drain otherwise.                                                                                                                       |  |  |
| _        | 1        | PWRGD    | Power-Good Signal Output. PWRGD is an active-high open-drain status output referenced to DRAIN. PWRGD is in a high-impedance state when V <sub>DRAIN</sub> - V <sub>EE</sub> ≤ V <sub>PG</sub> , indicating a power-good condition. PWRGD is pulled low to DRAIN otherwise.                                                |  |  |
| 2        | 2        | OV       | Input Pin for Overvoltage Detection. OV is referenced to $V_{EE}$ . When OV is pulled above $V_{OVH}$ voltage, the GATE pin is immediately pulled low. The GATE pin remains low until the OV pin voltage reduces to $V_{OVL}$ .                                                                                            |  |  |
| 3        | 3        | UV       | Input Pin for Undervoltage Detection. UV is referenced to $V_{EE}$ . When UV is pulled above $V_{UVH}$ voltage, the GATE is enabled. When UV is pulled below $V_{UVL}$ , GATE is pulled low. UV is also used to reset the circuit breaker after a fault condition. To reset the circuit breaker, pull UV below $V_{UVL}$ . |  |  |
| 4        | 4        | VEE      | Device Negative Power-Supply Input. Connect to the negative power-supply rail.                                                                                                                                                                                                                                             |  |  |
| 5        | 5        | SENSE    | Current-Sense Voltage Input. Connect to an external sense resistor and the external MOSFET source. The voltage drop across the external sense resistor is monitored to detect overcurrent or short-circuit fault conditions. Connect SENSE to VEE to disable the circuit-breaker feature.                                  |  |  |
| 6        | 6        | GATE     | Gate-Drive Output. Connect to gate of the external n-channel MOSFET.                                                                                                                                                                                                                                                       |  |  |
| 7        | 7        | DRAIN    | Output-Voltage Sense Input. Connect to the output-voltage node (drain of external n-channel MOSFET).                                                                                                                                                                                                                       |  |  |
| 8        | 8        | $V_{DD}$ | Positive Power-Supply Rail Input. This is the power ground in the negative-supply voltage system. Connect to the most positive potential of the power-supply inputs.                                                                                                                                                       |  |  |

## Detailed Description

The MAX5948A/MAX5948B are integrated hot-swap controllers for -48V power systems. They allow circuit boards to be safely hot plugged into a live backplane without causing a glitch on the power-supply rail. When circuit boards are inserted into a live backplane, the bypass capacitors at the input of the board's power module or switching power supply can draw large inrush currents as they charge. The inrush currents can cause glitches on the system power-supply rail and damage components on the board.

The MAX5948A/MAX5948B provide a controlled turn-on to circuit cards preventing glitches on the power-supply rail and damage to board connectors and components. Both the MAX5948A and MAX5948B provide undervoltage, overvoltage, and overcurrent protection. The MAX5948A/MAX5948B ensure the input voltage is stable and within tolerance before applying power to the load.

#### **Board Insertion**

Figure 6a shows a typical hot-swap circuit for -48V systems. When the circuit board first makes contact with the backplane, the DRAIN to GATE capacitance ( $C_{gd}$ ) of Q1 pulls up the GATE voltage to roughly I( $V_{EE} \times C_{gd}$ ) / ( $C_{gd} + C_{gs}$ )I. The MAX5948\_ features an internal dynamic clamp between GATE and  $V_{EE}$  to keep the gate-to-source voltage of Q1 low during hot insertion, preventing Q1 from passing an uncontrolled current to the load. For most applications, the internal clamp between GATE and  $V_{EE}$  of the MAX5948A/MAX5948B eliminates the need for an external gate-to-source capacitor. Resistor R3 limits the current into the clamp circuitry during card insertion.

### Block Diagram



#### **Power-Supply Ramping**

The MAX5948A/MAX5948B can reside either on the backplane or the removable circuit board (Figure 6a). Power is delivered to the load by placing an external n-channel MOSFET pass transistor in the power-supply path.

After the circuit board is inserted into the backplane and the supply voltage at VEE is stable and within the undervoltage and overvoltage tolerance, the MAX5948A/MAX5948B turn on Q1. The MAX5948A/MAX5948B gradually turn on the external MOSFET by charging the gate of Q1 with a 45µA current source. Capacitor C2 provides a feedback signal to accurately limit the inrush current. The inrush current can be calculated:

#### $IINRUSH = (IPU \times CL) / C2$

where C<sub>L</sub> is the total load capacitance, C3 + C4, and I<sub>PU</sub> is the MAX5948\_ gate pullup current.

Figure 6b shows the inrush current waveform. The current through C2 controls the GATE voltage. At the end of the DRAIN ramp, the GATE voltage is charged to its final value. The GATE-to-SENSE clamp limits the maximum VGS to about 18V under any condition.

#### **Board Removal**

If the card is removed from a live backplane, the output capacitor on the card may not be immediately discharged. While the output capacitor is discharging, the MAX5948\_ continues to operate as if the input supply were still connected because the output capacitor temporarily supplies operating current to the IC. If the circuit is connected as in Figure 7a, the voltage at the UV pin falls below the UVLO detect threshold, and the MAX5948\_ turns off the external MOSFET. If R4 in the circuit is connected directly to the -48V return, the external MOSFET remains on until the capacitor is discharged sufficiently to drop the UV pin voltage to the UVLO detect threshold.

In either case, when the MOSFET is turned off, the output capacitor continues to discharge by the IC supply current IDD. The IDD flows into the IC at the VDD terminal, out at the VEE terminal, and back to the capacitor through the substrate diode of the external MOSFET. There is also a parallel current path between the VEE and DRAIN terminals through multiple internal ESD-protection diodes. The protection circuit built into the IC allows the DRAIN terminal voltage to drop below that of



Figure 7a. Inrush Control Circuitry

the VEE terminal so long as the absolute maximum allowed DRAIN terminal current (-100mA) is not exceeded. As IDD is only 2mA maximum, this limiting current will not even be approached.

#### **Electronic Circuit Breaker**

The MAX5948 provides a circuit-breaker feature that protects against excessive load current and short-circuit conditions. The load current is monitored by sensing the voltage across an external sense resistor connected between VEE and SENSE.

If the voltage between VEE and SENSE exceeds the current-limit trip voltage (VCB) for a period of tPHLSENSE, the electronic circuit breaker will trip, causing the MAX5948A/MAX5948B to turn off the external MOSFET as shown in Figure 8.

After an overcurrent fault condition, the circuit breaker can be reset by pulling the UV pin low and then pulling UV high or by cycling power to the MAX5948A/MAX5948B.

If more than 3µs (typ) deglitch time (tphlsense) is needed to prevent spurious shutdown due to load current spikes or noise, a simple lowpass filter can be used between the SENSE and VEE pins as shown in



Figure 7b. Input Inrush Current

Figure 9. Resistor R7 and capacitor C3 slow down the response of the circuit breaker to filter momentary glitches in the SENSE voltage. The additional delay time can be estimated with the following equation:

$$\begin{aligned} t_{cbdly} = &R7 \times C3 \times In \left( \frac{V_f - V_l}{V_f - V_{CB}} \right) \\ = &R7 \times C3 \times In \left( \frac{I_f - I_l}{I_f - I_{CB}} \right) \end{aligned}$$

where If is the current in fault condition, II is the initial current before the fault, and ICB is the circuit-breaker trip current (ICB = VCB/R1). Alternatively, the corresponding voltages across the sense resistor (Vf, VI, and VCB) may be used in the equation as shown. The SENSE pin of the MAX5948A/MAX5948B sources very little current (0.02µA typ), so the addition of resistor R7 will introduce very little error in the circuit-breaker trip voltage. For example, a  $10k\Omega$  resistor for R7 will only cause a  $200\mu V$  offset.



Figure 8. Startup Into a Short Circuit

Example: A system has a 1A nominal load current and a  $20m\Omega$  sense resistor. The circuit-breaker delay needs to be increased to 50µs in response to a load current



Figure 9. Extending the Short-Circuit Protection Delay

step to 5A. The circuit-breaker trip current is  $50\text{mV}/20\text{m}\Omega=2.5\text{A}$ . Solving for R7 x C3 in the equation above yields a desired time constant of  $100\mu\text{s}$ . This can be achieved with R7 =  $100\Omega$  and C3 =  $1\mu\text{F}$ .

In the event of a short circuit at the output, the input supply may dip below the UV threshold, resetting the circuit breaker. The MAX5948 cycles ON and OFF until the short is removed, which can be minimized by creating a deglitching delay at the UV pin with a capacitor from UV to VEE. This allows the input supply to recover before the UV pin resets the circuit breaker.

Figure 10 shows a circuit that automatically resets the circuit breaker after a current fault. Transistors Q2 and Q3 along with C4, D1, R7, and R8 form a programmable one-shot circuit. In normal operation, the GATE pin is pulled high and Q3 is turned on, pulling node 2 to VEE. Resistor R8 turns off Q2. When a short occurs, the GATE pin is pulled low and Q3 turns off. Node 2 starts

to charge C4 and Q2 turns on, pulling the UV pin low and resetting the circuit breaker. The instant C4 is fully charged, R8 turns off Q2, UV goes high and the GATE starts to ramp up. Q3 turns back on and pulls node 2 back to VEE. Diode D1 clamps node 3 at one diode drop below VEE. The duty cycle is set to 10% to prevent Q1 from overheating.

#### **Undervoltage and Overvoltage Protection**

The UV and OV pins can be used to detect undervoltage and overvoltage conditions. The UV and OV pins are internally connected to analog comparators with 20mV of hysteresis. When the UV voltage falls below its threshold or the OV voltage rises above its threshold, the GATE pin is immediately pulled low. The GATE pin is held low until UV goes high and OV is low indicating that the input supply voltage is within specification.



Figure 10. Automatic Restart After Current Fault

The UV pin is also used to reset the circuit breaker after a fault condition has occurred. The UV pin can be pulled below  $V_{UVL}$  to reset the circuit breaker.

Figure 11a shows how to program the undervoltage and overvoltage trip thresholds using three resistors. With R4 =  $562k\Omega$ , R5 =  $9.09k\Omega$ , and R6 =  $10k\Omega$ , the undervoltage threshold is set to 37.2V (with a 37.8V release from undervoltage) and the overvoltage is set to 71.1V (with a 69.9V release from overvoltage).

More hysteresis can be added to the undervoltage lockout with the circuit shown in Figure 11b. Resistor R3 connected between GATE and UV lowers the supply undervoltage lockout threshold (supply voltage decreasing) to:

$$V_{UV,HL} = V_{UVL} \left( \frac{R2 \times R3 + R1 \times R3 + R1 \times R2}{R2 \times R3} \right) - \left( \Delta V_{GATE} \times \frac{R1}{R3} \right)$$

where  $V_{UVL}$  is typically 1.223V. The supply voltage to release from undervoltage lockout (supply voltage increasing) is:

$$V_{UV,LH} = V_{UVH} \left( \frac{R2 \times R3 + R1 \times R3 + R1 \times R2}{R2 \times R3} \right)$$



Figure 11a. Undervoltage and Overvoltage Sensing

where V<sub>UVH</sub> is typically 1.243V. The supply undervoltage lockout hysteresis is the difference, or:

$$V_{UV,HYS} = V_{UVHY} \bigg( \frac{R2 \times R3 + R1 \times R3 + R1 \times R2}{R2 \times R3} \bigg) + \bigg( \Delta V_{GATE} \times \frac{R1}{R3} \bigg)$$

where VUVHY is typically 20mV.



Figure 11b. Programmable Hysteresis For Undervoltage



Figure 12. Active-High Enable Module

A separate resistor-divider must be used for the overvoltage lockout setting. The supply overvoltage lockout threshold is:

$$V_{OV} = V_{OVH} \left( \frac{R4 + R5}{R5} \right)$$

where V<sub>OVH</sub> is typically 1.223V.

Using R1 =  $562k\Omega$ , R2 =  $16.9k\Omega$ , R3 =  $1.62M\Omega$ , R4 =  $506k\Omega$ , R5 =  $8.87k\Omega$ , and the typical value of V<sub>GATE</sub> = 13.5V results in the following thresholds:

$$V_{UV,HL} = 37.6V$$
  
 $V_{UV,LH} = 43V$ 

(with hysteresis now increased to 5.4V), and  $V_{OV} = 71V$  (with 1.2V hysteresis).

#### **PWRGD/PWRGD Output**

The PWRGD (PWRGD) output can be used directly to enable a power module after hot insertion. The

MAX5948A (PWRGD) can be used to enable modules with an active-low enable input (Figure 13), while the MAX5948B (PWRGD) is used to enable modules with an active-high enable input (Figure 12).

The PWRGD signal is referenced to the DRAIN terminal, which is the negative supply of the power module. The PWRGD signal is referenced to VEE.

When the DRAIN voltage of the MAX5948A is high with respect to  $V_{EE}$ , the internal pulldown MOSFET Q2 is off and the  $\overline{PWRGD}$  pin is in a high-impedance state (Figure 13).  $\overline{PWRGD}$  is pulled high by the module's internal pullup current source, turning the module off. When the DRAIN voltage drops below VPG, Q2 turns on and  $\overline{PWRGD}$  pulls low, enabling the module.

The PWRGD signal can also be used to turn on an LED or optoisolator to indicate that the power is good (Figure 13) (see the *Component Selection Procedure* section).



Figure 13. Active-Low Enable Module

When the DRAIN voltage of the MAX5948B is high with respect to V<sub>EE</sub> (Figure 12), the internal MOSFET Q3 is turned off so that I1 and the internal MOSFET Q2 clamp the PWRGD pin to the DRAIN pin. MOSFET Q2 sinks the module's pullup current, and the module turns off.

When the DRAIN voltage drops below  $V_{PG}$ , MOSFET Q3 turns on, shorting I1 to  $V_{EE}$  and turning Q2 off. The pullup current in the module pulls PWRGD high, enabling the module.

#### **GATE Voltage Regulation**

GATE goes high when the following startup conditions are met: UV is high, OV is low, the supply voltage is above VUV,LH, and (VSENSE - VEE) is less than 50mV. GATE is pulled up with a 45µA current source and is regulated at 13.5V above VEE. The MAX5948A/MAX5948B include an internal clamp that ensures the GATE voltage of the external MOSFET never exceeds 18V. During a fast-rising VDD, the clamp also keeps the GATE and SENSE potentials as close as possible to

prevent the FET from accidentally turning on. When a fault condition is detected, GATE is pulled low with a 50mA current.

#### **DRAIN Pin Protection**

The MAX5948's DRAIN pin withstands negative voltages (referenced to VEE); no external diode is required. When the -48V backplane shorts to ground and VEE becomes 0V, the DRAIN pin is held at less than 1.5V (sum of Q1's body diode and voltage drop across R1) below VEE due to the storage capacitor C3 (Figure 13). The -1.5V results in a 50mA reverse DRAIN current, which is within the capability of the MAX5948. A design with R1 larger than 0.1 $\Omega$  may require a resistor in series with the DRAIN pin to avoid exceeding the 50mA drain current maximum.



Figure 14. Using PWRGD to Drive an Optoisolator

## \_Applications Information

(Refer to the Typical Operating Circuit.)

#### **Sense Resistor**

The circuit-breaker threshold is set to 50mV (typically). Select a sense resistor that causes a drop equal to or above the current-limit threshold at a current level above the maximum normal operating current. Typically, set the overload current to 1.5 to 2.0 times the nominal load current plus the load-capacitance charging current during startup. Choose the sense resistor power rating to be greater than (VCB)<sup>2</sup>/RSENSE.

#### **Component Selection Procedure**

• Determine load capacitance:

$$C_L = C3 + C4 + module input capacitance$$

- Determine load current, II OAD.
- Select circuit-breaker current, for example:

Calculate RSENSE:

$$R_{SENSE} = \frac{50mV}{I_{CB}}$$

Realize that I<sub>CB</sub> varies ±20% due to trip-voltage tolerance.

Set allowable inrush current:

$$I_{INRUSH} \le 0.8 \times \frac{40mV}{RSENSE} - I_{LOAD}$$
 or  $I_{INRUSH} + I_{LOAD} \le 0.8 \times I_{CB(MIN)}$ 

Determine value of C2:

$$C_2 = \frac{45\mu A \times C_L}{I_{INRUSH}}$$

Calculate value of C1:

$$C_1 = (C_2 + C_{gd}) \times \left( \frac{V_{IN(MAX)} - V_{GS(TH)}}{V_{GS(TH)}} \right)$$

### **Typical Operating Circuit**



Determine value of R3:

$$R_3 \le \frac{150\mu s}{C_2}$$

- Set R2 =  $10\Omega$ .
- If an optocoupler is utilized as in Figure 14, determine the LED series resistor:

$$R_7 = \frac{V_{IN(NOMINAL)} - 2V}{3mA \le I_{LED} \le 5mA}$$

Although the suggested optocoupler is not specified for operation below 5mA, its performance is adequate for 36V temporary low-line voltage where LED current would then be  $\approx 2.2$ mA to 3.7mA. If R7 is set as high as 51k $\Omega$ , optocoupler operation should be verified over the expected temperature and input voltage range to ensure suitable operation when LED current  $\approx 0.9$ mA for 48V input and  $\approx 0.7$ mA for 36V input.

If input transients are expected to momentarily raise the input voltage to >100V, select an input transient-voltage-suppression diode (TVS) to limit maximum voltage on the MAX5948 to less than 100V. A suitable device is the Diodes Inc. SMAT70A telecom-specific TVS.

Select Q1 to meet supply voltage, load current, efficiency, and Q1 package power-dissipation requirements:

 $BV_{DSS} \ge 100V$   $I_{D(ON)} \ge 3 \times I_{LOAD}$ DPAK, D<sup>2</sup>PAK, or TO-220AB

Choose the lowest practical RDS(ON) within budget constraints. MOSFETs with values from  $14m\Omega$  to  $540m\Omega$  are available at 100V breakdown.

Ensure that the temperature rise of Q1 junction is not excessive at normal load current for the package selected. Ensure that I<sub>CB</sub> current during voltage transients does not exceed allowable transient-safe operating-area limitations. This is determined from the SOA and transient-thermal-resistance curves in the Q1 manufacturer's data sheet.

#### Example 1:

I<sub>LOAD</sub> = 2.5A, efficiency = 98%, then V<sub>DS</sub> = 0.96V is acceptable, or R<sub>DS(ON)</sub> ≤ 384m $\Omega$  at operating temperature is acceptable. An IRL520NS 100V nMOS with R<sub>DS(ON)</sub> ≤ 180m $\Omega$  and I<sub>D(ON)</sub> = 10A is available in D<sup>2</sup>PAK. (A Vishay Siliconix SUD40N10-25 100V nMOS with R<sub>DS(ON)</sub> ≤ 25m $\Omega$  and I<sub>D(ON)</sub> = 40A is available in DPAK, but may be more costly because of a larger die size).

Using the IRL520NS, VDS  $\leq$  0.625V even at +80°C so efficiency  $\geq$  98.6% at 80°C. PD  $\leq$  1.56W and junction temperature rise above case temperature would be 5°C due to the package  $\theta_{JC}=3.1^{\circ}\text{C/W}$  thermal resistance. Of course, using the SUD40N10-25 would yield an efficiency greater than 99.8% to compensate for the increased cost.

If ICB is set to twice ILOAD, or 5A, VDS momentarily doubles to  $\leq$  1.25V. If COUT = 4000 $\mu$ F, transient-line input voltage is  $\Delta$ 36V, the 5A charging-current pulse is:

$$t = \frac{4000\mu F \times 1.25V}{5A} = 1ms$$

Entering the data sheet transient-thermal-resistance curves at 1ms provides a  $\theta JC = 0.9^{\circ}C/W$ .  $P_D = 6.25W$ , so  $\Delta t_{JC} = 5.6^{\circ}C$ . Clearly, this is not a problem.

Example 2:

I<sub>LOAD</sub> = 10A, efficiency = 98%, allowing V<sub>DS</sub> = 0.96V but R<sub>DS(ON)</sub>  $\leq$  96m $\Omega$ . An IRF530 in a D<sup>2</sup>PAK exhibits R<sub>DS(ON)</sub>  $\leq$  90m $\Omega$  at +25°C and  $\leq$  135m $\Omega$  at +80°C. Power dissipation is 9.6W at +25°C or 14.4W at +80°C. Junction-to-case thermal resistance is 1.9W/°C, so the junction temperature rise would be approximately 5°C above the +25°C case temperature. For higher efficiency, consider IRL540NS with R<sub>DS(ON)</sub>  $\leq$  44m $\Omega$ . This allows  $\eta$  = 99%, P<sub>D</sub>  $\leq$  4.4W, and T<sub>JC</sub> = +4°C (θ<sub>JC</sub> = 1.1°C/W) at +25°C.

Thermal calculations for the transient condition yield I<sub>CB</sub> = 20A, V<sub>DS</sub> = 1.8V, t = 0.5ms, transient  $\theta$ <sub>JC</sub> = 0.12°C/W, P<sub>D</sub> = 36W and  $\Delta$ t<sub>JC</sub> = 4.3°C.

**Chip Information** 

TRANSISTOR COUNT: 2645

PROCESS: BiCMOS

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.