PL22V10-10

### **FEATURES**

- Advanced CMOS EEPROM technology
- Ultra high performance
  - 10ns, (tpD) commercial version
  - f<sub>MAX</sub> as fast as 83.3MHz
- Available in Dual In-Line, Small Outline Large, and Plastic Leaded Chip Carrier packages
- Low power consumption
  - 110mA + 0.5mA/MHz max
- EE reprogrammability
  - Low-risk reprogrammable inventory
  - Superior programming and functional yield
  - 100% testable
  - Erases and programs in seconds
  - 100 guaranteed erase cycles
- Development and programming support
  - Third-party software and programmers
  - SLICE development software
- Architectural flexibility
  - 132 product term × 44 input AND array
  - Up to 22 inputs and 10 outputs
  - Variable product term distribution (8 to 16 per output) for greater logic flexibility
  - Independently programmable 4-configuration I/O macrocells
  - 4-configuration to macrocells
  - Synchronous preset, asynchronous clear
  - Independently programmable output enables
- Application versatility
  - Pin-for-pin and JEDEC-file compatible with the bipolar AmPAL22V10, CMOS PALC22V10 and PEEL22CV10A

### DESCRIPTION

The Philips Semiconductors PL22V10-10 is a CMOS programmable electrically erasable logic device that provides a high-performance, low-power, reprogrammable, and architecturally enhanced alternative to early generation programmable logic devices (PLDs). Designed in advanced CMOS EEPROM technology, the PL22V10 rivals speed parameters of comparable bipolar PLDs while providing a dramatic improvement in active power consumption. The EE reprogrammability of the PL22V10 allows cost effective plastic packaging, low risk inventory, reduced development and retrofit costs, and enhanced testability to ensure 100% field programmability and function. The PL22V10's flexible architecture offers complete function and JEDEC-file compatibility with the bipolar AmPAL22V10 and the CMOS PALC22V10. Applications for the PL22V10 include: replacement of random SSI/MSI logic circuitry and user customized sequential and combinatorial functions such as counters, shift registers, state machines, address decoders, multiplexers, etc. Development and programming support for the PL22V10 is provided by Philips Semiconductors and third-party manufacturers.

# PIN LABEL DESCRIPTIONS

| l1 l11          | Dedicated Input             |
|-----------------|-----------------------------|
| NC              | Not Connected               |
| F0 – F9         | Macro Cell Input/Output     |
| CLK/I0          | Clock Input/Dedicated Input |
| V <sub>CC</sub> | Supply Voltage              |
| GND             | Ground                      |

### PIN CONFIGURATIONS



### ORDERING INFORMATION

| DESCRIPTION                                                     | ORDER CODE  | DRAWING NUMBER |
|-----------------------------------------------------------------|-------------|----------------|
| 24-Pin (300mil-wide) Plastic DIP (Dual-In-Line Package)         | PL22V10-10N | 0410D          |
| 28-Pin (300mil-wide) PLCC (Plastic Leaded Chip Carrier Package) | PL22V10-10A | 0401F          |
| 24-Pin (300mil-wide) Plastic SOL (Small Outline Large) Package  | PL22V1010D  | 0173D          |

PL22V10-10

### LOGIC DIAGRAM



PL22V10-10



### **FUNCTION DESCRIPTION**

The PL22V10 implements logic functions as sum-of-products expressions in a programmable-AND/fixed-OR logic array. User-defined functions are created by programming the connections of input signals into the array. User-configurable output structures in the form of I/O macrocells further increase logic flexibility.

### **ARCHITECTURE OVERVIEW**

The PL22V10 architecture is illustrated in the Figure 1. Twelve dedicated inputs and 10 I/Os provide up to 22 inputs and 10 outputs for creation of logic functions. At the core of the device is a programmable electrically-erasable AND array which drives a fixed OR array. With this structure, the PL22V10 can implement up to 10 sum-of-products logic expressions.

Associated with each of the 10 OR functions is an I/O macro cell which can be independently programmed to one of 4 different configurations. The programmable macro cells allow each I/O to create sequential or combinatorial logic functions with either Active-High or Active-Low polarity.

### AND/OR LOGIC ARRAY

The programmable AND array of the PL22V10 (shown in the Logic Diagram) is formed by input lines intersecting product terms. The input lines and product terms are used as follows:

### 44 input lines:

24 input lines carry the True and Complement of the signals applied to the 12 input pins

20 additional lines carry the True and Complement values of feedback or input signals from the 10 l/Os

### 132 product terms:

120 product terms (arranged in 2 groups of 8, 10, 12, 14, and 16) used to form logical sums

10 output enable terms (one for each I/O)

1 global synchronous preset term

1 global asynchronous clear term

At each input-line/product-term intersection there is an EEPROM memory cell which determines whether or not there is a logical connection at that intersection. Each product term is essentially a 44-input AND gate. A

product term which is connected to both the True and Complement of an input signal will always be FALSE, and thus will not effect the OR function that it drives. When all the connections on a product term are opened, a Don't Care state exists and that term will always be TRUE.

When programming the PL22V10, the device programmer first performs a bulk erase to instantly remove the previous pattern. The erase cycle opens every logical connection in the array. The device is then configured to perform the user-defined function by programming selected connections in the AND array. (Note that EEPROM device programmers automatically program the connections on unused product terms so that they will have no effect on the output function.)

# VARIABLE PRODUCT TERM DISTRIBUTION

The PL22V10 provides 120 product terms to drive the 10 OR functions. These product terms are distributed among the outputs in groups of 8, 10, 12, 14, and 16 to form logical sums (see Logic Diagram). This distribution allows optimum use of device resources.

PL22V10-10





PL22V10-10

# PROGRAMMABLE I/O MACROCELL

The output macrocell provides complete control over the architecture of each output. The ability to configure each output independently permits users to tailor the configuration of the PL22V10 to the precise requirements of their designs.

## MACROCELL ARCHITECTURE

Each I/O macrocell, as shown in Figure 2, consists of a D-type flip-flop and two signal-select multiplexers. The configuration of each macrocell of the PL22V10 is determined by the two EEPROM bits controlling these multiplexers. These bits determine output polarity, and output type (registered or non-registered). Equivalent circuits for the macrocell configurations are illustrated in Figure 3.

### **OUTPUT TYPE**

The signal from the OR array can be fed directly to the output pin (combinatorial function) or latched in the D-type flip-flop (registered function). The D-type flip-flop latches data on the rising edge of the clock and is controlled by the global preset and clear terms. When the synchronous preset term is satisfied, the Q output of the register will be set HIGH at the next rising edge of the clock input. Satisfying the asynchronous clear term will set Q LOW, regardless of the clock state. If both terms are satisfied simultaneously, the clear will override the preset.

## PROGRAM/ERASE CYCLES

The PL22V10 is 100% testable, erases/programs in seconds, and has 100 guaranteed erase cycles.

# **OUTPUT POLARITY**

Each macrocell can be configured to implement Active-High or Active-Low logic. Programmable polarity eliminates the need for external inverters.

## **OUTPUT ENABLE**

The output of each I/O macrocell can be enabled or disabled under the control of its associated programmable output enable product term. When the logical conditions programmed on the output enable term are satisfied, the output signal is propagated to the I/O pin. Otherwise, the output buffer is driven into the high-impedance state.

Under the control of the output enable term, the I/O pin can function as a dedicated input, a dedicated output, or a bi-directional I/O. Opening every connection on the output enable term will permanently enable the output buffer and yield a dedicated output. Conversely, if every connection is intact, the enable term will always be logically FALSE and the I/O will function as a dedicated input.

### REGISTER FEEDBACK SELECT

When the I/O macrocell is configured to implement a registered function (S1=0) (Figures 3.a or 3.b), the feedback signal to the AND array is taken from the  $\overline{Q}$  output.

### **BI-DIRECTIONAL I/O SELECT**

When configuring an I/O macrocell to implement a combinatorial function (S1=1) (Figures 3.c or 3.d), the feedback signal is taken from the I/O pin. In this case, the pin can be used as a dedicated input, a dedicated output, or a bi-directional I/O.

## **POWER-ON RESET**

To ease system initialization, all flip-flops will power-up to a reset condition and the Q output will be low. The actual output of the PL22V10 will depend on the programmed output polarity. The  $V_{CC}$  rise must be monotonic and the reset delay time is  $5\mu s$  maximum.

### **DESIGN SECURITY**

The PL22V10 provides a special EEPROM security bit that prevents unauthorized reading or copying of designs programmed into the device. The security bit is set by the PLD programmer, either at the conclusion of the programming cycle or as a separate step, after the device has been programmed. Once the security bit is set it is impossible to verify (read) or program the PL22V10 until the entire device has first been erased with the bulk-erase function.

## **PROGRAM AND ERASE**

The PL22V10 can be programmed on standard logic programmers. If a device needs to be reprogrammed, simply place back into the programmer, at which point it will be automatically erased, then repatterned.

Approved programmers are listed in the Philips Semiconductors Programmer Reference Guide.

### SOFTWARE SUPPORT

The PL22V10 is fully supported by industry standard (JEDEC compatible) PLD CAD tools, including Philips Semiconductors' SNAP design software package. ABEL™, CUPL™, and PALASM® 90 design software packages also support the PL22V10 architecture.

All packages allow Boolean and state equation entry formats. SNAP, ABEL and CUPL also accept, as input, schematic capture format.

PL22V10 logic designs can also be generated using the program table entry format. This program table entry format is supported by SNAP only.

ABEL is a trademark of Data I/O Corp.
CUPL is a trademark of Logical Devices, Inc.
PALASM is a registered trademark of AMD Corp.

PL22V10-10

### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

|                                    |                             | CONDITIONS                                   | RAT  | RATINGS               |                 |  |
|------------------------------------|-----------------------------|----------------------------------------------|------|-----------------------|-----------------|--|
| SYMBOL                             | PARAMETER                   |                                              | MIN  | MAX                   | UNIT            |  |
| Vcc                                | Supply voltage              | Relative to GND                              | -0.5 | +7.0                  | ٧               |  |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage applied to any pin3 | Relative to GND <sup>2</sup>                 | -1.2 | V <sub>CC</sub> + 0.5 | V <sub>DC</sub> |  |
| lout                               | Output current              | Per pin (I <sub>OL</sub> , I <sub>OH</sub> ) | t    | ±25                   |                 |  |
| T <sub>stg</sub>                   | Storage temperature range   |                                              | -65  | +125                  | °C              |  |
| T <sub>LT</sub>                    | Lead temperature            | Soldering 10 seconds                         | +    | +300                  |                 |  |

- 1. Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification of the device is not implied. Minimum DC input is -0.5V, however inputs may undershoot to -2.0V for periods less than 20ns.
- 3. VIN and VOUT are not specified for program/verify operation.

### **OPERATING RANGES**

| SYMBOL           | PARAMETER                 | PARAMETER CONDITIONS    | RAT   |       |                 |
|------------------|---------------------------|-------------------------|-------|-------|-----------------|
|                  |                           |                         | MIN   | MAX   | UNIT            |
| V <sub>CC</sub>  | Supply voltage            | Commercial <sup>1</sup> | +4.75 | +5.25 | V <sub>DC</sub> |
|                  |                           | Industrial              | +4.5  | +5.5  | V <sub>DC</sub> |
| T <sub>amb</sub> | Ambient temperature       | Commercial <sup>1</sup> | 0     | +70   | °C              |
|                  |                           | Industrial              | -40   | +85   | °C              |
| t <sub>R</sub>   | Clock Rise Time           | See note 2              |       | 250   | ns              |
| t <sub>F</sub>   | Clock Fall Time           | See note 2              |       | 250   | ns              |
| tRVCC            | V <sub>CC</sub> Rise Time | See note 2              |       | 250   | ms              |

### NOTES:

- Voltage applied to input or output must not exceed V<sub>CC</sub> +0.3V.
- 2. Test points for Clock and V<sub>CC</sub> in t<sub>R</sub>, t<sub>F</sub>, t<sub>CL</sub>, t<sub>CH</sub>, and t<sub>RESET</sub> are referenced at 10% and 90% levels.

PL22V10-10

# DC ELECTRICAL CHARACTERISTICS

Commercial =  $0^{\circ}$ C  $\leq$  T<sub>amb</sub>  $\leq$  +75 $^{\circ}$ C, 4.75V  $\leq$  V<sub>CC</sub>  $\leq$  5.25V

|                                  | PARAMETER                                         |                                                                      | LIMITS                |                    |                       |          |
|----------------------------------|---------------------------------------------------|----------------------------------------------------------------------|-----------------------|--------------------|-----------------------|----------|
| SYMBOL                           |                                                   | CONDITIONS                                                           | MIN                   | TYP <sup>4</sup>   | MAX                   | TINU     |
| Input vol                        | tage                                              |                                                                      | -                     |                    | <u> </u>              |          |
| $V_{IL}$                         | Low                                               |                                                                      | -0.3                  | T                  | 0.8                   | Τv       |
| VIH                              | High                                              |                                                                      | 2.0                   |                    | V <sub>CC</sub> + 0.3 | l v      |
| Output vo                        | oltage                                            |                                                                      |                       | <del></del>        |                       | 1        |
| VOL                              | Low - TTL                                         | V <sub>CC</sub> = MIN, I <sub>OL</sub> = 16mA                        |                       |                    | 0.5                   | V        |
| V <sub>OLC</sub>                 | Low - CMOS                                        | V <sub>CC</sub> = MIN, I <sub>OL</sub> = 10μA                        |                       |                    | 0.1                   | v        |
| V <sub>OH</sub>                  | High - TTL                                        | V <sub>CC</sub> = MIN, I <sub>OH</sub> = -4.0mA                      | 2.4                   |                    | ]                     | V        |
| V <sub>OHC</sub>                 | High CMOS                                         | V <sub>CC</sub> = MIN, I <sub>OH</sub> = -10µA                       | V <sub>CC</sub> - 0.1 |                    |                       | V        |
| Input curi                       | rent                                              | ·                                                                    |                       |                    | ·                     | <u> </u> |
| I <sub>IL</sub> /I <sub>IH</sub> | Input leakage current                             | V <sub>CC</sub> = MAX, GND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>       |                       | 1                  | ±10                   | μА       |
| Output cu                        | irrent                                            |                                                                      |                       |                    |                       |          |
| loz                              | Output leakage                                    | I/O = Hi-Z, GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub>                   |                       | 2                  | ±10                   | μА       |
| lsc <sup>5</sup>                 | Short circuit                                     | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 0.5V <sup>1</sup>           | -30                   |                    | -130                  | mA       |
| Icc                              | V <sub>CC</sub> active current, CMOS (commercial) | V <sub>IN</sub> = V <sub>CC</sub> or GND <sup>2, 3</sup>             |                       | 80 +<br>0.5mA/MHz  | 110 +<br>0.5mA/MHz    | mA       |
|                                  | V <sub>CC</sub> active current, CMOS (industrial) | V <sub>IN</sub> = V <sub>CC</sub> or GND <sup>2, 3</sup>             |                       | 90 +<br>0.5mA/MHz  | 120 +<br>0.5mA/MHz    | mA       |
|                                  | V <sub>CC</sub> active current, TTL (commercial)  | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> <sup>2, 3</sup> |                       | 90 +<br>0.5mA/MHz  | 120 +<br>0.5mA/MHz    | mA       |
|                                  | V <sub>CC</sub> active current, TTL (industrial)  | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> <sup>2, 3</sup> |                       | 100 +<br>0.5mA/MHz | 130 +<br>0.5mA/MHz    | mA       |

## NOTES:

- 1. No more than one output should be tested at a time. Duration of the short-circuit test should not exceed one second.
- 2. I/O pins open (no load).
- loc for a typical application: This parameter is tested with the device programmed as a 10-bit Counter.
   Typical values are at V<sub>CC</sub> = 5V. Typical values are guaranteed by design.
- Room temperature only.

PL22V10-10

# **AC ELECTRICAL CHARACTERISTICS**

nmercial =  $0^{\circ}$ C  $\leq T_{amb} \leq +75^{\circ}$ C, 4.75V  $\leq V_{cc} \leq 5.25$ V<sup>1, 2</sup>

|                                   |                                                                                                                                         | TEST                                        | PL22V10-10 |     |      |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|-----|------|
| SYMBOL                            | PARAMETER                                                                                                                               | CONDITIONS                                  | MIN        | MAX | UNIT |
| t <sub>PD</sub>                   | Input <sup>3</sup> to non-registered output                                                                                             | 50pF                                        |            | 10  | ns   |
| t <sub>EA</sub>                   | Input <sup>3</sup> to Output Enable <sup>4</sup>                                                                                        | 50pF                                        |            | 10  | ns   |
| t <sub>ER</sub>                   | Input <sup>3</sup> to Output Disable <sup>4</sup>                                                                                       | 5pF                                         |            | 10  | ns   |
| tco                               | Clock to output                                                                                                                         | 50pF                                        |            | 8   | ns   |
| tc02                              | Clock to combinatorial output delay via internal registered feed-<br>back                                                               | 50pF                                        |            | 14  | ns   |
| t <sub>S</sub>                    | Input <sup>3</sup> or feedback setup to clock                                                                                           | 50pF                                        | 7          |     | ns   |
| t <sub>SF</sub>                   | Internal feedback <sup>6</sup>                                                                                                          | 50pF                                        | 5          |     | ns   |
| t <sub>H</sub>                    | Input <sup>3</sup> hold after clock                                                                                                     | 50pF                                        | 0          |     | ns   |
| t <sub>WL</sub> , t <sub>WH</sub> | Clock width – clock low time, clock high time <sup>5</sup>                                                                              | 50pF                                        | 6          |     | ns   |
| t <sub>CP</sub>                   | MIN clock period External (t <sub>S</sub> + t <sub>CO</sub> )                                                                           | 50pF                                        | 15         |     | ns   |
| f <sub>MAX1</sub>                 | $\begin{array}{cc} \text{MAX operating frequency;} & & \\ \text{Internal feedback}^6 & & & \\ \hline \\ t_{SF} + t_{CO} \\ \end{array}$ | 50pF                                        | 76.9       |     | MHz  |
| f <sub>MAX2</sub>                 | MAX operating frequency; External (1/t <sub>CP</sub> )                                                                                  | 50pF                                        | 66.6       |     | MHz  |
| f <sub>MAX3</sub>                 | MAX clock frequency;                                                                                                                    | 50pF                                        | 83.3       |     | MHz  |
| t <sub>ARW</sub>                  | Asynchronous Reset pulse width                                                                                                          | 50pF                                        | 10         |     | ns   |
| t <sub>AR</sub>                   | Input <sup>3</sup> to Asynchronous Reset                                                                                                | 50pF                                        |            | 12  | ns   |
| t <sub>ARR</sub>                  | Asynchronous Reset recovery time                                                                                                        | 50pF                                        | 8          |     | ns   |
| t <sub>SPR</sub>                  | Synchronous Preset recovery time                                                                                                        | 50pF                                        | 10         |     | ns   |
| t <sub>RESET</sub>                | Power-on reset time for registers in clear state <sup>5</sup>                                                                           | 50pF                                        |            | 5   | μs   |
| Capacitanc                        | e <sup>6</sup>                                                                                                                          |                                             |            | •   | •    |
| CiN                               | Input Capacitance <sup>7</sup>                                                                                                          | $T_{amb} = 25^{\circ}C,$<br>$V_{CC} = 5.0V$ |            | 6   | pF   |
| Cout                              | Output Capacitance <sup>7</sup>                                                                                                         | @ f = 1MHz                                  |            | 12  | pF   |

- 1. Test conditions assume: signal transition times of 2.5ns or less from the 10% and 90% points, timing reference levels of 1.5V (unless otherwise specified).
- Device test loads are specified at the end of this section.
- "Input" refers to an Input pin signal.

- tog is measured from input transition to V<sub>REF</sub> ± 0.1V, t<sub>OD</sub> is measured from input transition to V<sub>OH</sub> 0.1V or V<sub>OL</sub> + 0.1V.
   Test points for Clock and V<sub>CC</sub> in t<sub>R</sub>, t<sub>F</sub>, t<sub>CL</sub>, t<sub>CH</sub>, and t<sub>RESET</sub> are referenced at 10% and 90% levels.
   Parameters are not 100% tested. Specifications are based on initial characterization and are tested after any design or process modification. which may affect operational frequency
- 7. Capacitances are tested on a sample basis.

PL22V10-10

# **TEST LOAD CIRCUIT**



# THEVENIN EQUIVALENT



## **VOLTAGE WAVEFORM**



PL22V10-10

### **SWITCHING WAVEFORMS**



PL22V10-10

"AND" ARRAY - (I, B)



### NOTE:

1. This is the initial state.

# **POWER-UP RESET**

The power-up reset feature ensures that all flip-flops will be reset to LOW after the device has been powered up. The output state will depend on the programmed pattern. This feature is valuable in simplifying state machine initialization. A timing diagram and

parameter table are shown below. Due to the synchronous operation of the power-up reset and the wide range of ways  $V_{\rm CC}$  can rise to its steady state, two conditions are required to ensure a valid power-up reset. These conditions are:

- The V<sub>CC</sub> rise must be monotonic.
- Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

|                 |                              | LIM | LIMITS            |      |  |
|-----------------|------------------------------|-----|-------------------|------|--|
| SYMBOL          | PARAMETER                    | MIN | MAX               | UNIT |  |
| ter             | Power-up Reset Time          |     | 1                 | μs   |  |
| ts, tsf         | Input or Feedback Setup Time | Se  | See AC Electrical |      |  |
| t <sub>WL</sub> | Clock Width LOW              |     | Characteristics   |      |  |



PL22V10-10

## PRELOAD TEST CONDITION

| SYMBOL           | PARAMETER                                                                       | CONDITIONS | LIMITS |       |      | _    |
|------------------|---------------------------------------------------------------------------------|------------|--------|-------|------|------|
|                  |                                                                                 |            | MIN    | TYP   | MAX  | UNIT |
| tpE              | Valid data out                                                                  |            |        | 100   |      | ns   |
| tpz              | Output 3-State delay time after assertion of Preload (Pin 2 = V <sub>HH</sub> ) |            |        | 100   |      | ns   |
| <b>t</b> PH      | Hold time of all preload inputs with respect to Clock rising edge               |            |        | 15    |      | ns   |
| t <sub>PSU</sub> | Setup time of all preload inputs with respect to Clock rising edge              |            |        | 100   |      | ns   |
| t <sub>PLH</sub> | Hold time for Preconditioning input                                             |            |        | 50    |      | ns   |
| V <sub>HH</sub>  | Preload enable voltage                                                          |            | 14.50  | 14.75 | 15.0 | V    |

# PRELOAD WAVEFORM



PL22V10-10

| PROGRAM ' | TΑ | BLE | = |
|-----------|----|-----|---|
|-----------|----|-----|---|



PL22V10-10

## PROGRAM TABLE (Continued)



PL22V10-10

## **SNAP RESOURCE SUMMARY DESIGNATIONS**

