# MOS INTEGRATED CIRCUIT $\mu$ PD63, 63A, 64 ### 4-BIT SINGLE-CHIP MICROCONTROLLER FOR INFRARED REMOTE CONTROL TRANSMISSION #### **DESCRIPTION** Equipped with low-voltage 1.8 V operation, a carrier generation circuit for infrared remote control transmission, a standby release function through key entry, and a programmable timer, the $\mu$ PD63, 63A, and 64 are suitable for infrared remote control transmitters. For the $\mu$ PD63, 63A and 64, we have made available the one-time PROM product $\mu$ PD6P4B for program evaluation or small-quantity production. #### **FEATURES** • Program memory (ROM) • μPD63 : $512 \times 10$ bits • μPD63A: $768 \times 10$ bits • μPD64 : $1002 \times 10$ bits • Data memory (RAM): $32 \times 4$ bits · Built-in carrier generation circuit for infrared remote control • 9-bit programmable timer : 1 channel • Command execution time : 8 $\mu$ s (when operating at fx = 8 MHz: ceramic oscillation) • Stack level : 1 level (Stack RAM is for data memory RF as well.) I/O pins (K<sub>I/O</sub>) : 8 units Input pins (K<sub>I</sub>) : 4 units Sense input pin (S<sub>O</sub>) : 1 unit S<sub>1</sub>/LED pin (I/O) : 1 unit (When in output mode, this is the remote control transmission display (.niq • Power supply voltage : VDD = 1.8 to 3.6 V (when operating at fx = 4 MHz) $V_{DD} = 2.2$ to 3.6 V (when operating at fx = 8 MHz) Operating ambient temperature : T<sub>A</sub> = -40 to +85 °C Oscillator frequency : fx = 2.4 to 8 MHz · POC circuit (Mask option) #### **APPLICATION** Infrared remote control transmitter (for AV and household electric appliances) Unless otherwise stated, the $\mu$ PD63 is taken as a representative product in this document. The information in this document is subject to change without notice. Document No. U11371EJ3V0DS00 (3rd edition) Date Published November 1998 N CP(K) Printed in Japan The mark \* shows major revised points. #### **ORDERING INFORMATION** | | Part Number | Package | |---|---------------------------------------------|-------------------------------| | | μPD63GS-××× | 20-pin plastic SOP (300 mil) | | | $\mu$ PD63AGS- $\times\!\!\times\!\!\times$ | 20-pin plastic SOP (300 mil) | | | $\mu$ PD64GS- $\times\times$ | 20-pin plastic SOP (300 mil) | | * | $\mu$ PD64MC- $\times$ $\times$ -5A4 | 20-pin plastic SSOP (300 mil) | Remark xxx indicates ROM code suffix. #### PIN CONFIGURATION (TOP VIEW) #### 20-pin Plastic SOP (300 mil) - $\mu$ PD63GS- $\times\times$ - $\mu$ PD63AGS- $\times\times$ - $\mu$ PD64GS- $\times\times$ #### ★ 20-pin Plastic SSOP (300 mil) • $\mu$ PD64MC- $\times\times$ -5A4 Caution The pin numbers of Kı and Kı/o are in the reverse order of the $\mu$ PD6600A, and 6124A. #### **BLOCK DIAGRAM** #### **LIST OF FUNCTIONS** | _ | L | | |---|---|--| | 7 | г | | | • | • | | | | | | | | | | | ltem | μPD63 | μPD63A | μPD64 | μPD6P4B | | |-------------------------------|----------------------------------|--------------------------------------|-------------------------|------------------------------------------|--| | ROM capacity | 512 × 10 bits | 768 × 10 bits | 1002 × 10 bits | 1002 × 10 bits | | | | Mask ROM | | | One-time PROM | | | RAM capacity | 32 × 4 bits | | | | | | Stack | 1 level (multiplexed | with RF of RAM) | | | | | I/O pins | • Key input (Kı) | | : 4 | | | | | • Key I/O (K <sub>I/O</sub> ) | | : 8 | | | | | Key extended inpu | t (S <sub>0</sub> , S <sub>1</sub> ) | : 2 | | | | | Remote control tra | nsmission display outp | ut (LED) : 1 (multiple: | xed with S <sub>1</sub> pin) | | | Number of keys | • 32 keys | | | | | | | • 48 keys (when exte | ended by key extension | n input) | | | | | • 96 keys (when exte | ended by key extension | n input and diode) | | | | Clock frequency | Ceramic oscillation | | | | | | | • fx = 2.4 to 8 MHz | | | | | | | • fx = 2.4 to 4 MHz | | | | | | Instruction execution time | 8 μs (fx = 8 MHz) | | | | | | Carrier frequency | fx/8, fx/16, fx/64, fx/9 | 6, fx/128, fx/192, no ca | arrier (high level) | | | | Timer | 9-bit programmable | timer: 1 channel | | | | | POC circuit | Mask option | | | Internal | | | Supply voltage | • V <sub>DD</sub> = 1.8 to 3.6 V | | | V <sub>DD</sub> = 2.2 to 3.6 V | | | | • V <sub>DD</sub> = 2.2 to 3.6 V | (with POC circuit) | | (fx = 2.4 to 4 MHz) | | | | | | | $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ | | | | | | | (fx = 4 to 8 MHz) | | | Operating ambient temperature | • T <sub>A</sub> = -40 to +85 °C | ; | | | | | | • T <sub>A</sub> = -20 to +70 °C | (with POC circuit) | | | | | Package | • 20-pin plastic SOP | (300 mil) | 20-pin plastic | • 20-pin plastic | | | | | | SOP (300 mil) | SOP (300 mil) | | | | | | 20-pin plastic | | | | | | | SSOP (300 mil) | | | $\star$ \* ### TABLE OF CONTENTS | 1. | PIN | FUNCT | IONS | 6 | |----|------|---------|----------------------------------------|----| | | 1.1 | List of | Pin Functions | 6 | | | 1.2 | INPUT/ | OUTPUT Circuits of Pins | 7 | | | 1.3 | Dealing | g with Unused Pins | 8 | | 2. | INT | ERNAL | CPU FUNCTIONS | 9 | | | 2.1 | Progra | m Counter (PC) | 9 | | | 2.2 | Stack F | Pointer (SP) | 9 | | | 2.3 | Addres | ss Stack Register (ASR (RF)) | 9 | | | 2.4 | Progra | m Memory (ROM) | 10 | | | 2.5 | Data M | emory (RAM) | 10 | | | 2.6 | Data Po | ointer (DP) | 11 | | | 2.7 | Accum | ulator (A) | 11 | | | 2.8 | Arithm | etic and Logic Unit (ALU) | 12 | | | 2.9 | Flags | | 12 | | | | 2.9.1 | Status flag (F) | 12 | | | | 2.9.2 | Carry flag (CY) | 13 | | 3. | POF | RT REG | ISTERS (PX) | 14 | | | 3.1 | Kı/o Po | rt (P0) | 15 | | | 3.2 | Kı Port | Special Ports (P1) | 16 | | | | 3.2.1 | Ki port (P11: bits 4-7 of P1) | 16 | | | | 3.2.2 | So port (P1's bit 2) | 16 | | | | 3.2.3 | S <sub>1</sub> /LED (port bit 3 of p1) | | | | 3.3 | Contro | l Register 0 (P3) | 17 | | | 3.4 | Contro | l Register 1 (P4) | 18 | | 4. | TIMI | ER | | 19 | | | 4.1 | Timer ( | Configuration | 19 | | | 4.2 | Timer ( | Operation | 20 | | | 4.3 | | Output | | | | 4.4 | Softwa | re Control of Timer Output | 21 | | 5. | STA | NDBY I | FUNCTION | 22 | | | 5.1 | | of Standby Function | | | | 5.2 | | y Mode Setup and Release | | | | 5.3 | | y Mode Release Timing | 24 | | 6. | RES | ET PIN | | 26 | | 7. | POC | CIRCL | JIT (MASK OPTION) | 27 | | | 7.1 | | ons of POC Circuit | | | | 7.2 | Oscilla | tion Check at Low Supply Voltage | 28 | | | eve | TEM O | OOK OCCUL ATION CIDCUIT | 20 | | 9. | INST | RUCTION SET | 30 | |-----|------|--------------------------------------------------------------------------|----| | | 9.1 | Machine Language Output by Assembler | 30 | | | 9.2 | Circuit Symbol Description | 31 | | | 9.3 | Mnemonic to/from Machine Language (Assembler Output) Contrast Table | 32 | | | 9.4 | Accumulator Operation Instructions | 36 | | | 9.5 | Input/Output Instructions | 39 | | | 9.6 | Data Transfer Instructions | 40 | | | 9.7 | Branch Instructions | 42 | | | 9.8 | Subroutine Instructions | 43 | | | 9.9 | Timer Operation Instruction | 44 | | | 9.10 | Others | 45 | | 10. | ASS | EMBLER RESERVED WORDS | 47 | | | 10.1 | Mask Option Directives | 47 | | | | 10.1.1 OPTION and ENDOP directives | 47 | | | | 10.1.2 Mask option definition directive | 47 | | 11. | ELE | CTRICAL SPECIFICATIONS | 48 | | 12. | СНА | RACTERISTIC CURVE (REFERENCE VALUES) | 53 | | 13. | APP | LIED CIRCUIT EXAMPLE | 55 | | 14. | PAC | KAGE DRAWINGS | 56 | | 15. | REC | OMMENDED SOLDERING CONDITIONS | 58 | | ΑP | PEND | DIX A. DEVELOPMENT TOOLS | 59 | | ΑP | PEND | DIX B. FUNCTIONAL COMPARISON BETWEEN μPD63 SUBSERIES AND OTHER SUBSERIES | 60 | | ΑP | PEND | DIX C. EXAMPLE OF REMOTE-CONTROL TRANSMISSION FORMAT | 61 | #### 1. PIN FUNCTIONS #### 1.1 List of Pin Functions | Pin No. | Symbol | Function | Output Format | When Reset | |-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------| | 1<br>2<br>15-20 | K1/00-K1/07 | These pins refer to the 8-bit I/O ports. I/O switching can be made in 8-bit units. In INPUT mode, a pull-down resistor is added. In OUTPUT mode, they can be used as the key scan output of the key matrix. | CMOS<br>push-pull <sup>Note 1</sup> | High-level output | | 3 | So | Refers to the input port. Can also be used as the key return input of the key matrix. In INPUT mode, the availability of the pull-down resistor of the So and So ports can be specified by software in terms in 2-bit units. If INPUT mode is canceled by software, this pin is placed in OFF mode and enters the high-impedance state. | _ | High-impedance<br>(OFF mode) | | 4 | S <sub>1</sub> /LED | Refers to the I/O port. In INPUT mode (S <sub>1</sub> ), this pin can also be used as the key return input of the key matrix. The availability of the pull-down resistor of the S <sub>0</sub> and S <sub>1</sub> ports can be specified by software in 2-bit units. In OUTPUT mode (\overline{LED}), it becomes the remote control transmission display output (active low). When the remote control carrier is output from the REM output, this pin outputs the low level from the \overline{LED} output synchronously with the REM signal. | CMOS push-pull | High-level output (LED) | | 5 | REM | Refers to the infrared remote control transmission output. The output is active high. Carrier frequency: fx/8, fx/64, fx/96, high-level, fx/16, fx/128, fx/192 (usable on software) | CMOS push-pull | Low-level output | | 6 | V <sub>DD</sub> | Refers to the power supply. | _ | _ | | 7<br>8 | Xout<br>Xin | These pins are connected to system clock ceramic resonators. | _ | Low level (oscillation stopped) | | 9 | GND | Refers to the ground. | _ | _ | | 10 | RESET | Normally, this pin is a system reset input. By inputting a low level, the CPU can be reset. When resetting with the POC circuit (mask option) a low level is output. A pull-up resistor is incorporated. | _ | _ | | 11-14 | K <sub>10</sub> -K <sub>13</sub> Note 2 | These pins refer to the 4-bit input ports. They can be used as the key return input of the key matrix. The use of the pull-down resistor can be specified by software in 4-bit units. | _ | Input (low-level) | Notes 1. Be careful about this because the drive capability of the low-level output side is held low. 2. In order to prevent malfunction, be sure to input a low level to more than one of pins $K_{10}$ to $K_{13}$ when reset is released (when $\overline{\text{RESET}}$ pin changes from low level to high level, or POC is released due to supply voltage startup). $V_{\text{DD}}$ #### 1.2 INPUT/OUTPUT Circuits of Pins The input/output circuits of the $\mu$ PD63 pins are shown in partially simplified forms below. #### (1) KI/00-KI/07 #### (4) S<sub>0</sub> #### (5) S<sub>1</sub>/LED Note The drive capability is held low. #### (2) K10-K13 REM \_\_\_\_\_output latch #### (3) **REM** (6) RESET #### 1.3 Dealing with Unused Pins The following connections are recommended for unused pins. Table 1-1. Connections for Unused Pins | | Pin | Connection | | | | |-----------------------------------------|------|----------------------------|-----------------------------|--|--| | | FIII | Inside the microcontroller | Outside the microcontroller | | | | K <sub>I/O</sub> INPUT mode OUTPUT mode | | _ | Leave open | | | | | | High-level output | | | | | REM | • | _ | | | | | S <sub>1</sub> /LED | | OUTPUT mode (LED) setting | | | | | So | | OFF mode setting | Directly connect these | | | | Kı | | _ | pins to GND | | | | RESET <sup>No1</sup> | е | Built-in POC circuit | Leave open | | | **Note** If the circuit is an applied one requiring high reliability, be sure to design it in such a manner that the RESET signal is entered externally. Caution The I/O mode and the terminal output level are recommended to be fixed by setting them repeatedly in each loop of the program. #### 2. INTERNAL CPU FUNCTIONS #### 2.1 Program Counter (PC): 10 Bits Refers to the binary counter that holds the address information of the program memory. Figure 2-1. Program Counter Organization | РС | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | РСЗ | PC2 | PC1 | PC0 | |----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | l | | | | | | | | The program counter contains the address of the instruction that should be executed next. Normally, the counter contents are automatically incremented in accordance with the instruction length (byte count) each time an instruction is executed. However, when executing JUMP instructions (JMP, JC, JNC, JF, JNF), the program counter contains the jump destination address written in the operand. When executing the subroutine call instruction (CALL), the call destination address written in the operand is entered in the PC after the PC contents at the time are saved in the address stack register (ASR). If the return instruction (RET) is executed after the CALL instruction is executed, the address saved in the ASR is restored to the PC. When reset, the value of the program counter becomes "000H". #### 2.2 Stack Pointer (SP): 1 Bit Refers to the 1-bit register which holds the status of the address stack register. The stack pointer contents are incremented when the call instruction (CALL) is executed; they are decremented when the return instruction (RET) is executed. When reset, the stack pointer contents are cleared to "0". When the stack pointer overflows (stack level 2 or more) or underflows, the CPU is hung up thus a system reset signal is generated and the PC becoming "000H". As no instruction is available to set a value directly for the stack pointer, it is not possible to operate the pointer by means of a program. #### 2.3 Address Stack Register (ASR (RF)): 10 Bits The address stack register saves the return address of the program after a subroutine call instruction is executed. The low-order 8 bits are arranged in the RF of the data memory as a dual-function RAM. The register holds the ASR value even after the RET is executed. When reset, it holds the previous data (undefined when turning on the power). Caution If the RF is accessed as the data memory, the high-order 2 bits of the ASR become undefined. Figure 2-2. Address Stack Register Organization ASR ASR9 ASR8 ASR7 ASR6 ASR5 ASR4 ASR3 ASR2 ASR1 ASR0 ## 2.4 Program Memory (ROM): 512 steps $\times$ 10 bits ( $\mu$ PD63) 768 steps $\times$ 10 bits ( $\mu$ PD63A) 1002 steps $\times$ 10 bits ( $\mu$ PD64) The ROM consists of 10 bits per step, and is addressed by the program counter. The program memory stores programs and table data, etc. The 22 steps from 3EAH to 3FFH cannot be used in the test program area. Figure 2-3. Program Memory Map **Note** The unmounted area and the test program area are so designed that a program or data placed in either of them by mistake is returned to the 000H address. #### 2.5 Data Memory (RAM): 32 × 4 Bits The data memory, which is a static RAM consisting of $32 \times 4$ bits, is used to retain processed data. The data memory is sometimes processed in 8-bit units. R0 can be used as the ROM data pointer. RF is also used as the ASR. When reset, R0 is cleared to "00H" and R1 to RF retain the previous data (undefined when turning on the power). $R_{1n}$ (high-order 4 bits) $R_{0n}$ (low-order 4 bits) →DP (refer to **2.6 Data Pointer (DP)**) R0 R10 Boo R1 R11 Roı R12 R<sub>13</sub> Roз R<sub>14</sub> R<sub>04</sub> R<sub>15</sub> R<sub>16</sub> Ros Ŗ7 R17 Ro7 R8 R18 Ros R9 R19 Ros RA Rıa ROA ŖΒ R<sub>1B</sub> Rов RC Rıc RD R<sub>1D</sub> Rod R1E RoE R1F →ASR (refer to 2.3 Address Stack Register (ASR (RF))) Figure 2-4. Data Memory Organization #### 2.6 Data Pointer (DP): 10 Bits The ROM data table can be referenced by setting the ROM address in the data pointer to call the ROM contents. The low-order 8 bits of the ROM address are specified by R0 of the data memory; and the high-order 2 bits by bits 4 and 5 of the P3 register (CR0). When reset, the pointer contents become "000H". #### 2.7 Accumulator (A): 4 Bits The accumulator, which refers to a register consisting of 4 bits, plays a leading role in performing various operations. When reset, the accumulator contents are left undefined. Figure 2-6. Accumulator Organization #### 2.8 Arithmetic and Logic Unit (ALU): 4 Bits The arithmetic and logic unit (ALU), which refers to an arithmetic circuit consisting of 4 bits, executes simple manipulations with priority given to logical operations. #### 2.9 Flags #### 2.9.1 Status flag (F) Pin and timer statuses can be checked by executing the STTS instruction to check the status flag. The status flag is set (to 1) in the following cases. - If the condition specified with the operand is met when the STTS instruction has been executed - · When STANDBY mode is canceled. of b2, b1, and b0 above. • When the cancelation condition is met at the point of executing the HALT instruction. (In this case, the system is not placed in STANDBY mode.) Conversely, the status flag is cleared (to 0) in the following cases: - If the condition specified with the operand is not met when the STTS instruction has been executed. - When the status flag has been set (to 1), the HALT instruction executed, but the cancelation condition is not met at the point of executing the HALT instruction. (In this case, the system is not placed in STANDBY mode.) Operand Value of STTS Instruction Condition for Status Flag (F) to be Set Ьз O 0 0 0 High level is input to at least one of Ki pins. 0 1 1 High level is input to at least one of Ki pins. 1 0 High level is input to at least one of Kı pins. 1 The down counter of the timer is 0. 1 Either of the combinations [The following condition is added in addition to the above.] High level is input to at least one of So and S1 pins. Table 2-1. Conditions for Status Flag (F) to be Set by STTS Instruction #### 2.9.2 Carry flag (CY) The carry flag is set (to 1) in the following cases: - If the ANL instruction or the XRL instruction is executed when bit 3 of the accumulator is "1" and bit 3 of the operand is "1". - If the RL instruction or the RLZ instruction is executed when bit 3 of the accumulator is "1". - If the INC instruction or the SCAF instruction is executed when the value of the accumulator is 0FH. The carry flag is cleared (to $\mathbf{0}$ ) in the following cases: - If the ANL instruction or the XRL instruction is executed when at least either bit 3 of the accumulator or bit 3 of the operand is "0". - If the RL instruction or the RLZ instruction is executed when bit 3 of the accumulator is "0". - If the INC instruction or the SCAF instruction is executed when the value of the accumulator is other than 0FH. - · If the ORL instruction is executed. - When Data is written to the accumulator by the MOV instruction or the IN instruction. #### 3. PORT REGISTERS (PX) The $K_{I/O}$ port, the $K_I$ port, the special ports (So, $S_1/\overline{LED}$ ), and the control register are treated as port registers. At reset, port register values are shown below. At Reset Port Register РΟ FFH P10 Poo K1/07 K1/06 K1/05 K1/04 Киоз K1/02 K1/01 K1/00 $\times$ FH $^{\text{Note}}$ Р1 P11 P<sub>01</sub> S<sub>1</sub>/LED Кіз $K_{12}$ Кıı Kιο So 1 03H P3 (Control register 0) P13 Роз DPs TCTL MOD<sub>1</sub> MOD<sub>0</sub> 0 0 DP<sub>9</sub> CARY P4 (Control register 1) 26H P14 P<sub>04</sub> Κı So/S1 Figure 3-1. Port Register Organization Note ×: Refers to the value based on the K<sub>1</sub> pin state. pull-down | pull-down 0 0 Table 3-1. Relationship between Ports and their Read/Write |S1/LED mode| Ki/o mode | So mode | Port Name | INPUT | Mode | OUTPUT Mode | | | |---------------------|------------|--------------|--------------|--------------|--| | Fort Name | Read Write | | Read | Write | | | Kı/o | Pin state | Output latch | Output latch | Output latch | | | Kı | Pin state | | | | | | S <sub>0</sub> | Pin state | | Note | _ | | | S <sub>1</sub> /LED | Pin state | | Pin state | | | Note When in OFF mode, "1" is normally read. #### 3.1 Ki/o Port (P0) The K<sub>1/O</sub> port is an 8-bit input/output port for key scan output. INPUT/OUTPUT mode is set by bit 1 of the P4 register. If a read instruction is executed, the pin state can be read in INPUT mode, whereas the output latch contents can be read in OUTPUT mode. If the write instruction is executed, data can be written to the output latch regardless of INPUT or OUTPUT mode. When reset, the port is placed in OUTPUT mode; and the value of the output latch (P0) becomes 1111 1111B. The K<sub>I/O</sub> port contains the pull-down resistor, allowing pull-down in INPUT mode only. Caution During double pressing of a key, a high-level output and a low-level output may coincide with each other at the Ki/o port. To avoid this, the low-level output current of the Ki/o port is held low. Therefore, be careful when using the Ki/o port for purposes other than key scan output. The Ki/o port is so designed that, even when connected directly to Vpp within the normal supply voltage range (Vpp = 1.8 to 3.6 V), no problem may occur. Table 3-2. Ki/o Port (P0) | Bit | <b>b</b> 7 | b <sub>6</sub> | b <sub>5</sub> | b <sub>4</sub> | bз | b <sub>2</sub> | b <sub>1</sub> | bo | |------|------------|----------------|----------------|----------------|-------|----------------|----------------|-------| | Name | K1/07 | Кі/Об | K1/05 | K1/04 | Кі/оз | K1/02 | K1/01 | K1/00 | $b_0\hbox{-} b_7$ : In reading : In INPUT mode, the $K_{I\!/\!O}$ pin's state is read. In OUTPUT mode, the Ki/o pin's output latch contents are read. In writing : Data is written to the Ki/o pin's output latch regardless of INPUT or OUTPUT mode. #### 3.2 Ki Port/Special Ports (P1) #### 3.2.1 Ki port (P11: bits 4-7 of P1) The K<sub>1</sub> port is to the 4-bit input port for key entry. The pin state can be read. Software can be used to set the availability of the pull-down resistor of the K<sub>I</sub> port in 4-bit units by means of bit 5 of the P4 register. When reset, the pull-down resistor is connected. Table 3-3. Kı/Special Port Register (P1) | Bit | <b>b</b> 7 | b <sub>6</sub> | b <sub>5</sub> | b <sub>4</sub> | bз | b <sub>2</sub> | b <sub>1</sub> | <b>b</b> o | |------|------------|----------------|----------------|----------------|---------------------|----------------|----------------|------------| | Name | Кіз | K12 | Kıı | Kıo | S <sub>1</sub> /LED | S₀ | (Fixed to "1") | | b<sub>2</sub>: In INPUT mode, state of the S<sub>0</sub> pin is read (Read only). In OFF mode, this bit is fixed to "1". b<sub>3</sub> : The state of the S<sub>1</sub>/LED pin is read regardless of INPUT/OUTPUT mode (Read only). $b_4$ - $b_7$ : The state of the $K_1$ pin is read (Read only). Caution In order to prevent malfunction, be sure to input a low level to more than one of pins K<sub>10</sub> to K<sub>13</sub> when reset is released (when RESET pin changes from low level to high level, or POC is released due to supply voltage startup). #### 3.2.2 So port (P1's bit 2) The So port is the INPUT/OFF mode port. The pin state can be read by setting this port to INPUT mode with bit 0 of the P4 register. In INPUT mode, software can be used to set the availability of the pull-down resistor of the So and S<sub>1</sub>/LED port in 2-bit units by means of bit 4 of the P4 register. If INPUT mode is canceled (thus set to OFF mode), the pin becomes high-impedance but it also makes that the through current does not flow internally. In OFF mode, "1" can be read regardless of the pin state. When reset, it is set to OFF mode, thus becoming high-impedance. #### 3.2.3 S<sub>1</sub>/<del>LED</del> (port bit 3 of P1) The S<sub>1</sub>/LED port is the input/output port. It uses bit 2 of the P4 register to set INPUT or OUTPUT mode. The pin state can be read in both INPUT mode and OUTPUT mode. When in INPUT mode, software can be used to set the availability of the pull-down resistor of the $S_0$ and $S_1/\overline{\text{LED}}$ ports in 2-bit units by means of bit 4 of the P4 register. When in OUTPUT mode, the pull-down resistor is automatically disconnected thus becoming the remote control transmission display pin (refer to **4. TIMER**). When reset, it is placed in OUTPUT mode, and high level is output. #### 3.3 Control Register 0 (P3) Control register 0 consists of 8 bits. The contents that can be controlled are as shown below. When reset, the register becomes 0000 0011B. Table 3-4. Control Register 0 (P3) | Bit | | b <sub>7</sub> | b <sub>6</sub> | <b>b</b> 5 | b <sub>4</sub> | b₃ | b <sub>2</sub> | b <sub>1</sub> | b₀ | |------------|---|----------------|----------------|------------|----------------|------|----------------|-----------------------------|------| | Name | | _ | _ | DP (Dat | a pointer) | TCTL | CARY | MOD1 | MOD₀ | | | | | | DP9 | DP8 | | | | | | Set | 0 | Fixed | Fixed | 0 | 0 | 1/1 | ON | Refer to <b>Table 3-5</b> . | | | value | 1 | to "0" | to "0" | 1 | 1 | 1/2 | OFF | | | | When reset | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | bo, b1 : These bits specify the carrier frequency and duty ratio of the REM output. b<sub>2</sub> : This bit specifies the availability of the carrier of the frequency specified by b<sub>0</sub> and b<sub>1</sub>. "0" = ON (with carrier); "1" = OFF (without carrier; high level) b<sub>3</sub> : This bit changes the carrier frequency and the timer clock's frequency division ratio. "0" = 1/1 (carrier frequency: the specified value of bo and b1; timer clock: fx/64) "1" = 1/2 (carrier frequency: half of the specified value of b<sub>0</sub> and b<sub>1</sub>; timer clock: fx/128) Table 3-5. Timer Clock and Carrier Frequency Setup | bз | b <sub>2</sub> | b <sub>1</sub> | bo | Timer Clock | Carrier Frequency (Duty Ratio) | |----|----------------|----------------|----|-------------|--------------------------------| | 0 | 0 | 0 | 0 | fx/64 | fx/8 (Duty 1/2) | | | | 0 | 1 | | fx/64 (Duty 1/2) | | | | 1 | 0 | | fx/96 (Duty 1/2) | | | | 1 | 1 | | fx/96 (Duty 1/3) | | | 1 | × | × | | Without carrier (high level) | | 0 | 0 | 0 | 0 | fx/128 | fx/16 (Duty 1/2) | | | | 0 | 1 | | fx/128 (Duty 1/2) | | | | 1 | 0 | | fx/192 (Duty 1/2) | | | | 1 | 1 | | fx/192 (Duty 1/3) | | | 1 | × | × | | Without carrier (high level) | $b_4$ and $b_5$ : These bits specify the high-order 2 bits (DP<sub>8</sub> and DP<sub>9</sub>) of ROM's data pointer. Remark x: don't care #### 3.4 Control Register 1 (P4) Control register 1 consists of 8 bits. The contents that can be controlled are as shown below. When reset, the register becomes 0010 0110B. Table 3-6. Control Register 1 (P4) | Bit | | b <sub>7</sub> | b <sub>6</sub> | <b>b</b> 5 | b <sub>4</sub> | bз | b <sub>2</sub> | b <sub>1</sub> | b₀ | |------------|---|----------------|----------------|----------------|--------------------------------|--------|---------------------|----------------|------| | Name | | _ | _ | K <sub>I</sub> | S <sub>0</sub> /S <sub>1</sub> | _ | S <sub>1</sub> /LED | K1/0 | So | | | | | | Pull-down | Pull-down | | mode | mode | mode | | Set | 0 | Fixed | Fixed | OFF | OFF | Fixed | S <sub>1</sub> | Z | OFF | | value | 1 | to "0" | to "0" | ON | ON | to "0" | LED | OUT | IN | | When reset | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | bo : Specifies the input mode of the So port. "0" = OFF mode (high impedance); "1" = IN (INPUT mode). b1 : Specifies the I/O mode of the Kvo port. "0" = IN (INPUT mode); "1" = OUT (OUTPUT mode). b<sub>2</sub> : Specifies the I/O mode of the $S_1/\overline{\text{LED}}$ port. "0" = $S_1$ (INPUT mode); "1" = $\overline{\text{LED}}$ (output mode). $b_4$ : Specifies the availability of the pull-down resistor in $S_0/S_1$ port INPUT mode. "0" = OFF (unavailable); "1" = ON (available) $b_5$ : Specifies the availability of the pull-down resistor in $K_1$ port. "0" = OFF (unavailable); "1" = ON (available). Remark In OUTPUT mode or in OFF mode, all the pull-down resistors are automatically disconnected. #### 4. TIMER #### 4.1 Timer Configuration The timer is the block used for creating a remote control transmission pattern. As shown in Figure 4-1, it consists of a 9-bit down counter (ts to to), a flag (ts) permitting the 1-bit timer output, and a zero detecting circuit. Figure 4-1. Timer Configuration #### 4.2 Timer Operation The timer starts (counting down) when a value other than 0 is set for the down counter with a timer operation instruction. The timer operation instructions for making the timer start operation are shown below: MOV T0, A MOV T1, A MOV T, #data10 MOV T, @R0 The down counter is decremented (-1) in the cycle of 64/fx or $128/fx^{Note}$ . If the value of the down counter becomes 0, the zero detecting circuit generates the timer operation end signal to stop the timer operation. At this time, if the timer is in HALT mode (HALT #×101B) waiting for the timer to stop its operation, the HALT mode is canceled and the instruction following the HALT instruction is executed. The output of the timer operation end signal is continued while the down counter is 0 and the timer is stopped. There is the following relational expression between the timer's time and the down counter's set value. Timer time = (Set value + 1) $\times$ 64/fx (or 128/fx<sup>Note</sup>) **Note** This becomes 128/fx if bit 3 of the control register is set (to 1). By setting 1 for the flag (t<sub>9</sub>) which enables the timer output, the timer can output its operation status from the $S_1/\overline{LED}$ pin and the REM pin. The REM pin can also output the carrier while the timer is in operation. Table 4-1. Timer Output (at $t_9 = 1$ ) | | S₁/LED Pin | REM Pin | |-----------------|------------|----------------------------------------| | Timer operating | L | H (or carrier output <sup>Note</sup> ) | | Timer halting | Н | L | Note The carrier output results if bit 2 of the control register 0 is cleared (to 0). Figure 4-2. Timer Output (when carrier is not output) #### 4.3 Carrier Output The carrier for remote-controlled transmission can be output from the REM pin by clearing (to 0) bit 2 of the control register 0. As shown in Figure 4-3, in the case where the timer stops when the carrier is at a high level, the carrier continues to be output until its next fall and then stops due to the function of the carrier synchronous circuit. When the timer starts operation, however, the high-level width of the first carrier may become shorter than the specified width. Figure 4-3. Timer Output (when carrier is output) Notes 1. Error when the REM output ends: Lead by "the carrier's low-level width" to lag by "the carrier's highlevel width" 2. Error of the carrier's high-level width: 0 to "the carrier's high-level width" #### 4.4 Software Control of Timer Output The timer output can be controlled by software. As shown in Figure 4-4, the pulse with a minimum width of 1instruction cycle (64/fx) can be output. Figure 4-4. Pulse Output of 1-Instruction Cycle Width MOV T, #000000000B; low-level output from the REM pin MOV T, #100000000B; high-level output from the REM pin MOV T, #000000000B; low-level output from the REM pin LED REM 21 #### 5. STANDBY FUNCTION #### 5.1 Outline of Standby Function To save current consumption, two types of standby modes, i.e., HALT mode and STOP mode, are made available. In STOP mode, the system clock stops oscillation. At this time, the XIN and XOUT pins are fixed at a low level. In HALT mode, CPU operation halts, while the system clock continues oscillation. When in HALT mode, the timer (including REM output and LED output) operates. In either STOP mode or HALT mode, the statuses of the data memory, accumulator, and port register, etc. immediately before the standby mode is set are retained. Therefore, make sure to set the port status for the system so that the current consumption of the whole system is suppressed before the standby mode is set. STOP Mode **HALT Mode** Setting instruction **HALT** instruction Clock oscillation circuit Oscillation stopped Oscillation continued CPU · Operation halted Data memory · Immediately preceding status retained Operation Accumulator · Immediately preceding status retained statuses Flag • 0 (When 1, the flag is not placed in the standby mode.) CY · Immediately preceding status retained Immediately preceding status retained Port register Timer Operation halted Operable (The count value is reset to "0") Table 5-1. Statuses During Standby Mode - Cautions 1. Write the NOP instruction as the first instruction after STOP mode is canceled. - 2. When standby mode is canceled, the status flag (F) is set (to 1). - 3. If, at the point the standby mode has been set, its cancelation condition is met, then the system is not placed in the standby mode. However, the status flag (F) is set (1). #### 5.2 Standby Mode Setup and Release The standby mode is set with the HALT #b<sub>3</sub>b<sub>2</sub>b<sub>1</sub>b<sub>0</sub>B instruction for both STOP mode and HALT mode. For the standby mode to be set, the status flag (F) is required to have been cleared (to 0). The standby mode is released by the release condition specified with the RESET (RESET input; POC) or the operand of HALT instruction. If the standby mode is released, the status flag (F) is set (to 1). Even when the HALT instruction is executed in the state that the status flag (F) has been set (to 1), the standby mode is not set. If the release condition is not met at this time, the status flag is cleared (to 0). If the release condition is met, the status flag remains set (to 1). Even in the case when the release condition has been already met at the point that the HALT instruction is executed, the standby mode is not set. Here, also, the status flag (F) is set (to 1). Caution Depending on the status of the status flag (F), the HALT instruction may not be executed. Be careful about this. For example, when setting HALT mode after checking the key status with the STTS instruction, the system does not enter HALT mode as long as the status flag (F) remains set (to 1) thus sometimes performing an unintended operation. In this case, the intended operation can be realized by executing the STTS instruction immediately after timer setting to clear (to 0) the status flag. ``` Example STTS #03H ;To check the K<sub>I</sub> pin status. : MOV T, #0xxH ;To set the timer STTS #05H ;To clear the status flag : (During this time, be sure not to execute an instruction that may set the status flag.) HALT #05H ;To set HALT mode ``` Table 5-2. Addresses Executed After Standby Mode Release | Release Condition | Address Executed After Release | |--------------------------------------|--------------------------------------------| | Reset | 0 address | | Release condition shown in Table 5-3 | The address following the HALT instruction | | | Operand Value of<br>HALT Instruction | | Setting Mode | Precondition for Setup | Release Condition | | | |-----|--------------------------------------|----------------|--------------|------------------------|--------------------------------------------------------------|---------------------------------------------------------------|--| | bз | b <sub>2</sub> | b <sub>1</sub> | bo | | | | | | 0 | 0 | 0 | 0 | STOP | All K <sub>IO</sub> pins are high-level output. | High level is input to at least one of K <sub>1</sub> pins. | | | | 0 | 1 | 1 | STOP | All K <sub>IIO</sub> pins are high-level output. | High level is input to at least one of K <sub>I</sub> pins. | | | | 1 | 1 | 0 | STOPNote 1 | The Ki/oo pin is high-level output. | High level is input to at least one of K <sub>1</sub> pins. | | | 1 | Any o | f the | | STOP | [The following condition is added in addition to the above.] | | | | | combi | nations | of | | | High level is input to at least one | | | | b₂b₁b₀ above | | | | | of S <sub>0</sub> and S <sub>1</sub> pins <sup>Note 2</sup> . | | | 0/1 | 1 | 0 | 1 | HALT | _ | When the timer's down counter is 0 | | Table 5-3. Standby Mode Setup (HALT #b3b2b1b0B) and Release Conditions - **Notes 1.** When setting HALT #x110B, configure a key matrix by using the K<sub>1/00</sub> pin and the K<sub>1</sub> pin so that an internal reset takes effect at the time of program hang-up. - 2. At least one of the S<sub>0</sub> and S<sub>1</sub> pins (the pin used for releasing the standby) must be in INPUT mode. (The internal reset does not take effect even when both pins are in OUTPUT mode.) - Cautions 1. The internal reset takes effect when the HALT instruction is executed with an operand value other than that above or when the precondition has not been satisfied when executing the HALT instruction. - 2. If STOP mode is set when the timer's down counter is not 0 (timer operating), the system is placed in STOP mode only after all the 10 bits of the timer's down counter and the timer output permit flag are cleared to 0. - 3. Write the NOP instruction as the first instruction after STOP mode is released. #### 5.3 Standby Mode Release Timing #### (1) STOP Mode Release Timing Figure 5-1. STOP Mode Cancelation by Release Condition $\boldsymbol{\alpha}$ : Oscillation growth time Caution When a release condition is established in the STOP mode, the device is released from the STOP mode, and goes into a wait state. At this time, if the release condition is not held, the device goes into STOP mode again after the wait time has elapsed. Therefore, when releasing the STOP mode, it is necessary to hold the release condition longer than the wait time. Figure 5-2. STOP Mode Release by RESET Input #### (2) HALT Mode Release Timing Figure 5-3. HALT Mode Release by Cancelation Condition Figure 5-4. HALT Mode Release by RESET Input 25 #### 6. RESET PIN The system reset takes effect by inputting low level to the RESET pin. While the $\overline{\text{RESET}}$ pin is at low level, the system clock oscillation circuit is stopped and the $X_{IN}$ and $X_{OUT}$ pins are fixed to the GND. If the RESET pin is raised from low level to high level, it executes the program from the 0 address after counting 246 to 694 of the system clock (fx). Figure 6-1. Reset Operation by RESET Input The RESET pin outputs low level when the POC circuit (mask option) is in operation. Caution When connecting a reset IC to the RESET pin, ensure that the IC is of the N-ch open drain output type. • RESET Input in Operation RESET Input During STANDBY Mode Hardware · Resetting by Internal POC Circuit in Operation · Resetting by the Internal POC Circuit During Resetting by Other Factors<sup>Note 1</sup> STANDBY Mode PC (10 bits) 000H SP (1 bit) 0B 000H Data R0 = DPR1-RF Previous status retained Undefined memory Accumulator (A) Undefined Status flag (F) 0B Carry flag (CY) 0B Timer (10 bits) 000H Port register PΟ FFH ×FHNote 2 Ρ1 Р3 03H Control register P4 26H Table 6-1. Hardware Statuses After Reset - Notes 1. The following resets are available. - Reset when executing the HALT instruction (when the operand value is illegal or does not satisfy the precondition) - Reset when executing the RLZ instruction (when A = 0) - · Reset by stack pointer's overflow or underflow - 2. Refers to the value by the Kı pin status. In order to prevent malfunction, be sure to input a low level to more than one of pins $K_{10}$ to $K_{13}$ when reset is released (when $\overline{RESET}$ pin changes from low level to high level, or POC is released due to supply voltage startup). #### 7. POC CIRCUIT (MASK OPTION) The POC circuit monitors the power supply voltage and applies an internal reset in the microcontroller at the time of battery replacement. If the applied circuit satisfies the following conditions, the POC circuit can be incorporated by the mask option. - · High reliability is not required. - Clock frequency fx =2.4 to 4 MHz - Power supply voltage VDD = 2.2 to 3.6 V - Operating ambient temperature $T_A = -20$ to +70 °C #### Cautions 1. The one-time PROM product (µPD6P4B) originally contains the POC circuit. - 2. There are cases in which the POC circuit cannot detect a low power supply voltage of less than 1 ms. Therefore, if the power supply voltage has become low for a period of less than 1 ms, the POC circuit may malfunction because it does not generate an internal reset signal. - 3. Clock oscillation is stopped by the resonator due to low power supply voltage before the POC circuit generates the internal reset signal. In this case, malfunction may result, for example when the power supply voltage is recovered after the oscillation is stopped. This type of phenomenon takes place because the POC circuit does not generate an internal reset signal (because the power supply voltage recovers before the low power supply voltage is detected) even though the clock has stopped. If, by any chance, a malfunction has taken place, remove the battery for a short time and put it back. In most cases, normal operation will be resumed. - 4. If the applied circuit does not satisfy the conditions above, design the applied circuit in such a manner that the reset takes effect without failure within the power supply voltage range by means of an external reset circuit. - 5. In order to prevent malfunction, be sure to input a low level to more than one of pins K₀ to K₃ when reset is released (when RESET pin changes from low level to high level, or POC is released due to supply voltage startup). ### **Remarks 1.** It is recommended that the POC circuit be incorporated when applied circuits are infrared remote-control transmitters for household appliances. 2. Even when a POC circuit is incorporated, the externally entered RESET input is valid with the OR condition; therefore, the POC circuit and the RESET input can be used at the same time. However, if the POC circuit detects a low power supply voltage, the RESET pin will be forced to low level; therefore, use an N-ch open drain output or NPN open collector output for the external reset circuit. #### 7.1 Functions of POC Circuit The POC circuit has the following functions: - Generates an internal reset signal when VDD ≤ VPOC. - Cancels an internal reset signal when VDD > VPOC. Here, VDD: power supply voltage, VPOC: POC-detected voltage. **Notes 1.** In reality, there is the oscillation stabilization wait time until the circuit is switched to OPERATING mode. The oscillation stabilization wait time is about 252/fx to 700/fx (when about 70 to 190 $\mu$ s; fx = 3.64 MHz). - 2. For the POC circuit to generate an internal reset signal when the power supply voltage has fallen, it is necessary for the power supply voltage to be kept less than the VPOC for the period of 1 ms or more. Therefore, in reality, there is the time lag of up to 1 ms until the reset takes effect. - 3. The POC-detected voltage (VPOC) varies between 0.9 to 2.2 V; thus, the resetting may be canceled at a power supply voltage smaller than the assured range (VDD = 1.8 to 3.6 V). However, as long as the conditions for operating the POC circuit are met, the actual lowest operating power supply voltage becomes lower than the POC-detected voltage. Therefore, there is no malfunction occurring due to the shortage of power supply voltage. However, malfunction for such reasons as the clock not oscillating due to low power supply voltage may occur (refer to Cautions 3. in 7. POC CIRCUIT). #### 7.2 Oscillation Check at Low Supply Voltage A reliable resetting operation can be expected of the POC circuit if it satisfies the condition that the clock can oscillate even at low power supply voltage (the oscillation start voltage of the resonator being even lower than the POC-detected voltage). Whether this condition is being met or not can be checked by measuring the oscillation status on a product which actually contains a POC circuit, as follows. - <1>Connect a storage oscilloscope to the Xout pin so that the oscillation status can be measured. - <2> Connect a power supply whose output voltage can be varied and then gradually raise the power supply voltage VDD from 0 V (making sure to avoid VDD > 3.6V). At first (during $V_{\rm DD} < 0.9 \ V$ ), the Xout pin is 0 V regardless of the VdD. However, at the point that VdD reaches the POC-detected voltage (voltage somewhere between Vpoc = 0.9 to 2.2 V), the voltage of the Xout pin jumps to about 0.5 VdD. Maintain this power supply voltage for a while to measure the waveform of the Xout pin. If, by any chance, the oscillation start voltage of the resonator is lower than the POC-detected voltage, the growing oscillation of the Xout pin can be confirmed within several ms after the VdD has reached the Vpoc. #### 8. SYSTEM CLOCK OSCILLATION CIRCUIT The system clock oscillation circuit consists of oscillation circuits for ceramic resonators (fx = 2.4 to 8 MHz). μPD63, 63A, 64 Xout Xin GND Ceramic resonator Figure 8-1. System Clock The system clock oscillation circuit stops its oscillation when reset or in STOP mode. Caution When using the system clock oscillation circuit, wire area indicated by the dotted-line in the diagram as follows to reduce the effects of the wiring capacitance, etc. - · Make the wiring as short as possible. - Do not allow the wiring to intersect other signal lines. Do not wire close to lines through which large fluctuating currents flow. - Make sure that the point where the oscillation circuit capacitor is installed is always at the same electric potential as the ground. Never earth with a ground pattern through which large currents flow. - Do not extract signals from the oscillation circuit. #### 9. INSTRUCTION SET #### 9.1 Machine Language Output by Assembler The bit length of the machine language of this product is 10 bits per word. However, the machine language that is output by the assembler is extended to 16 bits per word. As shown in the example below, the expansion is made by inserting 3-bit extended bits (111) in two locations. Figure 9-1. Example of Assembler Output (10 bits extended to 16 bits) <1>In the case of "ANL A, @R0H" <2>In the case of "OUT P0, #data8" NEC $\mu$ PD63, 63A, 64 #### 9.2 Circuit Symbol Description A : Accumulator ASR : Address Stack Register addr : Program memory address CY : Carry flag data4 : 4-bit immediate data data8 : 8-bit immediate data data10 : 10-bit immediate data F : Status flag PC : Program Counter Pn : Port register pair (n = 0, 1, 3, 4) P0n : Port register (low-order 4 bits) P1n : Port register (high-order 4 bits) ROMn : Bit n of the program memory's (n = 0.9) Rn : Register pair R0n : Data memory (General-purpose register; n = 0-F) R1n : Data memory (General-purpose register; n = 0-F) SP : Stack Pointer T : Timer register T0 : Timer register (low-order 4 bits) T1 : Timer register (high-order 4 bits) $(\times)$ : Content addressed with $\times$ ### 9.3 Mnemonic to/from Machine Language (Assembler Output) Contrast Table #### **Accumulator Operation Instructions** | Mnemonic | Operand | Ins | struction Co | de | Operation | Instruction | Instruction | |------------|-----------|----------|--------------|----------|--------------------------------------------------------------|-------------|-------------| | Willemonic | Operand | 1st Word | 2nd Word | 3rd Word | Operation | Length | Cycle | | ANL | A, R0n | FBEn | | | $(A) \leftarrow (A) \land (Rmn) m = 0, 1 n = 0-F$ | 1 | 1 | | | A, R1n | FAEn | | | CY ← A₃ • Rmn₃ | | | | | A, @R0H | FAF0 | | | (A) ← (A) ^ ((P13), (R0)) <sub>7-4</sub> | | | | | | | | | CY ← A₃ • ROM7 | | | | | A, @R0L | FBF0 | | | (A) ← (A) ^ ((P13), (R0))₃-o | | | | | | | | | CY ← A₃ • ROM₃ | | | | | A, #data4 | FBF1 | data4 | | (A) ← (A) ^ data4 | 2 | | | | | | | | CY ← A₃ • data4₃ | | | | ORL | A, R0n | FDEn | | | $(A) \leftarrow (A) \lor (Rmn) m = 0, 1 n = 0-F$ | 1 | | | | A, R1n | FCEn | | | CY ← 0 | | | | | A, @R0H | FCF0 | | | (A) ← (A) ∨ ((P13), (R0)) <sub>7-4</sub> | | | | | | | | | CY ← 0 | | | | | A, @R0L | FDF0 | | | (A) ← (A) ∨ ((P13), (R0)) <sub>3-0</sub> | | | | | | | | | CY ← 0 | | | | | A, #data4 | FDF1 | data4 | | (A) ← (A) ∨ data4 | 2 | | | | | | | | CY ← 0 | | | | XRL | A, R0n | F5En | | | $(A) \leftarrow (A) \forall (Rmn) m = 0, 1 n = 0-F$ | 1 | | | | A, R1n | F4En | | | CY ← A₃ • Rmn₃ | | | | | A, @R0H | F4F0 | | | (A) ← (A) <del>∨</del> ((P13), (R0)) <sub>7-4</sub> | | | | | | | | | CY ← A₃ • ROM7 | | | | | A, @R0L | F5F0 | | | (A) ← (A) <del>∨</del> ((P13), (R0))₃-₀ | | | | | | | | | CY ← A₃ • ROM₃ | | | | | A, #data4 | F5F1 | data4 | | (A) ← (A) <del>▽</del> data4 | 2 | | | | | | | | CY ← A₃ • data4₃ | | | | INC | Α | F4F3 | | | (A) ← (A) + 1 | 1 | | | | | | | | if (A) = 0 CY ← 1 | | | | | | | | | else CY ← 1 | | | | RL | Α | FCF3 | | | $(A_{n+1}) \leftarrow (A_n), (A_0) \leftarrow (A_3)$ | | | | | | | | | CY ← A₃ | | | | RLZ | Α | FEF3 | | | if A = 0 reset | | | | | | | | | else $(A_{n+1}) \leftarrow (A_n)$ , $(A_0) \leftarrow (A_3)$ | | | | | | | | | CY ← A₃ | | | #### Input/output Instructions | Mnemonic | Operand | Ins | struction Co | de | Operation | Instruction | Instruction | |-----------|---------|----------|--------------|----------|--------------------------------------------------------------|-------------|-------------| | Milemonic | Operand | 1st Word | 2nd Word | 3rd Word | Operation | Length | Cycle | | IN | A, P0n | FFF8 + n | _ | _ | $(A) \leftarrow (Pmn) m = 0, 1 n = 0, 1, 3, 4$ | 1 | 1 | | | A, P1n | FEF8 + n | _ | _ | CY ← 0 | | | | OUT | P0n, A | E5F8 + n | _ | _ | $(Pmn) \leftarrow (A) m = 0, 1 n = 0, 1, 3, 4$ | | | | | P1n, A | E4F8 + n | _ | _ | | | | | ANL | A, P0n | FBF8 + n | _ | _ | $(A) \leftarrow (A) \land (Pmn) m = 0, 1 n = 0, 1, 3, 4$ | | | | | A, P1n | FAF8 + n | _ | _ | CY ← A₃ • Pmn₃ | | | | ORL | A, P0n | FDF8 + n | _ | _ | $(A) \leftarrow (A) \lor (Pmn) m = 0, 1 n = 0, 1, 3, 4$ | | | | | A, P1n | FCF8 + n | _ | _ | CY ← 0 | | | | XRL | A, P0n | F5F8 + n | _ | _ | $(A) \leftarrow (A) \forall (Pmn) m = 0, 1 n = 0, 1, 3, 4$ | | | | | A, P1n | F4F8 + n | _ | _ | CY ← A₃ • Pmn₃ | | | | Mnemonic | Operand | Instruction Code | | | Operation | | Instruction | Instruction | |----------|------------|------------------|----------|----------|--------------|----------------|-------------|-------------| | | Operand | 1st Word | 2nd Word | 3rd Word | Operation | | Length | Cycle | | OUT | Pn, #data8 | E6F8 + n | data8 | | (Pn) ← data8 | n = 0, 1, 3, 4 | 2 | 1 | Remark Pn: P1n-P0n are dealt with in pairs. #### **Data Transfer Instruction** | Mnemonic | Operand | Ins | struction Co | de | Operation | Instruction | Instruction | |------------|-----------|----------|--------------|----------|--------------------------------------------|-------------|-------------| | Willemonic | Operand | 1st Word | 2nd Word | 3rd Word | Operation | Length | Cycle | | MOV | A, R0n | FFEn | | | $(A) \leftarrow (Rmn)$ $m = 0, 1 n = 0-F$ | 1 | 1 | | | A, R1n | FEEn | | | CY ← 0 | | | | | A, @R0H | FEF0 | | | (A) ← ((P13), (R0)) <sub>7-4</sub> | | | | | | | | | CY ← 0 | | | | | A, @R0L | FFF0 | | | (A) ← ((P13), (R0)) <sub>7-4</sub> | | | | | | | | | CY ← 0 | | | | | A, #data4 | FFF1 | data4 | | (A) ← data4 | 2 | | | | | | | | CY ← 0 | | | | | R0n, A | E5En | | | $(Rmn) \leftarrow (A)$ $m = 0, 1 n = 0-F$ | 1 | | | | R1n, A | E4En | | | | | | | Mnemonic | Operand | Instruction Code | | | Operation | | Instruction | Instruction | |------------|------------|------------------|----------|----------|---------------------------|---------|-------------|-------------| | Willemonic | Operand | 1st Word | 2nd Word | 3rd Word | | | Length | Cycle | | MOV | Rn, #data8 | E6En | data8 | | (R1n-R0n) ← data8 | n = 0-F | 2 | 1 | | | Rn, @R0 | E7En | _ | _ | (R1n-R0n) ← ((P13), (R0)) | n = 1-F | 1 | | Remark Rn: R1n-R0n are dealt with in pairs. #### **Branch Instructions** | Mnemonic | Operand | Ins | struction Co | de | Operation | Instruction | Instruction | |-----------|---------------|----------|--------------|----------|---------------------|-------------|-------------| | Milemonic | Орегани | 1st Word | 2nd Word | 3rd Word | Operation | Length | Cycle | | JMP | addr (Page 0) | E8F1 | addr | | PC ← addr | 2 | 1 | | | addr (Page 1) | E9F1 | addr | | | | | | JC | addr (Page 0) | ECF1 | addr | | if CY = 1 PC ← addr | | | | | addr (Page 1) | EAF1 | addr | | else PC ← PC + 2 | | | | JNC | addr (Page 0) | EDF1 | addr | | if CY = 0 PC ← addr | | | | | addr (Page 1) | EBF1 | addr | | else PC ← PC + 2 | | | | JF | addr (Page 0) | EEF1 | addr | | if F = 1 PC ← addr | | | | | addr (Page 1) | F0F1 | addr | | else PC ← PC + 2 | | | | JNF | addr (Page 0) | EFF1 | addr | | if F = 0 PC ← addr | | | | | addr (Page 1) | F1F1 | addr | | else PC ← PC + 2 | | | Caution 0 and 1, which refer to PAGE0 and 1, are not written when describing mnemonics. #### **Subroutine Instructions** | Mnemonic | | Instruction Code | | | Operation | Instruction | Instruction | |------------|---------------|------------------|----------|----------|---------------------------------------------------------------------|-------------|-------------| | Willemonic | | 1st Word | 2nd Word | 3rd Word | Operation | Length | Cycle | | CALL | addr (Page 0) | E6F2 | E8F1 | addr | $SP \leftarrow SP + 1$ , $ASR \leftarrow PC$ , $PC \leftarrow addr$ | 3 | 2 | | | addr (Page 1) | E6F2 | E9F1 | addr | | | | | RET | | E8F2 | | | $PC \leftarrow ASR, SP \leftarrow SP - 1$ | 1 | 1 | Caution 0 and 1, which refer to PAGE0 and 1, are not written when describing mnemonics. #### **Timer Operation Instructions** | Mnemonic | Operand | Instruction Code | | | Operation | | Instruction | Instruction | |----------|---------|------------------|----------|----------|-----------------------|----------|-------------|-------------| | | | 1st Word | 2nd Word | 3rd Word | Operation | | Length | Cycle | | MOV | A, T0 | FFFF | | | (A) ← (Tn) | n = 0, 1 | 1 | 1 | | | A, T1 | FEFF | | | $CY \leftarrow 0$ | | | | | | T0, A | E5FF | | | $(Tn) \leftarrow (A)$ | n = 0, 1 | | | | | T1, A | F4FF | | | (T) n ← 0 | | | | | Mnemonic | Operand | Instruction Code | | | Operation | Instruction | Instruction | |----------|------------|------------------|----------|----------|---------------------|-------------|-------------| | | | 1st Word | 2nd Word | 3rd Word | | Length | Cycle | | MOV | T, #data10 | E6FF | data10 | | (T) ← data10 | 1 | 1 | | | T, @R0 | F4FF | | | (T) ← ((P13), (R0)) | | | #### Others | Mnemonic | Operand | Instruction Code | | | Operation | Instruction | Instruction | | |----------|---------|------------------|----------|----------|------------------------------------|-------------|-------------|-------| | | | 1st Word | 2nd Word | 3rd Word | Operation | | Length | Cycle | | HALT | #data4 | E2F1 | data4 | | Standby mode | | 2 | 1 | | STTS | #data4 | E3F1 | data4 | | if statuses match $F \leftarrow 1$ | | | | | | | | | | else F ← 0 | | | | | | R0n | E3En | | | if statuses match $F \leftarrow 1$ | | 1 | | | | | | | | else F ← 0 | n = 0-F | | | | SCAF | | FAF3 | | | if A = 0FH CY ← 1 | | | | | | | | | | else CY ← 0 | | | | | NOP | | E0E0 | | | PC ← PC + 1 | | | | #### 9.4 Accumulator Operation Instructions #### ANL A, R0n #### ANL A, R1n <1> Instruction code : 1 1 0 1 $R_4$ 0 $R_3$ $R_2$ $R_1$ $R_0$ <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\wedge$ (Rmn) m = 0, 1 n = 0 to F $CY \leftarrow A_3 \cdot Rmn_3$ The accumulator contents and the register Rmn contents are ANDed and the results are entered in the accumulator. #### ANL A, @ROH #### ANL A, @ROL <1>Instruction code : 1 1 0 1 0/1 1 0 0 0 0 <2> Cycle count : 1 <3>Function : (A) $\leftarrow$ (A) $\wedge$ ((P13), (R0))7-4 (in the case of ANL A, @R0H) CY ← A<sub>3</sub> • ROM<sub>7</sub> $(A) \leftarrow (A) \land ((P13), (R0))_{3-0}$ (in the case of ANL A, @R0L) $CY \leftarrow A_3 \cdot ROM_3$ The accumulator contents and the program memory contents specified with the control register P13 and register pair R<sub>10</sub>-R<sub>00</sub> are ANDed and the results are entered in the accumulator. If H is specified, b7, b6, b5 and b4 take effect. If L is specified, b3, b2, b1 and b0 take effect. #### • Program memory (ROM) organization Valid bits at the time of accumulator operation #### ANL A, #data4 <1>Instruction code : 1 1 0 1 1 1 0 0 0 1 0 0 0 0 0 d<sub>3</sub> d<sub>2</sub> d<sub>1</sub> d<sub>0</sub> <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\land$ data4 $CY \leftarrow A_3 \bullet data4_3$ The accumulator contents and the immediate data are ANDed and the results are entered in the accumulator. # ORL A, R0n ## ORL A, R1n <1> Instruction code : 1 1 1 1 0 $R_4$ 0 $R_3$ $R_2$ $R_1$ $R_0$ <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\vee$ (Rmn) m = 0, 1 n = 0 to F $CY \leftarrow \mathbf{0}$ The accumulator contents and the register Rmn contents are ORed and the results are entered in the accumulator. # ORL A, @R0H # ORL A, @R0L <1> Instruction code : 1 1 1 1 0 0/1 1 0 0 0 0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\vee$ (P13), (R0))<sub>7-4</sub> (in the case of ORL A, @R0H) $(A) \leftarrow (A) \lor (P13), (R0))_{3-0}$ (in the case of ORL A, @R0L) $\mathsf{CY} \leftarrow \mathsf{0}$ The accumulator contents and the program memory contents specified with the control register P13 and register pair R<sub>10</sub>-R<sub>00</sub> are ORed and the results are entered in the accumulator. If H is specified, b7, b6, b5 and b4 take effect. If L is specified, b3, b2, b1 and b0 take effect. # ORL A, #data4 <1>Instruction code : 1 1 1 0 0 1 1 0 0 0 1 0 0 0 0 0 0 d<sub>3</sub> d<sub>2</sub> d<sub>1</sub> d<sub>0</sub> <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\lor$ data4 $\mathsf{CY} \leftarrow \mathsf{0}$ The accumulator contents and the immediate data are exclusive-ORed and the results are entered in the accumulator. ## XRL A, R0n ## XRL A, R1n <1> Instruction code : 1 0 1 0 R4 0 R3 R2 R1 R0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\forall$ (Rmn) m = 0, 1 n = 0 to F $CY \leftarrow A_3 \bullet Rmn_3$ The accumulator contents and the register Rmn contents are ORed and the results are entered in the accumulator. ## XRL A, @R0H ## XRL A, @ROL <1>Instruction code : 1 0 1 0 0/1 1 0 0 0 0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (A) $\forall$ (P13), (R0))7-4 (in the case of XRL A, @R0H) $CY \leftarrow A_3 \cdot ROM_7$ (A) $\leftarrow$ (A) $\forall$ (P13), (R0))<sub>3-0</sub> (in the case of XRL A, @R0L) $CY \leftarrow A_3 \bullet ROM_3$ The accumulator contents and the program memory contents specified with the control register P13 and register pair R<sub>10</sub>-R<sub>00</sub> are exclusive-ORed and the results are entered in the accumulator. If H is specified, b<sub>7</sub>, b<sub>6</sub>, b<sub>5</sub>, and b<sub>4</sub> take effect. If L is specified, b<sub>3</sub>, b<sub>2</sub>, b<sub>1</sub>, and b<sub>0</sub> take effect. # XRL A, #data4 <1>Instruction code : 1 0 1 0 1 1 0 0 0 1 0 0 0 0 0 0 0 ds dz d1 d0 <2> Cycle count : <3> Function : (A) ← (A) $\forall$ data4 CY ← A₃ • data4₃ The accumulator contents and the immediate data are exclusive-ORed and the results are entered in the accumulator. ## INC A <1>Instruction code : 1 0 1 0 0 1 0 0 1 1 <2> Cycle count : 1 <3> Function : $(A) \leftarrow (A) + 1$ if A = 0 $CY \leftarrow 1$ else $CY \leftarrow 0$ The accumulator contents are incremented (+1). #### RL A <1>Instruction code : 1 1 1 1 0 0 1 0 0 1 1 <2> Cycle count : 1 <3> Function : $(A_{n+1}) \leftarrow (A_n), (A_0) \leftarrow (A_3)$ $CX \leftarrow A_3$ The accumulator contents are rotated anticlockwise bit by bit. #### RLZ A <1>Instruction code : 1 1 1 1 0 1 0 0 1 1 <2> Cycle count : 1 <3> Function : if A = 0 reset else $(A_{n+1}) \leftarrow (A_n), (A_0) \leftarrow (A_3)$ $CY \leftarrow A_3$ The accumulator contents are rotated anticlockwise bit by bit. If A = 0H at the time of command execution, an internal reset takes effect. # 9.5 Input/Output Instructions # IN A, P0n # IN A, P1n <1>Instruction code : 1 1 1 1 1 P4 1 1 P2 P1 P0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (Pmn) m = 0, 1 n = 0, 1, 3, 4 $\mathsf{CY} \leftarrow \mathsf{0}$ The port Pmn data is loaded (read) onto the accumulator. ## OUT P0n, A # OUT P1n, A <1> Instruction code : $0 0 1 0 P_4 1 1 P_2 P_1 P_0$ <2> Cycle count : 1 <3> Function : (Pmn) ← (A) m = 0, 1 n = 0, 1, 3, 4 The accumulator contents are transferred to port Pmn to be latched. # ANL A, P0n ## ANL A, P1n <1>Instruction code : 1 1 0 1 P4 1 1 P2 P1 P0 <2> Cycle count : <3> Function : (A) ← (A) ∧ (Pmn) m = 0, 1 n = 0, 1, 3, 4 CY ← A₃ • Pmn The accumulator contents and the port Pmn contents are ANDed and the results are entered in the accumulator. ## ORL A, P0n # ORL A, P1n <1> Instruction code : 1 1 1 1 0 P4 1 1 P2 P1 P0 <2> Cycle count : 1 <3> Function : (A) ← (A) ∨ (Pmn) m = 0, 1 n = 0, 1, 3, 4 $\mathsf{CY} \leftarrow \mathsf{0}$ The accumulator contents and the port Pmn contents are ORed and the results are entered in the accumulator. # XRL A, P0n # XRL A, P1n <1> Instruction code : 1 0 1 0 P4 1 1 P2 P1 P0 <2> Cycle count : 1 <3> Function : (A) ← (A) $\forall$ (Pmn) m = 0, 1 n = 0, 1, 3, 4 $CY \leftarrow A_3 \bullet Pmn$ The accumulator contents and the port Pmn contents are exclusive-ORed and the results are entered in the accumulator. ## OUT Pn, #data8 <1>Instruction code : $0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 1 \ P_2 \ P_1 \ P_2$ : $0 \ d_7 \ d_6 \ d_5 \ d_4 \ 0 \ d_3 \ d_2 \ d_1 \ d_0$ <2> Cycle count : 1 <3> Function : (Pn) $\leftarrow$ data8 n = 0, 1, 3, 4 The immediate data is transferred to port Pn. In this case, port Pn refers to P1n-P0n operating in pairs. ## 9.6 Data Transfer Instruction # MOV A, R0n # MOV A, R1n <1>Instruction code : 1 1 1 1 R4 0 R3 R2 R1 R0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (Rmn) m = 0, 1 n = 0 to F $\mathsf{CY} \leftarrow \mathsf{0}$ The register Rmn contents are transferred to the accumulator. ## MOV A, @R0H <1>Instruction code : 1 1 1 1 0 1 0 0 0 0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ ((P13), (R0))<sub>7-4</sub> $\mathsf{CY} \leftarrow \mathsf{0}$ The high-order 4 bits ( $b_7$ $b_6$ $b_5$ $b_4$ ) of the program memory specified with control register P13 and register pair R<sub>10</sub>-R<sub>00</sub> are transferred to the accumulator. $b_9$ is ignored. ## MOV A, @R0L <1>Instruction code : 1 1 1 1 1 1 0 0 0 0 <2> Cycle count : 1 <3> Function : (A) ← ((P13), (R0))3-0 $CY \leftarrow 0$ The low-order 4 bits ( $b_3$ $b_2$ $b_1$ $b_0$ ) of the program memory specified with control register P13 and register pair R<sub>10</sub>-R<sub>00</sub> are transferred to the accumulator. $b_8$ is ignored. # • Program memory (ROM) contents # MOV A, #data4 <1>Instruction code : 1 1 1 1 1 1 0 0 0 1 : 0 0 0 0 0 0 0 ds dz d1 d0 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ data4 $CY \leftarrow 0$ The immediate data is transferred to the accumulator. ## MOV R0n, A ## MOV R1n, A <1> Instruction code : $0 \ 0 \ 1 \ 0 \ R_4 \ 0 \ R_3 \ R_2 \ R_1 \ R_0$ <2> Cycle count : 1 <3> Function : (Rmn) $\leftarrow$ (A) m = 0, 1 n = 0 to F The accumulator contents are transferred to register Rmn. ## MOV Rn, #data8 <1>Instruction code : 0 0 1 1 0 0 R<sub>3</sub> R<sub>2</sub> R<sub>1</sub>R<sub>0</sub> <2> Cycle count : <3> Function : (R1n-R0n) $\leftarrow$ data8 n = 0 to F The immediate data is transferred to the register. Using this instruction, registers operate as register pairs. The pair combinations are as follows: Ro: R10 - R00 R1: R11 - R01 : RE: R1E - R0E RF: R1F - R0F Lower column Higher column # MOV Rn, @R0 <1> Instruction code : 0 0 1 1 1 0 R<sub>3</sub> R<sub>2</sub> R<sub>1</sub> R<sub>0</sub> <2> Cycle count : 1 <3> Function : (R1n-R0n) $\leftarrow$ ((P13), R0)) n = 1 to F The program memory contents specified with control register P13 and register pair $R_{10}$ - $R_{00}$ are transferred to register pair R1n-R0n. The program memory consists of 10 bits and has the following state after the transfer to the register. #### Program memory The high-order 2 bits of the program memory address is specified with the control register (P13). #### 9.7 Branch Instructions The program memory consists of pages in steps of 1K (000H to 3FFH). However, as the assembler automatically performs page optimization, it is unnecessary to designate pages. The pages allowed for each product are as follows. $\mu$ PD63 (ROM: 0.5K steps) : page 0 $\mu$ PD63A (ROM: 0.75K steps): page 0 $\mu$ PD64 (ROM: 1K steps) : page 0 $\mu$ PD6P4B (PROM: 1K steps) : page 0 ## JMP addr <2> Cycle count : 1 <3> Function : PC $\leftarrow$ addr The 10 bits (PC<sub>9-0</sub>) of the program counter are replaced directly by the specified address addr (a<sub>9</sub> to a<sub>0</sub>) #### JC addr <1>Instruction code : page 0 0 1 1 0 0 1 0 0 0 1 ; page 1 0 1 0 1 0 1 0 0 0 1 a 9 a 7 a a a 5 a 4 a 8 a 3 a 2 a 1 a 0 <2> Cycle count : 1 <3> Function : if CY = 1 PC $\leftarrow$ addr else $PC \leftarrow PC + 2$ If the carry flag CY is set (to 1), a jump is made to the address specified with addr (as to ao). ## JNC addr <1>Instruction code : page 0 0 1 1 0 1 1 0 0 0 1 ; page 1 0 1 0 1 1 1 0 0 0 1 a<sub>9</sub> a<sub>7</sub> a<sub>6</sub> a<sub>5</sub> a<sub>4</sub> a<sub>8</sub> a<sub>3</sub> a<sub>2</sub> a<sub>1</sub> a<sub>0</sub> <2> Cycle count : 1 <3> Function : if CY = 0 $PC \leftarrow addr$ else $PC \leftarrow PC + 2$ If the carry flag CY is cleared (to 0), a jump is made to the address specified with addr (a9 to a0). ## JF addr <1>Instruction code : page 0 0 1 1 1 0 1 0 0 0 1 ; page 1 1 0 0 0 0 1 0 0 0 1 a<sub>9</sub> a<sub>7</sub> a<sub>6</sub> a<sub>5</sub> a<sub>4</sub> a<sub>8</sub> a<sub>3</sub> a<sub>2</sub> a<sub>1</sub> a<sub>0</sub> <2> Cycle count : 1 <3> Function : if F = 1 PC $\leftarrow$ addr else $PC \leftarrow PC + 2$ If the status flag F is set (to 1), a jump is made to the address specified with addr (a9 to a0). ## JNF addr <1>Instruction code : page 0 0 1 1 1 1 1 0 0 0 1 ; page 1 1 0 0 0 1 1 0 0 0 1 a 9 a 7 a 6 a 5 a 4 a 8 a 3 a 2 a 1 a 0 <2> Cycle count : 1 <3> Function : if F = 0 $PC \leftarrow addr$ else $PC \leftarrow PC + 2$ If the status flag F is cleared (to 0), a jump is made to the address specified with addr (as to as). # 9.8 Subroutine Instructions The program memory consists of pages in steps of 1K (000H to 3FFH). However, as the assembler automatically performs page optimization, it is unnecessary to designate pages. The pages allowed for each product are as follows. μPD63 (ROM: 0.5K steps) : page 0 μPD63A (ROM: 0.75K steps): page 0 μPD64 (ROM: 1K steps) : page 0 μPD6P4B (PROM: 1K steps) : page 0 #### CALL addr <1>Instruction code : $\boxed{0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 0 \ 0 \ 1 \ 0}$ page 0 $\boxed{0 \ 1 \ 0 \ 0 \ 0 \ 1}$ ; page 1 $\boxed{0 \ 1 \ 0 \ 0 \ 1 \ 1 \ 0 \ 0 \ 0}$ ; page 1 $\boxed{0 \ 1 \ 0 \ 0 \ 1 \ 1 \ 0 \ 0 \ 0}$ ] <2>Cycle count : 2 <3>Function : $SP \leftarrow SP + 1$ ASR $\leftarrow PC$ Increments (+1) the stack pointer value and saves the program counter value in the address stack register. Then, enters the address specified with the operand addr (as to as) into the program counter. If a carry is generated when the stack pointer value is incremented (+1), an internal reset takes effect. #### RET <1>Instruction code : $\boxed{0\ 1\ 0\ 0\ 1\ 1\ 0\ 0\ 1\ 0}$ <2>Cycle count : 1 <3>Function : PC $\leftarrow$ ASR SP $\leftarrow$ SP - 1 PC ← addr Restores the value saved in the address stack register to the program counter. Then, decrements (-1) the stack pointer. If a borrow is generated when the stack pointer value is decremented (-1), an internal reset takes effect. 43 # 9.9 Timer Operation Instructions MOV A, T0 MOV A, T1 <1>Instruction code : 1 1 1 1 0/1 1 1 1 1 1 <2> Cycle count : 1 <3> Function : (A) $\leftarrow$ (Tn) n = 0, 1 $CY \leftarrow \mathbf{0}$ The timer Tn contents are transferred to the accumulator. T1 corresponds to $(t_9, t_8, t_7, t_6)$ ; T0 corresponds to $(t_5, t_4, t_3, t_2)$ . MOV T0, A <1>Instruction code : 0 0 1 0 0/1 1 1 1 1 1 <2> Cycle count : 1 <3> Function : $(Tn) \leftarrow (A) \quad n = 0, 1$ The accumulator contents are transferred to the timer register Tn. T1 corresponds to $(t_5, t_4, t_5, t_6)$ ; T0 corresponds to $(t_5, t_4, t_3, t_2)$ . After executing this instruction, if data is transferred to T1, $t_1$ becomes 0; if data is transferred to T0, $t_0$ becomes 0. MOV T, #data10 <2> Cycle count : 1 <3> Function : (T) $\leftarrow$ data 10 The immediate data is transferred to the timer register T (t9-t0). **Remark** The timer time is set with (set value + 1) $\times$ 64/fx or 128/fx. #### MOV T, @R0 <1>Instruction code : 0 0 1 1 1 1 1 1 1 1 <2> Cycle count : 1 <3> Function : (T) $\leftarrow$ ((P13), (R0)) Transfers the program memory contents to the timer register T (to to) specified with the control register P13 and the register pair R10-R00. The program memory, which consists of 10 bits, is placed in the following state after the transfer to the register. The high-order 2 bits of the program memory address are specified with the control register (P13). Caution When setting a timer value in the program memory, ensure to use the DT directive. ## 9.10 Others ## HALT #data4 <1>Instruction code : 0 0 0 1 0 1 0 0 0 1 : 0 0 0 0 0 0 d<sub>3</sub> d<sub>2</sub> d<sub>1</sub> d<sub>0</sub> <2> Cycle count : 1 <3> Function : Sandby mode Places the CPU in standby mode. The condition for having the standby mode (HALT/STOP mode) canceled is specified with the immediate data. # STTS R0n <1> Instruction code : $0\ 0\ 0\ 1\ 1\ 0\ R_3\ R_2\ R_1\ R_0$ <2> Cycle count : 1 <3> Function : if statuses match $F \leftarrow 1$ else $F \leftarrow 0$ n = 0 to F Compares the $S_0$ , $S_1$ , $K_{I/O}$ , $K_I$ , and TIMER statuses with the register $R_{0n}$ contents. If at least one of the statuses coincides with the bits that have been set, the status flag F is set (to 1). If none of them coincide, the status flag F is cleared (to 0). #### STTS #data4 <1>Instruction code : 0 0 0 1 1 1 0 0 0 1 : 0 0 0 0 0 0 0 d3 d2 d1 d0 <2> Cycle count : 1 <3> Function : if statuses match $F \leftarrow 1$ else $F \leftarrow 0$ Compares the $S_0$ , $S_1$ , $K_{VO}$ , $K_I$ , and TIMER statuses with the immediate data contents. If at least one of the statuses coincides with the bits that have been set, the status flag F is set (to 1). If none of them coincide, the status flag F is cleared (to 0). # SCAF (Set Carry If Acc = FH) <1> Instruction code : 1 1 0 1 0 1 0 0 1 1 <2> Cycle count : 1 <3> Function : if $A = 0FH CY \leftarrow 1$ $else \quad CY \leftarrow 0$ Sets the carry flag CY (to 1) if the accumulator contents are FH. The accumulator values after executing the SCAF instruction are as follows: | Accumula | ator Value | Carry Flag | | | |------------------|----------------------------------|------------|--|--| | Before execution | Before execution After execution | | | | | ×××0 | 0000 | 0 (clear) | | | | ××01 | 0001 | 0 (clear) | | | | ×011 | 0011 | 0 (clear) | | | | 0111 | 0111 | 0 (clear) | | | | 1111 | 1111 | 1 (set) | | | Remark ×: don't care # NOP <1>Instruction code : 0 0 0 0 0 0 0 0 0 0 0 <2> Cycle count : 1 <3> Function : PC $\leftarrow$ PC + 1 No operation ## 10. ASSEMBLER RESERVED WORDS # 10.1 Mask Option Directives When creating the $\mu$ PD63 program, it is necessary to use a mask option directive in the assembler's source program to specify a mask option. # 10.1.1 OPTION and ENDOP directives From the OPTION directive on to the ENDOP directive are called the mask option definition block. The format of the mask option definition block is as follows: ## **Format** | Symbol field | Mnemonic field | Operand field | Comment field | |--------------|----------------|---------------|---------------| | [Label:] | OPTION | | [; Comment] | | | : | | | | | : | | | | | ENDOP | | | # 10.1.2 Mask option definition directive The directives that can be used in the mask option definition block are listed in Table 10-1. An example of the mask option definition is shown below. ## Example | Symbol field | Mnemonic field | Operand field | Comment field | |--------------|----------------|---------------|----------------------------| | | OPTION | | | | | USEPOC | | ; POC circuit incorporated | | | ENDOP | | | Table 10-1. List of Mask Option Definition Directives | Name | Mask Option Definition Directive | PRO | File | |------|--------------------------------------|---------------|------------| | Name | Wask Option Delimition Directive | Address value | Data value | | POC | USEPOC<br>(POC circuit incorporated) | 2044H | 01 | | | NOUSEPOC<br>(Without POC circuit) | | 00 | ## 11. ELECTRICAL SPECIFICATIONS # Absolute Maximum Ratings (T<sub>A</sub> = +25 °C) | Parameter | Symbol | Test Conditions | <b>S</b> | Rating | Unit | |-------------------------------|----------------------|-----------------------------------------------------------------------------|------------|-------------------------------|------| | Power supply voltage | V <sub>DD</sub> | | | -0.3 to +5.0 | V | | Input voltage | Vı | K <sub>I/O</sub> , K <sub>I</sub> , S <sub>0</sub> , S <sub>1</sub> , RESET | | -0.3 to V <sub>DD</sub> + 0.3 | V | | Output voltage | Vo | | | -0.3 to V <sub>DD</sub> + 0.3 | V | | High-level output current | I <sub>OH</sub> Note | REM | Peak value | -30 | mA | | | | | rms | -20 | mA | | | | LED | Peak value | -7.5 | mA | | | | | rms | <b>-</b> 5 | mA | | | | One K <sub>I/O</sub> pin | Peak value | -13.5 | mA | | | | | rms | -9 | mA | | | | Total of LED and Kijo pins | Peak value | -18 | mA | | | | | rms | -12 | mA | | Low-level output current | loL <sup>Note</sup> | REM | Peak value | 7.5 | mA | | | | | rms | 5 | mA | | | | LED | Peak value | 7.5 | mA | | | | | rms | 5 | mA | | Operating ambient temperature | TA | | | -40 to +85 | °C | | Storage temperature | Tstg | | | -65 to +150 | °C | **Note** Work out the rms with: [rms] = [Peak value] $\times \sqrt{\text{Duty}}$ . Caution Product quality may suffer if the absolute rating is exceeded for any parameter, even momentarily. In other words, an absolute maxumum rating is a value at which the possibility of psysical damage to the product cannnot be ruled out. Care must therefore be taken to ensure that the these ratings are not exceeded during use of the product. # Recommended Power Supply Voltage Range ( $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ ) | Parameter | Symbol | Test Conditions | | TYP. | MAX. | Unit | |----------------------|-----------------|------------------------------------------|-----|------|------|------| | Power supply voltage | V <sub>DD</sub> | fx = 2.4 to 4 MHz | | 3.0 | 3.6 | V | | | | fx = 4 to 8 MHz | 2.2 | 3.0 | 3.6 | > | | | | When using the POC circuit (mask option) | 2.2 | 3.0 | 3.6 | V | | | | T <sub>A</sub> = -20 to +70 °C | | | | | | | | fx = 2.4 to 4 MHz | | | | | # DC Characteristics (TA = -40 to +85 °C, $V_{DD}$ = 1.8 to 3.6 V) | Parameter | Symbol | | Tes | t Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------|------------------|--------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|----------------------|------|---------------------|------| | High-level input voltage | V <sub>IH1</sub> | RESET | | | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | V <sub>IH2</sub> | Kwo | | | 0.65 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | V <sub>IH3</sub> | Kı, So, Sı | | | 0.65 V <sub>DD</sub> | | V <sub>DD</sub> | V | | Low-level input voltage | VIL1 | RESET | | | 0 | | 0.2 V <sub>DD</sub> | V | | | V <sub>IL2</sub> | K <sub>I</sub> /o | | | 0 | | 0.3 V <sub>DD</sub> | V | | | V <sub>IL3</sub> | Kı, So, Sı | | | 0 | | 0.15 VDD | V | | High-level input | ILH1 | Κı | | | | | 3 | μΑ | | leakage current | | | nwok | resistor not incorporated | | | | | | | Ігна | So, S1 | | | | | 3 | μΑ | | | | | | resistor not incorporated | | | | | | Low-level input leakage | lu <sub>L1</sub> | Kı Vı = 0 | V | | | | -3 | μΑ | | current | IUL2 | K <sub>1</sub> /0 V <sub>1</sub> = 0 | V | | | | -3 | μΑ | | | Тицз | $S_0$ , $S_1$ $V_1 = 0$ | ٧ | | | | -3 | μΑ | | High-level output voltage | V <sub>OH1</sub> | REM, LED, Ki/ | 0 | lон = −0.3 mA | 0.8 V <sub>DD</sub> | | | V | | Low-level output voltage | V <sub>OL1</sub> | REM, LED | | lot = 0.3 mA | | | 0.3 | V | | | V <sub>OL2</sub> | Kı/o | | Ioι = 15 μA | | | 0.4 | V | | High-level output current | Іон1 | REM | | $V_{DD} = 3.0 \text{ V}, \text{ Voh} = 1.0 \text{ V}$ | -5 | -9 | | mA | | | Іон2 | Kı/o | | $V_{DD} = 3.0 \text{ V}, \text{ Voh} = 2.2 \text{ V}$ | -2.5 | -5 | | mA | | Low-level output current | lo <sub>L1</sub> | Kı/o | | $V_{DD} = 3.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 30 | 70 | | μΑ | | | | | | $V_{DD} = 3.0 \text{ V}, V_{OL} = 2.2 \text{ V}$ | 100 | 220 | | μΑ | | Built-in pull-up resistor | R <sub>1</sub> | RESET | | | 25 | 50 | 100 | kΩ | | Built-in pull-down resistor | R <sub>2</sub> | RESET | | | 2.5 | 5 | 15 | kΩ | | | Rз | Kı, So, Sı | | | 75 | 150 | 300 | kΩ | | | R <sub>4</sub> | Kı/o | | | 130 | 250 | 500 | kΩ | | Data hold power supply | VDDOR | In STOP mode | ) | | 0.9 | | 3.6 | ٧ | | voltage | | | | | | | | | | Supply current <sup>Note</sup> | I <sub>DD1</sub> | OPERATING fx = 8.0 MHz, Vpd = 3 V ± 10 % | | | 0.8 | 1.6 | mA | | | | | mode | mode $f_X = 4.0 \text{ MHz}, V_{DD} = 3 \text{ V} \pm 10 \%$ | | | 0.7 | 1.4 | mA | | | I <sub>DD2</sub> | HALT mode | fx = | = 8.0 MHz, $V_{DD}$ = 3 $V \pm 10$ % | | 0.75 | 1.5 | mA | | | | | fx = | = 4.0 MHz, $V_{DD}$ = 3 $V \pm 10$ % | | 0.65 | 1.3 | mΑ | | | IDD3 | STOP mode | VDD | o = 3 V ± 10 % | | 1.0 | 8.0 | μΑ | | | | | VDD | $0 = 3 \text{ V} \pm 10 \text{ %}, \text{ Ta} = 25 \text{ °C}$ | | 0.1 | 1.0 | μΑ | Note The POC circuit current and the current flowing in the built-in pull-up resistor are not included. # AC Characteristics ( $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ , $V_{DD} = 1.8 \text{ to } 3.6 \text{ V}$ ) | Parameter | Symbol | Test Condi | MIN. | TYP. | MAX. | Unit | | |-----------------------------|--------|--------------------|--------------|------|------|------|----| | Command execution time | tcy | VDD = 2.2 to 3.6 V | | 7.9 | | 27 | μs | | | | | | 15.9 | | 27 | μs | | Kı, So, Sı high-level width | tн | | | 10 | | | μs | | | | When releasing | at HALT mode | 10 | | | μs | | | | STANDBY mode | at STOP mode | Note | | | μs | | RESET low-level width | trsL | | | 10 | | | μs | Note 10 + 52/fx + oscillation growth time **Remark** toy = 64/fx (fx: System clock oscillator frequency) # POC Circuit (mask option<sup>Note 1</sup>) (T<sub>A</sub> = -20 to +70 °C) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|-----------------|------|------|------|------| | POC-detected voltageNote 2 | VPOC | | 0.9 | 1.6 | 2.2 | V | | POC circuit current | Ірос | | | 0.9 | 1.0 | μΑ | - **Notes 1.** Operates effectively under the conditions of $T_A = -20$ to +70 °C, $V_{DD} = 2.2$ to 3.6 V, and $f_X = 2.4$ to 4 MHz. - 2. Refers to the voltage with which the POC circuit cancels an internal reset. If VPOC < VDD, the internal reset is released. From the time of $V_{POC} \ge V_{DD}$ until the internal reset takes effect, lag of up to 1 ms occurs. When the period of $V_{POC} \ge V_{DD}$ lasts less than 1 ms, the internal reset may not take effect. # System Clock Oscillation Circuit Characteristics ( $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ , $V_{DD} = 1.8 \text{ to } 3.6 \text{ V}$ ) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------|--------------------|------|------|------|------| | Oscillator frequency | fx | | 2.4 | 3.64 | 4.0 | MHz | | (ceramic resonator) | | VDD = 2.2 to 3.6 V | 2.4 | 3.64 | 8.0 | MHz | # Recommended Ceramic Resonator ( $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ ) (1/2) | Manufacturer<br>(Order Disregarded) | Part Number | Recomi | mended Co | nstant | Power<br>Voltage | Supply<br>F [V] <sup>Note</sup> | Remark | |-------------------------------------|---------------|------------|-----------|---------|------------------|---------------------------------|--------------------| | (Order Disregarded) | | C1 [pF] | C2 [pF] | Rd [kΩ] | MIN. | MAX. | | | TDK Corp. | FCR3.64MC5 | Unnecessa | ary | 0 | 1.8 | 3.6 | | | | FCR3.84MC5 | (C-contain | ing type) | 0 | 1.8 | 3.6 | | | | FCR4.0MC5 | | | 0 | 1.8 | 3.6 | | | | FCR6.0MC5 | | | 0 | 2.2 | 3.6 | | | | CCR3.2MC3 | | | 0 | 1.8 | 3.6 | Surface-mount type | | | CCR4.0MC3 | | | 0 | 1.8 | 3.6 | | | | CCR6.0MC3 | | | 0 | 2.2 | 3.6 | | | | CCR8.0MC5 | | | 0 | 2.2 | 3.6 | | | Matsushita | EFOEC3204A4 | Unnecessa | ary | 0 | 1.8 | 3.6 | | | Electronics | EFOEC3604A4 | (C-contain | ing type) | 0 | 1.8 | 3.6 | | | Components Co., Ltd | EFOEC4004A4 | | | 0 | 1.8 | 3.6 | | | | EFOEC5124A4 | | | 0 | 2.2 | 3.6 | | | | EFOEC6004A4 | | | 0 | 2.2 | 3.6 | | | | EFOEC8004A4 | | | 0 | 2.2 | 3.6 | ] | | Murata Mfg. Co., Ltd | CSA3.64MG | 30 | 30 | 0 | 1.8 | 3.6 | | | | CSA6.00MG | 30 | 30 | 0 | 2.2 | 3.6 | ] | | | CSA8.00MTZ | 30 | 30 | 0 | 2.2 | 3.6 | | | | CSA8.00MTZ093 | 30 | 30 | 0 | 2.2 | 3.6 | ] | | | CST3.64MGW | Unnecessa | ary | 0 | 1.8 | 3.6 | ] | | | CST6.00MGW | (C-contain | ing type) | 0 | 2.2 | 3.6 | | | | CST8.00MTW | | | 0 | 2.2 | 3.6 | ] | | | CST8.00MTW093 | | | 0 | 2.2 | 3.6 | | Note When a POC circuit (mask option) is not incorporated # Recommended Ceramic Resonator ( $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ ) (2/2) | Manufacturer<br>(Order Disregarded) | Part Number | Recom | mended Co | nstant | Power :<br>Voltage | | Remark | |-------------------------------------|-------------|-------------------------|-----------|---------|--------------------|------|--------------------| | (Order Disregarded) | | C1 [pF] | C2 [pF] | Rd [kΩ] | MIN. | MAX. | | | Kyocera Corp. | KBR-2.5MS | 33 | 33 | 0 | 1.8 | 3.6 | | | | KBR-3.58MSB | 33 | 33 | 0 | 1.8 | 3.6 | | | | KBR-3.58MKC | Unnecessa<br>(C-contain | • | 0 | 1.8 | 3.6 | | | | KBR-4.0MSB | 33 | 33 | 0 | 1.8 | 3.6 | | | | KBR-4.0MKC | Unnecessa<br>(C-contain | • | 0 | 1.8 | 3.6 | | | | KBR-6.0MSB | 33 | 33 | 0 | 2.2 | 3.6 | | | | KBR-6.0MKC | Unnecess | ary | 0 | 2.2 | 3.6 | | | | | (C-contain | ing type) | | | | | | | KBR-8.0M | 33 | 33 | 0 | 2.2 | 3.6 | | | | PBRC3.58A | 33 | 33 | 0 | 1.8 | 3.6 | Surface-mount type | | | PBRC3.58B | Unnecess:<br>(C-contain | - | 0 | 1.8 | 3.6 | | | | PBRC4.00A | 33 | 33 | 0 | 1.8 | 3.6 | Ī | | | PBRC4.00B | Unnecessa<br>(C-contain | - | 0 | 1.8 | 3.6 | | | | PBRC6.00A | 33 | 33 | 0 | 2.2 | 3.6 | ] | | | PBRC6.00B | Unnecess<br>(C-contain | • | 0 | 2.2 | 3.6 | | Note When a POC circuit (mask option) is not incorporated # An external circuit example # 12. CHARACTERISTIC CURVE (REFERENCE VALUES) ## 13. APPLIED CIRCUIT EXAMPLE # **Example of Application to System** · Remote-control transmitter (40 keys; mode selection switch accommodated) · Remote-control transmitter (48 keys accommodated) **Remark** When the POC circuit of the mask option is used effectively, it is not necessary to connect the capacitor enclosed in the dotted lines. # 14. PACKAGE DRAWINGS # 20 PIN PLASTIC SOP (300 mil) # NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | | | |------|------------------------|---------------------------|--|--| | Α | 12.7±0.3 | 0.500±0.012 | | | | В | 0.78 MAX. | 0.031 MAX. | | | | С | 1.27 (T.P.) | 0.050 (T.P.) | | | | D | $0.42^{+0.08}_{-0.07}$ | $0.017^{+0.003}_{-0.004}$ | | | | E | 0.1±0.1 | 0.004±0.004 | | | | F | 1.8 MAX. | 0.071 MAX. | | | | G | 1.55±0.05 | 0.061±0.002 | | | | Н | 7.7±0.3 | 0.303±0.012 | | | | 1 | 5.6±0.2 | $0.220^{+0.009}_{-0.008}$ | | | | J | 1.1 | 0.043 | | | | K | $0.22^{+0.08}_{-0.07}$ | $0.009^{+0.003}_{-0.004}$ | | | | L | 0.6±0.2 | $0.024^{+0.008}_{-0.009}$ | | | | M | 0.12 | 0.005 | | | | N | 0.10 | 0.004 | | | | Р | 3°+7° | 3°+7° | | | | | | | | | P20GM-50-300B, C-5 Remark The dimensions and materials of the ES model are the same as those of the mass production model. # **★** 20 PIN PLASTIC SSOP (300 mil) Remark The dimensions and materials of the ES model are the same as those of the mass production model. ## 15. RECOMMENDED SOLDERING CONDITIONS Carry out the soldered packaging of this product under the following recommended conditions. For details of the soldering conditions, refer to information material **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than the recommended conditions, please consult one of our NEC sales representatives. Table 15-1. Soldering Conditions for Surface-Mount Type (1) $\mu$ PD63GS- $\times\times\times$ : 20-pin plastic SOP (300 mil) $\mu$ PD63AGS- $\times\times\times$ : 20-pin plastic SOP (300 mil) $\mu$ PD64GS- $\times\times\times$ : 20-pin plastic SOP (300 mil) | Soldering Method | Soldering Condition | Recommended<br>Condition Symbol | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235 °C; time: within 30 secs. max. (210 °C or higher); count: no more than twice | IR35-00-2 | | VPS | Package peak temperature: 215 °C; time: 40 secs. max. (200 °C or higher); count: no more than twice | VP15-00-2 | | Wave soldering | Solder bath temperature: 260 °C max.; time: 10 secs. max.; count: once;<br>Preliminary heat temperature: 120 °C max. (Package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300 °C or less ; time: 3 secs or less (for each side of the device) | _ | Caution Using more than one soldering method should be avoided (except in the case of partial heating). # $\star$ (2) $\mu$ PD64MC- $\times\times$ -5A4: 20-pin plastic SSOP (300 mil) | Soldering Method | Soldering Condition | Recommended<br>Condition Symbol | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Infrared reflow | Package peak temperature: 235 °C; time: within 30 secs. max. (210 °C or higher); count: no more than three times | IR35-00-3 | | VPS | Package peak temperature: 215 °C; time: 40 secs. max. (200 °C or higher); count: no more than three times | VP15-00-3 | | Wave soldering | Solder bath temperature: 260 °C max.; time: 10 secs. max.; count: once;<br>Preliminary heat temperature: 120 °C max. (Package surface temperature) | WS60-00-1 | | Partial heating | Pin temperature: 300 °C or less; time: 3 secs or less (for each side of the device) | _ | Caution Using more than one soldering method should be avoided (except in the case of partial heating). ## APPENDIX A. DEVELOPMENT TOOLS An emulator is provided for the $\mu PD63$ , 63A, and 64. #### Hardware # • Emulator (EB-6133Note) It is used to emulate the $\mu PD63$ , 63A, and 64. **Note** This is a product of Naito Densei Machida Mfg. Co., Ltd. For details, consult Naito Densei Machida Mfg. Co., Ltd. (044-822-3813). ## Software ## · Assembler (AS6133) • This is a development tool for remote control transmitter software. ## Part Number List of AS6133 | Host Machine | os | Supply Medium | Part Number | |-----------------------|--------------------------------|---------------|--------------| | PC-9800 series | MS-DOS™ (Ver. 5.0 to Ver. 6.2) | 3.5-inch 2HD | μS5A13AS6133 | | (CPU: 80386 or more) | | | | | IBM PC/AT™ compatible | MS-DOS (Ver. 6.0 to Ver. 6.22) | 3.5-inch 2HC | μS7B13AS6133 | | | PC DOS™ (Ver. 6.1 to Ver. 6.3) | | | Caution Although Ver.5.0 or later has a task swap function, this function cannot be used with this software. # APPENDIX B. FUNCTIONAL COMPARISON BETWEEN $\mu \text{PD63}$ SUBSERIES AND OTHER SUBSERIES | ltem | | μPD63 | μPD63A | μPD64 | μPD6134 | μPD6600A | |-----------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------| | ROM capacity | | 512 × 10 bits | 768 × 10 bits | 1002 × 10 bits | 1002 × 10 bits | 512 × 10 bits | | RAM capacity | | 32 × 4 bits | | | | 32 × 5 bits | | Stack | | 1 level (multiplexed with RF of RAM) | | | 3 levels<br>(multiplexed with RAM) | | | Key matrix | | $8 \times 6 = 48 \text{ keys}$ | | | | $8 \times 4 = 32 \text{ keys}$ | | So (S-IN) input | | Read by Po1 register (with function to release standby mode) | | | Read by left shift instruction | | | S <sub>1</sub> /LED (S-OL | JT) | I/O (with function to release standby mode) | | | Output | | | Clock frequer | Clock frequency | | Ceramic oscillation | | | Ceramic oscillation | | | | • fx = 2.4 to 8 MHz<br>• fx = 2.4 to 4 MHz (with POC circuit) | | • fx = 300 kHz to 1 MHz<br>• fx = 300 to 500 kHz<br>(with POC circuit) | • fx = 400 to 500 kHz | | | Timer | Clock | fx/64, fx/128 | | | fx/8, fx/16 | fx/8 | | | Count start | Writing count va | Writing count value | | | Writing count value and P1 register value | | Carrier | Frequency | | 6 (timer clock: f<br>x/192 (timer cloc | | fx, fx/8, fx/12 (timer clock: fx/8) fx/2, fx/16, fx/24 (timer clock: fx/16) No carrier | • fx/8, fx/12 | | | Output start | Synchronized with timer | | | Not synchronized with timer | | | Instruction ex | ecution time | 8 μs (fx = 8 MH: | 8 $\mu$ s (fx = 8 MHz) 8 $\mu$ s (fx = 1 MHz) | | 16 μs (fx = 500 kHz) | | | Relative bran | ch instruction | None | | | Provided | | | Left shift instr | uction | None | | | Provided | | | "MOV Rn, @F | RO" instruction | n = 1 to F | | | n = 0 to F | | | Standby mode<br>(HALT instruction) | | HALT mode for timer only. STOP mode for only releasing K <sub>1</sub> (K <sub>1</sub> /O high-level output or K <sub>1</sub> /OO high-level output) | | | HALT/STOP mode<br>set by P1 register<br>value | | | Relation between HALT instruction execution and status flag (F) | | HALT instruction not executed when F = 1 | | | HALT instruction<br>executed regardless<br>of status of F | | | Reset function discharging ca | n by charging/<br>apacitor | None | | | Provided | | | POC circuit | | Mask option Low level output to RESET pin on detection | | | Provided (low-voltage detection circuit) Low level output to S-OUT pin on detection | | | Mask option | | POC circuit only (Circuits other than POC circuit are set by software.) | | | <ul><li>Pull-down resistor</li><li>Variable duty</li><li>Hang-up detection</li></ul> | | | Supply voltage | | • V <sub>DD</sub> = 1.8 to 3.6 V<br>• V <sub>DD</sub> = 2.2 to 3.6 V (with POC circuit) | | | V <sub>DD</sub> = 2.2 to 3.6 V | | | Operating temperature | | • T <sub>A</sub> = -40 to +85 °C<br>• T <sub>A</sub> = -20 to +70 °C (with POC circuit) | | | T <sub>A</sub> = -20 to +70 °C | | | Package | | 20-pin plastic S | | • 20-pin plastic<br>SOP<br>• 20-pin plastic<br>SSOP | 20-pin plastic SOP | 20-pin plastic SOC 20-pin plastic shrink DIP | | One-time PROM model | | μPD6P4B | | • | μPD61P34B | μPD61P24 | | | | I | | | I | | 60 # APPENDIX C. EXAMPLE OF REMOTE-CONTROL TRANSMISSION FORMAT (in the case of NEC transmission format in command one-shot transmission mode) Caution When using the NEC transmission format, please apply for a custom code at NEC. # (1) REM output waveform (From <2> on, the output is made only when the key is kept pressed.) **Remark** If the key is repeatedly pressed, the power consumption of the infrared light-emitting diode (LED) can be reduced by sending the reader code and the stop bit from the second time. ## (2) Enlarged waveform of <1> # (3) Enlarged waveform of <3> # (4) Enlarged waveform of <2> # (5) Carrier waveform (Enlarged waveform of each code's high period) # (6) Bit array of each code Caution To prevent malfunction with other systems when receiving data in the NEC transmission format, not only fully decode (make sure to check Data Code as well) the total 32 bits of the 16-bit custom codes (Custom Code, Custom Code') and the 16-bit data codes (Data Code, Data Code) but also check to make sure that no signals are present.