# PRELIMINARY DATA SHEET # MOS INTEGRATED CIRCUIT $\mu PD66P04$ # 4-BIT SINGLE-CHIP MICROCONTROLLER FOR INFRARED REMOTE CONTROL TRANSMISSION #### **DESCRIPTION** The $\mu$ PD66P04 is a microcontroller for infrared remote control transmitters which is provided with a one-time PROM as the program memory. Because users can write programs for the $\mu$ PD66P04, it is ideal for program evaluation and small-scale production of the application systems using the $\mu$ PD6604. When reading this document, also refer to the $\mu$ PD6604 Data Sheet (U11281E). #### **FEATURES** • Program memory (one-time PROM) : $2016 \times 10$ bits • Data memory (RAM) : $32 \times 4$ bits · Built-in carrier generation circuit for infrared remote control • 9-bit programmable timer : 1 channel • Command execution time : 16 $\mu$ s (when operating at fosc = 500 kHz: RC oscillation) • Stack level : 1 level (Stack RAM is for data memory RF as well.) I/O pins (K<sub>I</sub>O) : 8 units Input pins (K<sub>I</sub>) : 4 units Sense input pin (S<sub>0</sub>) : 1 unit • S<sub>1</sub>/LED pin (I/O) : 1 unit (When in output mode, this is the remote control transmission display pin.) Power supply voltage : V<sub>DD</sub> = 2.2 to 3.6 V Operating ambient temperature : T<sub>A</sub> = -20 to +70°C Oscillator frequency : fosc = 300 kHz to 1 MHz · POC circuit #### **APPLICATION** Infrared remote control transmitter (for AV and household electric appliances) Because the $\mu$ PD66P04 uses an RC oscillation system clock, its accuracy and stability are lower than the models using ceramic oscillation. In applications where the clock accuracy and stability pose a problem, use the $\mu$ PD61P34 (ceramic oscillation type). The information in this document is subject to change without notice. #### **ORDERING INFORMATION** | Part Number | Package | |---------------------|-------------------------------------| | μPD66P04GS | 20-pin plastic SOP (300 mil) | | $\mu$ PD66P04GS-GJG | 20-pin plastic shrink SOP (300 mil) | #### **PIN CONFIGURATION (TOP VIEW)** 20-pin Plastic SOP (300 mil) • μPD66P04GS 20-pin Plastic Shrink SOP (300 mil) • μPD66P04GS-GJG #### (1) Normal operating mode #### (2) PROM programming mode Caution Round brackets () indicate the pins not used in the PROM programming mode. L : Connect each of these pins to GND via a pull-down resistor. #### **BLOCK DIAGRAM** #### **LIST OF FUNCTIONS** | ltem | μPD66P04 | |-------------------------------|-----------------------------------------------------------------------------------------| | ROM capacity | 2016 × 10 bits | | | One-time PROM | | RAM capacity | 32 × 4 bits | | Stack | 1 level (shared with RF of RAM) | | I/O pin | Key input (Kı) : 4 pins | | | Key I/O (Ki/o) : 8 pins | | | Key expansion input (S <sub>0</sub> , S <sub>1</sub> ) : 2 pins | | | Remote control transmitter display output (LED): 1 pin (shared with S <sub>1</sub> pin) | | Number of keys | 32 keys | | | 48 keys (when expanded by key expansion input) | | | 96 keys (when expanded by key expansion input and diode) | | Clock frequency | RC oscillation | | | fosc = 300 to 500 kHz | | | fosc = 500 kHz to 1 MHz <sup>Note</sup> | | Instruction execution time | 16 μs (at fosc = 500 kHz) | | Carrier frequency | fosc, fosc/2, fosc/8, fosc/12, fosc/16, fosc/24, no carrier (high level) | | Timer | 9-bit programmable timer: 1 channel | | POC circuit | Internal | | Supply voltage | V <sub>DD</sub> = 2.2 to 3.6 V | | Operating ambient temperature | $T_A = -20 \text{ to } +70^{\circ}\text{C}$ | | Package | 20-pin plastic SOP (300 mil) | | | 20-pin plastic shrink SOP (300 mil) | **Note** It is necessary to design the application circuit so that the RESET pin goes low at a supply voltage of less than 2.2 V. #### **TABLE OF CONTENTS** | 1. | PIN FUNCTIONS | 5 | |----|----------------------------------------------------------|----| | | 1.1 Normal Operating Mode | 5 | | | 1.2 PROM Programming Mode | 6 | | | 1.3 INPUT/OUTPUT Circuits of Pins | 7 | | | 1.4 Dealing with Unused Pins | 8 | | | 1.5 Notes on Using Kı Pin at Reset | 8 | | 2. | DIFFERENCES BETWEEN $\mu$ PD6604 AND $\mu$ PD66P04 | 9 | | | 2.1 Program Memory (One-time PROM) | 11 | | | 2.2 Program Counter (PC) | 12 | | | 2.3 Address Stack Register (ASR (RF)) | 12 | | | 2.4 Data Pointer (DP) | 13 | | | 2.5 Control Register 0 (P3) | 14 | | 3. | WRITING AND VERIFYING ONE-TIME PROM (PROGRAM MEMORY) | 15 | | | 3.1 Operating Mode When Writing/Verifying Program Memory | 15 | | | 3.2 Program Memory Writing Procedure | 16 | | | 3.3 Program Memory Reading Procedure | 17 | | 4. | ELECTRICAL SPECIFICATIONS (PRELIMINARY) | 18 | | 5. | CHARACTERISTIC CURVE (REFERENCE VALUES) | 24 | | 6. | APPLIED CIRCUIT EXAMPLE | 26 | | 7. | PACKAGE DRAWINGS | 27 | | 8. | RECOMMENDED SOLDERING CONDITIONS | 29 | | ΑP | PPENDIX A. DEVELOPMENT TOOLS | 30 | | | PPENDIX B. EXAMPLE OF REMOTE-CONTROL TRANSMISSION FORMAT | 32 | #### 1. PIN FUNCTIONS #### 1.1 Normal Operating Mode | Pin No. | Symbol | Function | Output Format | When Reset | |-----------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------| | 1<br>2<br>15-20 | K1/00-K1/07 | These pins refer to the 8-bit I/O ports. I/O switching can be made in 8-bit units. In INPUT mode, a pull-down resistor is added. In OUTPUT mode, they can be used as the key scan output of the key matrix. | CMOS<br>push-pull <sup>Note 1</sup> | High-level output | | 3 | So | Refers to the input port. Can also be used as the key return input of the key matrix. In INPUT mode, the availability of the pull-down resistor of the $S_0$ and $S_1$ ports can be specified by software in terms in 2-bit units. If INPUT mode is canceled by software, this pin is placed in OFF mode and enters the high-impedance state. | _ | High-impedance<br>(OFF mode) | | 4 | S <sub>1</sub> /LED | Refers to the I/O port. In INPUT mode (S <sub>1</sub> ), this pin can also be used as the key return input of the key matrix. The availability of the pull-down resistor of the S <sub>0</sub> and S <sub>1</sub> ports can be specified by software in 2-bit units. In OUTPUT mode (\overline{LED}), it becomes the remote control transmission display output (active low). When the remote control carrier is output from the REM output, this pin outputs the low level from the \overline{LED} output synchronously with the REM signal. | CMOS push-pull | High-level output (LED) | | 5 | REM | Refers to the infrared remote control transmission output. The output is active high. Carrier frequency: fx, fx/8, fx/12, high-level, fx/2, fx/16, fx/24 (usable on software) | CMOS push-pull | Low-level output | | 6 | V <sub>DD</sub> | Refers to the power supply. | _ | _ | | 7<br>8 | OSCout<br>OSCin | These pins are used for RC oscillation. | _ | High-impedance (oscillation stopped) Low level (oscillation stopped) | | 9 | GND | Refers to the ground. | _ | _ | | 10 | RESET | Normally, this pin is a system reset input. By inputting a low level, the CPU can be reset. When resetting with the POC circuit a low level is output. A pull-up resistor is incorporated. | _ | _ | | 11-14 | K <sub>10</sub> -K <sub>13</sub> Note 2 | These pins refer to the 4-bit input ports. They can be used as the key return input of the key matrix. The use of the pull-down resistor can be specified by software in 4-bit units. | _ | Input (low-level) | Notes 1. Be careful about this because the drive capability of the low-level output side is held low. 2. In order to prevent malfunction, be sure to input a low level to more than one of pins K<sub>10</sub> to K<sub>13</sub> when reset is released (when RESET pin changes from low level to high level, or POC is released due to supply voltage startup). # 1.2 PROM Programming Mode | Pin No. | Symbol | Function | I/O | |---------------|-----------------|----------------------------------------------------------------------------------|-------| | 1, 2<br>15-20 | Do-D7 | 8-bit data input/output when writing/verifying program memory | 1/0 | | 3 | CLK | Clock input for updating address when writing/verifying program memory | Input | | 6 | V <sub>DD</sub> | Power Supply. Supply +6 V to this pin when writing/verifying program memory. | - | | 7 | OSCout | Clock necessary for writing program memory. Connect a resistor | - | | 8 | OSCIN | $(R=47~k\Omega)$ and a capacitor $(C=27~pF)$ to these pins. | Input | | 9 | GND | GND | - | | 10 | VPP | Supplies voltage for writing/verifying program memory. Apply +10 V to this pin. | _ | | 11-14 | MDo-MD3 | Input for selecting operation mode when writing/verifying program memory. | Input | #### 1.3 INPUT/OUTPUT Circuits of Pins The input/output circuits of the $\mu$ PD66P04 pins are shown in partially simplified forms below. #### (1) Ki/00-Ki/07 Note The drive capability is held low. #### (2) K10-K13 #### (3) **REM** #### 1.4 Dealing with Unused Pins The following connections are recommended for unused pins in the normal operation mode. Table 1-1. Connections for Unused Pins | Pin | | Connection | | | | | |---------------------|------------|----------------------------|-----------------------------|--|--|--| | | ГШ | Inside the microcontroller | Outside the microcontroller | | | | | Kı/o | INPUT mode | _ | Open | | | | | OUTPUT mode | | High-level output | | | | | | REM | | _ | | | | | | S <sub>1</sub> /LED | | OUTPUT mode (LED) setting | | | | | | S <sub>0</sub> | | OFF mode setting | Directly connected to GND | | | | | Kı | | _ | | | | | | RESETNote | | Built-in POC circuit Open | | | | | **Note** If the circuit is an applied one requiring high reliability, be sure to design it in such a manner that the RESET signal is entered externally. Caution The I/O mode and the terminal output level are recommended to be fixed by setting them repeatedly in each loop of the program. #### 1.5 Notes on Using Kı Pin at Reset In order to prevent malfunction, be sure to input a low level to more than one of pins $K_{10}$ to $K_{13}$ when reset is released (when $\overline{RESET}$ pin changes from low level to high level, or POC is released due to supply voltage startup). #### 2. DIFFERENCES BETWEEN $\mu$ PD6604 AND $\mu$ PD66P04 Table 2-1 shows the differences between the $\mu PD6604$ and $\mu PD66P04$ . The only differences among these models are the program memory, supply voltage, system clock frequency, oscillation stabilization wait time, and POC circuit (mask option), and the CPU function and internal peripheral hardware are the same. The electrical characteristics also differ slightly. For the electrical characteristics, refer to the Data Sheet of each model. Table 2-1. Differences between $\mu$ PD6604 and $\mu$ PD66P04 (1/2) #### (1) When POC circuit (mask option) is provided to $\mu$ PD6604 | Item | μPD66P04 | μPD6604 | | | |---------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|--|--| | ROM | One-time PROM | Mask ROM | | | | | 2016 × 10 bits | 1002 × 10 bits | | | | | (000H to 7DFH) | (000H to 3E9H) | | | | Program counter (PC) | 11 bits | 10 bits | | | | Address stack register (ASR) | | | | | | Data pointer (DP) | | | | | | Oscillation stabilization wait time | | | | | | On releasing STOP mode by release | 260/fosc | 36/fosc | | | | condition | | | | | | On releasing STOP or HALT mode by | 284/fosc to 340/fosc | 60/fosc to 116/fosc | | | | RESET input and at reset | | | | | | V <sub>PP</sub> pin and operating mode select pin | Provided | Not provided | | | | Electrical characteristics | Some electrical characteristics, such | as data retention voltage and current | | | | | consumption, differ. For details, refer to Data Sheet of each model. | | | | Table 2-1. Differences between $\mu$ PD6604 and $\mu$ PD66P04 (2/2) #### (2) When POC circuit (mask option) is not provided to $\mu \text{PD}6604$ | ltem | μPD66P04 | μPD6604 | | | |---------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------|--|--| | ROM | One-time PROM | Mask ROM | | | | | 2016 × 10 bits | 1002 × 10 bits | | | | | (000H to 7DFH) | (000H to 3E9H) | | | | Program counter (PC) | 11 bits | 10 bits | | | | Address stack register (ASR) | | | | | | Data pointer (DP) | | | | | | Oscillation stabilization wait time | | | | | | On releasing STOP mode by release | 260/fosc | 36/fosc | | | | condition | | | | | | On releasing STOP or HALT mode by | 284/fosc to 340/fosc | 60/fosc to 116/fosc | | | | RESET input and at reset | | | | | | V <sub>PP</sub> pin and operating mode select pin | Provided | Not provided | | | | POC circuit | Incorporated | Not provided | | | | Supply voltage | V <sub>DD</sub> = 2.2 to 3.6 V | V <sub>DD</sub> = 1.8 to 3.6 V | | | | | $(T_A = -20 \text{ to } +70^{\circ}\text{C})$ | $(T_A = -40 \text{ to } +85^{\circ}\text{C})$ | | | | System clock frequency | • fosc = 300 to 500 kHz | • fosc = 300 to 500 kHz | | | | | • fosc = 500 kHz to 1MHz <sup>Note</sup> | • fosc = 300 kHz to 1 MHz ( $V_{\rm DD}$ = 2.2 to 3.6 V) | | | | Electrical characteristics | Some electrical characteristics, such as data retention voltage and current | | | | | | consumption, differ. For details, refer to Data Sheet of each model. | | | | **Note** It is necessary to design the application circuit so that the RESET pin goes low when the supply voltage is less than 2.2 V. #### 2.1 Program Memory (One-time PROM) ... 2016 steps $\times$ 10 bits This one-time PROM is configured with 10 bits per step and is addressed by the program counter. The program memory stores programs and table data. The 32 steps from addresses 7E0H through 7FFH constitute a test program area and must not be used. Figure 2-1. Program Memory Map Note Even if execution jumps to the test program area by mistake, it returns to address 000H. #### 2.2 Program Counter (PC) ... 11 bits The program counter is a binary counter that holds the address information of the program memory. Figure 2-2. Program Counter Configuration The program counter stores the address of the instruction to be executed next. Usually, each time an instruction has been executed, the contents of the PC are automatically incremented according to the length of the instruction (number of bytes). If a jump instruction (JMP, JC, JNC, JF, or JNF) is executed, however, the jump destination address written as the operand is stored to the PC. When a subroutine call instruction (CALL) is executed, the contents of the PC at that time are saved to the address stack register (ASR), and the call destination address written as the instruction operand is stored to the PC. If a return instruction (RET) is executed after the CALL instruction has been executed, the address saved to the ASR is restored to the PC. At reset, the value of the PC is reset to "000H". #### 2.3 Address Stack Register (ASR (RF)) ... 11 bits The address stack register saves an address to which program execution is to return after a subroutine call instruction has been executed. The low-order 8 bits of this register are located in the RF area of the data memory as a multiplexed RAM area. The value of ASR is retained even after the RET instruction has been executed. At reset, the ASR holds the previous data (the value of the ASR is undefined on power application). Caution The high-order 3 bits of the ASR are undefined if the RF is accessed as a data memory area. Figure 2-3. Address Stack Register Configuration | | | | | | | | ^R | F<br> | | | | |-----|-------|------|------|------|------|------|------|-------|------|------|------| | ASR | ASR10 | ASR9 | ASR8 | ASR7 | ASR6 | ASR5 | ASR4 | ASR3 | ASR2 | ASR1 | ASR0 | #### 2.4 Data Pointer (DP) ... 11 Bits The ROM data table can be referenced by setting the ROM address in the data pointer to call the ROM contents. The low-order 8 bits of the ROM address are specified by R0 of the data memory, and the high-order 3 bits by bits 4, 5, and 6 of the P3 register. When reset, the pointer contents become "000H". Figure 2-4. Data Pointer Configuration #### 2.5 Control Register 0 (P3) Control register 0 consists of 8 bits. This following bits of this register can be controlled. At reset, the value of this register is set to 0000 0011B. Table 2-2. Control Register 0 (P3) | Bit | | b <sub>7</sub> | b₅ | b <sub>5</sub> | b <sub>4</sub> | bз | b <sub>2</sub> | b <sub>1</sub> b <sub>0</sub> | | |-----------|---|-------------------|------|-----------------|----------------|------------------|----------------|-------------------------------|--| | Name - | | DP (data pointer) | | TCTL | CARY | MOD <sub>1</sub> | MOD₀ | | | | | | | DP10 | DP <sub>9</sub> | DP8 | | | | | | Set value | 0 | Fixed to | 0 | 0 | 0 | 1/1 | ON | Refer to <b>Table 2-3</b> . | | | | 1 | "0" | 1 | 1 | 1 | 1/2 | OFF | | | | At reset | | 0 | 0 | 0 | 0 | 0 | 0 | 1 1 | | bo, b1..... Specify the carrier frequency and duty factor of REM output. b2 ...... Specifies whether a carrier whose frequency is specified by bo and b1 is used. "0" = ON (carrier), "1" = OFF (no carrier, high level) b<sub>3</sub> ...... Changes the carrier frequency and division ratio of the timer clock. "0" = 1/1 (carrier frequency: value specified by bo and b1, timer clock: fosc/8) "1" = 1/2 (carrier frequency: 1/2 of value specified by bo and b1, timer clock: fosc/16) Table 2-3. Setting of Timer Clock and Carrier Frequency | bз | b <sub>2</sub> | b <sub>1</sub> | bo | Timer Clock Carrier Frequency (duty factor) | | |----|----------------|----------------|----|---------------------------------------------|-------------------------| | 0 | 0 | 0 | 0 | fosc/8 | fosc (Duty 1/2) | | | | 0 | 1 | | fosc/8 (Duty 1/2) | | | | 1 | 0 | | fosc/12 (Duty 1/2) | | | | 1 | 1 | | fosc/12 (Duty 1/3) | | | 1 | × | × | | No carrier (high level) | | 1 | 0 | 0 | 0 | fosc/16 fosc/2 (Duty 1/2) | | | | | 0 | 1 | | fosc/16 (Duty 1/2) | | | | 1 | 0 | | fosc/24 (duty 1/2) | | | | 1 | 1 | | fosc/24 (Duty 1/3) | | | 1 | × | × | | No carrier (high level) | b4, b5, b6.... Specify the high-order 3 bits (DP8, DP9, and DP10) of the data pointer of ROM. Remark x: don't care #### 3. WRITING AND VERIFYING ONE-TIME PROM (PROGRAM MEMORY) The program memory of the $\mu PD66P04$ is a one-time PROM of 2016 $\times$ 10 bits. To write or verify this one-time PROM, the pins shown in Table 3-1 are used. Note that no address input pin is used. Instead, the address is updated by using the clock input from the CLK pin. Table 3-1. Pins Used to Write/Verify Program Memory | Pin Name | Function | | | |-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--| | V <sub>PP</sub> Supplies voltage when writing/verifying program memory. | | | | | | Apply +10 V to this pin. | | | | V <sub>DD</sub> | Power supply. | | | | | Supply +6 V to this pin when writing/verifying program memory. | | | | CLK | Inputs clock to update address when writing/verifying program memory. | | | | | By inputting pulse four times to CLK pin, address of program memory is updated. | | | | MDo-MD3 | Input to select operation mode when writing/verifying program memory. | | | | Do-D7 | Inputs/outputs 8-bit data when writing/verifying program memory. | | | | OSCIN, OSCOUT | Clock necessary for writing program memory. Connect a resistor (R = 47 $k\Omega$ ) and a capacitor | | | | | (C = 27 pF) to these pins. | | | #### 3.1 Operating Mode When Writing/Verifying Program Memory The $\mu$ PD66P04 is set in the program memory write/verify mode when +6 V is applied to the V<sub>DD</sub> pin and +10 V is applied to the V<sub>PP</sub> pin after the $\mu$ PD66P04 has been in the reset status (V<sub>DD</sub> = 5 V, V<sub>PP</sub> = 0 V) for a specific time. In this mode, the operating modes shown in Table 3-2 can be set by setting the MD<sub>0</sub> through MD<sub>3</sub> pins. Connect all the pins other than those shown in Table 3-1 to GND via pull-down resistor. Table 3-2. Setting Operation Mode | | | Setting of Op | Operation Mode | | | | |----------|-----------------|---------------|-----------------|-----------------|-----|----------------------------| | $V_{PP}$ | V <sub>DD</sub> | MD₀ | MD <sub>1</sub> | MD <sub>2</sub> | MDз | | | +10V | +6V | Н | L | Н | L | Clear program address to 0 | | | | L | Н | Н | Н | Write mode | | | | L | L | Н | Н | Verify mode | | | | Н | × | Н | Н | Program inhibit mode | ×: don't care (L or H) #### 3.2 Program Memory Writing Procedure The program memory is written at high speed in the following procedure. - (1) Pull down the pins not used to GND via resistor. Keep the CLK pin low. - (2) Supply 5 V to the VDD pin. Keep the VPP pin low. - (3) Supply 5 V to the VPP pin after waiting for 10 $\mu$ s. - (4) Wait for 2 ms until oscillation of the clock connected across the OSCIN and OSCOUT pins stabilizes. - (5) Set the program memory address 0 clear mode by using the mode setting pins. - (6) Supply 6 V to VDD and 10 V to VPP. - (7) Set the program inhibit mode. - (8) Write data to the program memory in the 1-ms write mode. - (9) Set the program inhibit mode. - (10) Set the verify mode. If the data have been written to the program memory, proceed to (11). If not, repeat steps (8) through (10). - (11) Additional writing of (number of times of writing in (8) through (10): $X \times 1$ ms. - (12) Set the program inhibit mode. - (13) Input a pulse to the CLK pin four times to update the program memory address (+1). - (14) Repeat steps (8) through (13) up to the last address. - (15) Set the 0 clear mode of the program memory address. - (16) Change the voltages on the VDD and VPP pins to 5 V. - (17) Turn off power. The following figure illustrates steps (2) through (13) above. #### 3.3 Program Memory Reading Procedure - (1) Pull down the pins not used to GND via resistor. Keep the CLK pin low. - (2) Supply 5 V to the VDD pin. Keep the VPP pin low. - (3) Supply 5 V to the VPP pin after waiting for 10 $\mu$ s. - (4) Wait for 2 ms until oscillation of the clock connected across the OSCIN and OSCOUT pins stabilizes. - (5) Set the program memory address 0 clear mode by using the mode setting pins. - (6) Supply 6 V to VDD and 10 V to VPP. - (7) Set the program inhibit mode. - (8) Set the verify mode. Data of each address is output sequentially each time the clock pulse is input to the CLK pin four times. - (9) Set the program inhibit mode. - (10) Set the program memory address 0 clear mode. - (11) Change the voltage on the $V_{\text{DD}}$ and $V_{\text{PP}}$ pins to 5 V. - (12) Turn off power. The following figure illustrates steps (2) through (10) above. #### 4. ELECTRICAL SPECIFICATIONS (PRELIMINARY) #### Absolute Maximum Ratings (T<sub>A</sub> = +25 °C) | Parameter | Symbol | Test Condition | S | Rating | Unit | |-------------------------------|---------------------|-----------------------------------------------------------------------------|------------|-------------------------------|------| | Power supply voltage | V <sub>DD</sub> | | | -0.3 to +7.0 | V | | | V <sub>PP</sub> | | | -0.3 to +11 | ٧ | | Input voltage | Vı | K <sub>I</sub> /O, K <sub>I</sub> , S <sub>0</sub> , S <sub>1</sub> , RESET | | -0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Output voltage | Vo | | | $-0.3$ to $V_{DD} + 0.3$ | V | | High-level output current | <sub>OH</sub> Note | REM | Peak value | -30 | mA | | | | | rms | -20 | mA | | | | LED | Peak value | <del>-</del> 7.5 | mA | | | | | rms | <b>-</b> 5 | mA | | | | One Ki/o pin | Peak value | -13.5 | mA | | | | | rms | -9 | mA | | | | Total of LED and Kijo pins | Peak value | <b>–18</b> | mA | | | | | rms | -12 | mA | | Low-level output current | loL <sup>Note</sup> | REM | Peak value | 7.5 | mA | | | | | rms | 5 | mA | | | | LED | Peak value | 7.5 | mA | | | | | rms | 5 | mA | | Operating ambient temperature | Та | | | −20 to +70 | ů | | Storage temperature | Tstg | | | -65 to +150 | °C | **Note** Work out the rms with: $[rms] = [Peak \ value] \times \sqrt{Duty}$ . Caution Product quality may suffer if the absolute rating is exceeded for any parameter, even momentarily. In other words, an absolute maxumum rating is a value at which the possibility of psysical damage to the product cannnot be ruled out. Care must therefore be taken to ensure that the these ratings are not exceeded during use of the product. #### Recommended Power Supply Voltage Range ( $T_A = -20 \text{ to } + 70^{\circ}\text{C}$ ) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|-----------------|-----------------------------------------|------|------|------|------| | Power supply voltage | V <sub>DD</sub> | fosc = 300 to 500 kHz | 2.2 | 3.0 | 3.6 | ٧ | | | | fosc = 500 kHz to 1 MHz <sup>Note</sup> | 2.2 | 3.0 | 3.6 | ٧ | **Note** It is necessary to design the application circuit so that the RESET pin goes low when the supply voltage is less than 2.2 V. # DC Characteristics (T<sub>A</sub> = -20 to +70°C, V<sub>DD</sub> = 2.2 to 3.6 V) | Parameter | Symbol | | Tes | t Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------|------------------|--------------------------------------|-------------------|--------------------------------------------------|---------------------|------|----------------------|---------| | High-level input voltage | V <sub>IH1</sub> | RESET | | | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | V <sub>IH2</sub> | K <sub>I/O</sub> | | | 0.65 Vdd | | V <sub>DD</sub> | ٧ | | | Vінз | Kı, So, Sı | Kı, So, Sı | | 0.65 Vdd | | V <sub>DD</sub> | ٧ | | Low-level input voltage | VIL1 | RESET | | | 0 | | 0.2 V <sub>DD</sub> | ٧ | | | V <sub>IL2</sub> | K <sub>I/O</sub> | | | 0 | | 0.3 V <sub>DD</sub> | V | | | VIL3 | Kı, So, Sı | | | 0 | | 0.15 V <sub>DD</sub> | V | | High-level input | I <sub>LH1</sub> | Kı | | | | | 3 | $\mu$ A | | leakage current | | Vı = Vod, pull | l-down | resistor not incorporated | | | | | | | I <sub>LH2</sub> | So, S1 | | | | | 3 | μΑ | | | | | | resistor not incorporated | | | _ | | | Low-level input leakage | lu <sub>L1</sub> | Kı Vı = 1 | | | | | -3 | μΑ | | current | luL2 | K <sub>1</sub> /o V <sub>1</sub> = 1 | | | | | -3 | μΑ | | | Тицз | So, S1 VI = 1 | | | | | -3 | μΑ | | High-level output voltage | V <sub>OH1</sub> | REM, LED, M | (1/0 | lон = −0.3 mA | 0.8 V <sub>DD</sub> | | | V | | Low-level output voltage | V <sub>OL1</sub> | REM, LED | | loL = 0.3 mA | | | 0.3 | V | | | V <sub>OL2</sub> | K <sub>I/O</sub> | | loL = 15 μA | | | 0.4 | V | | High-level output current | Іон1 | REM | | $V_{DD} = 3.0 \text{ V}, V_{OH} = 1.0 \text{ V}$ | <b>-</b> 5 | -9 | | mA | | | Іон2 | K <sub>I/O</sub> | | $V_{DD} = 3.0 \text{ V}, V_{OH} = 2.2 \text{ V}$ | -2.5 | -5 | | mA | | Low-level output current | lol1 | K <sub>I/O</sub> | | $V_{DD} = 3.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 30 | 70 | | μA | | | | | | $V_{DD} = 3.0 \text{ V}, V_{OL} = 2.2 \text{ V}$ | 100 | 220 | | μΑ | | Built-in pull-up resistor | R <sub>1</sub> | RESET | | | 25 | 50 | 100 | kΩ | | Built-in pull-down resistor | R <sub>2</sub> | RESET | | | 2.5 | 5 | 15 | kΩ | | | Rз | Kı, So, Sı | | | 75 | 150 | 300 | kΩ | | | R <sub>4</sub> | K <sub>I/O</sub> | | | 130 | 250 | 500 | kΩ | | Data hold power supply voltage | VDDOR | In STOP mod | de | | 1.2 | | 3.6 | V | | Supply current <sup>Note</sup> | I <sub>DD1</sub> | Operating | fosc : | = 1.0 MHz, $V_{DD}$ = 3 $V \pm 10$ % | | 0.6 | 1.2 | mA | | | | mode | fosc : | = 455 kHz, $V_{DD}$ = 3 V $\pm$ 10 % | | 0.5 | 1.0 | mA | | | I <sub>DD2</sub> | HALT mode | fosc : | = 1.0 MHz, $V_{DD}$ = 3 $V \pm 10$ % | | 0.5 | 1.0 | mΑ | | | | | fosc : | = 455 kHz, $V_{DD}$ = 3 $V \pm 10$ % | | 0.4 | 0.8 | mΑ | | | IDD3 | STOP mode | V <sub>DD</sub> = | = 3 V ± 10 % | | 1.0 | 8.0 | μΑ | | | | | V <sub>DD</sub> = | = 3 V ± 10 %, T <sub>A</sub> = 25 °C | | 1.0 | 2.0 | μΑ | Note The POC circuit current and the current flowing in the built-in pull-up resistor are not included. #### AC Characteristics ( $T_A = -20 \text{ to } +70^{\circ}\text{C}$ , $V_{DD} = 2.2 \text{ to } 3.6 \text{ V}$ ) | Parameter | Symbol | Test Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------------|--------|-----------------------------|-----------|--------|------|------|------| | Instruction execution time | tcy | | | | | 27 | μs | | | | Note 1 | | 7.9 | | 27 | μs | | K <sub>1</sub> , S <sub>0</sub> , S <sub>1</sub> high-level width | tн | | | 10 | | | μs | | | | When canceling standby mode | HALT mode | 10 | | | μs | | | | | STOP mode | Note 2 | | | μs | | RESET low-level width | trsL | | | 10 | | | μs | Notes 1. When using at fosc = 500 kHz or higher, it is necessary to design the application circuit so that the RESET pin goes low when the supply voltage is less than 2.2 V. 2. 10 + 260/fosc Remark toy = 8/fosc (fosc: System clock oscillator frequency) #### POC Circuit<sup>Note 1</sup> ( $T_A = -20 \text{ to } +70^{\circ}\text{C}$ ) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|-----------------|------|------|------|------| | POC-detected voltageNote 2 | VPOC | | 1.8 | 2.0 | 2.2 | V | | POC circuit current | Ірос | | | 1.2 | 1.5 | μΑ | Notes 1. Operates effectively under the conditions of VDD = 2.2 to 3.6 V and fosc = 300 to 500 kHz. 2. Refers to the voltage with which the POC circuit cancels an internal reset. If VPOC < VDD, the internal reset is canceled. From the time of $V_{POC} \ge V_{DD}$ until the internal reset takes effect, lag of up to 1 ms occurs. When the period of $V_{POC} \ge V_{DD}$ lasts less than 1 ms, the internal reset may not take effect. #### System Clock Oscillation Circuit Characteristics (TA = -20 to +70°C, VDD = 2.2 to 3.6 V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|--------|-----------------|------|------|------|------| | Oscillator frequency | fosc | | 300 | 455 | 500 | kHz | | | | Note | 300 | 455 | 1000 | kHz | Note When using at fosc = 500 kHz or higher, it is necessary to design the application circuit so that the RESET pin goes low when the supply voltage is less than 2.2 V. #### Recommended Oscillation Circuit Constant ( $T_A = -20 \text{ to } +70^{\circ}\text{C}$ , $V_{DD} = 2.2 \text{ to } 3.6 \text{ V}$ ) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|-----------------|------|------|------|------| | Capacity of oscillation capacitor | С | | 22 | 27 | 33 | pF | | Oscillation resistance | R | | | 47 | | kΩ | #### An external circuit example #### **PROM Programming Mode** #### DC Programming Characteristics (T<sub>A</sub> = $25^{\circ}$ C, V<sub>DD</sub> = $6.0\pm0.25$ V, V<sub>PP</sub> = $10.0\pm0.3$ V) | Parameter | Symbol | Test Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------|------------------|----------------------|---------------------|------|---------------------|------| | High-level input voltage | V <sub>IH1</sub> | Other than CLK | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH2</sub> | CLK | Vpp-0.5 | | V <sub>DD</sub> | V | | Low-level input voltage | VIL1 | Other than CLK | 0 | | 0.3 V <sub>DD</sub> | ٧ | | | V <sub>IL2</sub> | CLK | 0 | | 0.4 | V | | Input leakage current | lu | VIN = VIL OF VIH | | | 10 | μΑ | | High-level output voltage | Vон | lон = −1 mA | Vpp-1.0 | | | ٧ | | Low-level output voltage | Vol | loL = 1.6 mA | | | 0.4 | ٧ | | V <sub>DD</sub> supply current | loo | | | | 30 | mA | | VPP supply current | IPP | MD0 = VIL, MD1 = VIH | | | 30 | mA | Cautions 1. Keep VPP to within +11 V including overshoot. 2. Apply $V_{\text{DD}}$ before $V_{\text{PP}}$ and turns it off after $V_{\text{PP}}.$ #### AC Programming Characteristics (T<sub>A</sub> = 25°C, V<sub>DD</sub> = $6.0\pm0.25$ V, V<sub>PP</sub> = $10.0\pm0.3$ V) | Parameter | Symbol | Note1 | Test Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------|------------------|--------------|-----------------------------|-------|------|------|------| | Address setup time <sup>Note 2</sup> (vs. MD₀↓) | tas | tas | | 2 | | | μs | | MD₁ setup time (vs. MD₀↓) | t <sub>M1S</sub> | toes | | 2 | | | μs | | Data setup time (vs. MD₀↓) | tos | tos | | 2 | | | μs | | Address hold time <sup>Note 2</sup> (vs. MDo↑) | tан | <b>t</b> ah | | 2 | | | μs | | Data hold time (vs. MD₀↑) | tон | tон | | 2 | | | μs | | MD₀↑→ data output float delay time | <b>t</b> DF | <b>t</b> DF | | 0 | | 130 | ns | | V <sub>PP</sub> setup time (vs. MD₃↑) | tvps | tvps | | 2 | | | μs | | V <sub>DD</sub> setup time (vs. MD₃↑) | tvos | tvcs | | 2 | | | μs | | Initial program pulse width | <b>t</b> pw | tpw | | 0.95 | 1.0 | 1.05 | ms | | Additional program pulse width | topw | topw | | 0.95 | | 21.0 | ms | | MD₀ setup time (vs. MD₁↑) | tмоs | tces | | 2 | | | μs | | MD₀↓→ data output delay time | tov | tov | MD0 = MD1 = VIL | | | 1 | μs | | MD₁ hold time (vs. MD₀↑) | <b>t</b> м1н | <b>t</b> oeh | tм1н+tм1r ≥ 50 <i>μ</i> s | 2 | | | μs | | MD₁ recovery time (vs. MD₀↓) | t <sub>M1R</sub> | tor | | 2 | | | μs | | Program counter reset time | tpcr | _ | | 10 | | | μs | | CLK input high-, low-level width | txH, txL | _ | | 0.125 | | | μs | | CLK input frequency | fx | - | | | | 8 | MHz | | Initial mode set time | tı | _ | | 2 | | | μs | | MD₃ setup time (vs. MD₁↑) | tмзs | _ | | 2 | | | μs | | MD₃ hold time (vs. MD₁↓) | tмзн | _ | | 2 | | | μs | | MD₃ setup time (vs. MD₀↓) | tмзsr | _ | When program memory is read | 2 | | | μs | | Address $^{Note\ 2} ightarrow$ data output delay time | toad | tacc | When program memory is read | | | 2 | μs | | $Address^{Note\; 2} \to data\; output\; hold\; time$ | thad | tон | When program memory is read | 0 | | 130 | ns | | MD₃ hold time (vs. MD₀↑) | tмзнг | - | When program memory is read | 2 | | | μs | | MD₃↓→ data output float delay time | tofr | _ | When program memory is read | | | 2 | μs | | Reset setup time | tres | - | | 10 | | | μs | | Oscillation stabilization wait timeNote 3 | twait | - | | 2 | | | ms | **Notes 1.** Equivalent symbol of the corresponding $\mu$ PD27C256A (The $\mu$ PD27C256A is a maintenance product.) - 2. The internal address signal is incremented at the falling edge of the third clock of CLK. - 3. Connect a resistor (R = 47 k $\Omega$ ) and a capacitor (C = 27 pF) between the OSC<sub>IN</sub> and OSC<sub>OUT</sub> pins. #### **Program Memory Write Timing** #### **Program Memory Read Timing** #### 5. CHARACTERISTIC CURVE (REFERENCE VALUES) #### 6. APPLIED CIRCUIT EXAMPLE #### **Example of Application to System** · Remote-control transmitter (40 keys; mode selection switch accommodated) · Remote-control transmitter (48 keys accommodated) **Remark** When the POC circuit is used effectively, it is not necessary to connect the capacitor enclosed in the dotted lines. #### 7. PACKAGE DRAWINGS #### (1) $\mu$ PD66P04GS # 20 PIN PLASTIC SOP (300 mil) detail of lead end #### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|------------------------|---------------------------| | A | 13.00 MAX. | 0.512 MAX. | | В | 0.78 MAX. | 0.031 MAX. | | С | 1.27 (T.P.) | 0.050 (T.P.) | | D | $0.40^{+0.10}_{-0.05}$ | $0.016^{+0.004}_{-0.003}$ | | E | 0.1±0.1 | 0.004±0.004 | | F | 1.8 MAX. | 0.071 MAX. | | G | 1.55 | 0.061 | | Н | 7.7±0.3 | 0.303±0.012 | | I | 5.6 | 0.220 | | J | 1.1 | 0.043 | | K | $0.20^{+0.10}_{-0.05}$ | $0.008^{+0.004}_{-0.002}$ | | L | 0.6±0.2 | $0.024^{+0.008}_{-0.009}$ | | М | 0.12 | 0.005 | | N | 0.10 | 0.004 | | Р | 3°+7° | 3°+7° | P20GM-50-300B, C-4 #### (2) $\mu$ PD66P04GS-GJG # 20 PIN PLASTIC SHRINK SOP (300 mil) #### NOTE Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|----------------------------------------|-------------------| | А | 7.00 MAX. | 0.276 MAX. | | В | 0.575 MAX. | 0.023 MAX. | | С | 0.65 (T.P.) | 0.026 (T.P.) | | D | 0.30±0.10 | 0.012+0.004 | | E | 0.125±0.075 | $0.005 \pm 0.003$ | | F | 2.0 MAX. | 0.079 MAX. | | G | 1.7 | 0.067 | | Н | 8.1±0.3 | 0.319±0.012 | | 1 | 6.1±0.2 | 0.240±0.008 | | J | 1.0±0.2 | 0.039+0.009 | | K | 0.15 <sup>+0.10</sup> <sub>-0.05</sub> | 0.006+0.004 | | L | 0.5±0.2 | 0.020+0.008 | | М | 0.12 | 0.005 | | N | 0.10 | 0.004 | #### 8. RECOMMENDED SOLDERING CONDITIONS Carry out the soldered packaging of this product under the following recommended conditions. For details of the soldering conditions, refer to information material **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than the recommended conditions, please consult one of our NEC sales representatives. Table 8-1. Soldering Conditions for Surface-Mount Type $\mu$ PD66P04GS : 20-pin plastic SOP (300 mil) $\mu$ PD66P04-GJG: 20-pin plastic shrink SOP (300 mil) | Soldering Method | Soldering Condition | Recommended<br>Condition Symbol | |------------------|-------------------------------------------------------------------------------------|---------------------------------| | Partial heating | Pin temperature: 300 °C or less; time: 3 secs or less (for each side of the device) | _ | #### APPENDIX A. DEVELOPMENT TOOLS This product uses no hardware in-circuit emulator, etc. Instead, the software simulator is used from designing to development and evaluation. As a writing tools for the $\mu$ PD66P04, a PROM programmer and program adapter are provided. #### Hardware • PROM programmer (AF-9704Note, AF-9705Note, AF-9706Note) This PROM programmer supports the $\mu$ PD66P04. By connecting a program adapter to this PROM programmer, the $\mu$ PD66P04 can be programmed. Note These are products of Ando Electric. For details, consult Ando Electric (03-3733-1163). • Program adapter (PA-61F34) It is used to program the $\mu$ PD66P04 in combination with AF-9704, AF-9705, or AF-9706. #### Software - Software simulator (SM6133) - · Refers to the software development tool of the remote-control transmitter. - · An assembler (AS6133) is added. #### Caution The assembler alone cannot be purchased. #### List of SM6133 Ordering Codes | Host Machine | 0 | s | Supply Medium | Ordering Code | |---------------------------------------|---------|----------|---------------|---------------| | PC-9800 series<br>(CPU: 80386 and up) | MS-DOS™ | Windows™ | 3.5-inch 2HD | μSAA13SM6133 | | IBM PC/AT™ and compatible | PC DOS™ | | 3.5-inch 2HC | μSBB13SM6133 | Remark The matching OS versions are as follows. | os | Version | | | |---------|------------------------|--|--| | MS-DOS | Ver. 3.30 to Ver. 5.00 | | | | PC DOS | Ver. 3.1 to Ver. 5.0 | | | | Windows | Ver. 3.0 to Ver. 3.1 | | | - CPU: 80386 and up (80486DX2 at 66 MHz or higher recommended); Windows environment (PC-9800 series; IBM PC/AT) - Simulation run time: About 500 times of the actual device (when using CPU of 80486 at 16 MHz) - Key matrix (KEY MAT) function: Capable of applications ranging from single pressing to continuous/multiple pressing, etc. (automatic patch) - : Direct input possible (serial communications mode available) - Remote-control waveform data translation function: Translates data values to numeric values "0" and "1". - <Example> In the case of the NEC format: Header + customer code + data code + STOP bit + frame space $(P + 5A6C + 18E7 + H500\mu + L2000\mu)$ - · WAVE function: Edits and displays the I/O waveform and the key press waveform. - MEMORY function: Displays all the memory values in real time. - · LISTING function: Capable of Run, Break, Continuous Exec/Step Exec operations. - Editing function: Can correct and change the program on the simulator. - TRIGGER function: Break conditions - TRACE function: Can trace the program counter, the memory, and the register and measure their times. # APPENDIX B. EXAMPLE OF REMOTE-CONTROL TRANSMISSION FORMAT (in the case of NEC transmission format in command one-shot transmission mode) Caution When using the NEC transmission format, please apply for a custom code at NEC. #### (1) REM output waveform (From <2> on, the output is made only when the key is kept pressed.) **Remark** If the key is repeatedly pressed, the power consumption of the infrared light-emitting diode (LED) can be reduced by sending the reader code and the stop bit from the second time. #### (2) Enlarged waveform of <1> #### (3) Enlarged waveform of <3> #### (4) Enlarged waveform of <2> #### (5) Carrier waveform (Enlarged waveform of each code's high period) #### (6) Bit array of each code Caution To prevent malfunction with other systems when receiving data in the NEC transmission format, not only fully decode (make sure to check Data Code as well) the total 32 bits of the 16-bit custom codes (Custom Code, Custom Code') and the 16-bit data codes (Data Code, Data Code) but also check to make sure that no signals are present. #### NOTES FOR CMOS DEVICES - # (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. ### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. # **③ STATUS BEFORE INITIALIZATION OF MOS DEVICES** Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.