## 53/63S281/A

# Advanced Micro Devices

### High Performance 256x8 PROM TiW PROM Family

#### FEATURES/BENEFITS

- · 28-ns maximum access time
- Reliable titanium-tungsten fuses (TiW) guarantee greater than 98% programming yields
- · Low-voltage generic programming
- · PNP inputs for low input current
- Three-state outputs

#### **APPLICATIONS**

- · Microprogram control store
- Microprocessor program store
- Look-up table
- Character generator
- Code converter
- Programmable Logic Element (PLE™) with 8 Inputs, 8 Outputs, and 256 product terms

#### **GENERAL DESCRIPTION**

The 53/63S281/A are 256x8 bipolar PROMs featuring low input current PNP inputs, full Schottky clamping, and three-state outputs. The titanium-tungsten fuses store a logical low and are programmed to the high state. Special on-chip circuitry and extra fuses provide preprogramming testing which assures high programming yields and high reliability.

The 63 series is specified for operation over the commercial temperature and voltage range. The 53 series is specified for the military ranges.

#### **PROGRAMMING**

The 53/63S281/A PROMs are programmed with the same programming algorithm as all other Advanced

Micro Devices generic TiW PROMs. For details contact the factory.

#### **SELECTION GUIDE**

| Memory |              |        | Package    |                                                 |             | Part Number  |                 |  |
|--------|--------------|--------|------------|-------------------------------------------------|-------------|--------------|-----------------|--|
| Size   | Organization | Output | Pins       | Туре                                            | Performance | 0°C to +75°C | -55°C to +125°C |  |
| 32K    | 4096x8       | TS     | 24<br>(28) | CD 024<br>PD 024<br>CFM 024<br>PL 028<br>CL 028 | Standard    | 63S3281      | 53S3281         |  |
|        |              |        |            |                                                 | Enhanced    | 63S3281A     | 53S3281A        |  |
|        |              |        |            |                                                 | Super Speed | _            | 53S3281B        |  |

PLE™ is a trademark of Advanced Micro Devices.

Publication # Rev. Amendment
11208 A /0
Issue Date: October 1988

# **BLOCK DIAGRAM DIP Pinout**



1313 03

#### **PIN CONFIGURATIONS**



Note: LCC pinout identical to PLCC.

53/63S281/A

#### **ABSOLUTE MAXIMUM RATINGS**

|                          |                  | Programming |
|--------------------------|------------------|-------------|
| Supply voltage Vcc       | 0.5 V to 7 V     | 12 V        |
|                          | 1.5 V to 7 V     |             |
| Input current            | 30 mA to +5 mA   |             |
| Off-state output voltage | je0.5 V to 5.5 V | 12 V        |
| Storage temperature.     | 65°C to +150°C   |             |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect reliability. Absolute Maximum Ratings are for system design reference; parameters given are not tested.

#### **Operating Conditions**

|                 |                        | Military† |      |      | Commercial |      |      | 11-14      |
|-----------------|------------------------|-----------|------|------|------------|------|------|------------|
| Symbol          | Parameter              | Min.      | Nom. | Max. | Min.       | Nom. | Max. | Unit       |
| V <sub>cc</sub> | Supply voltage         | 4.5       | 5    | 5.5  | 4.75       | 5    | 5.25 | V          |
| T <sub>A</sub>  | Operating temperature* | -55       |      | 125  | 0          |      | 75   | <b>°</b> C |

<sup>\*</sup> This is defined as the instant-on case temperature.

**DC Electrical Characteristics** Over Operating Conditions. For APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted.

| Symbol           | Parameter                     | Test Conditions                                               |                                      | Min.                      | Typ.†   | Max   | Unit |             |     |
|------------------|-------------------------------|---------------------------------------------------------------|--------------------------------------|---------------------------|---------|-------|------|-------------|-----|
| V <sub>IL</sub>  | Low-level input voltage**     |                                                               |                                      |                           |         |       |      | 0.8         | ٧   |
| V <sub>IH</sub>  | High-level input voltage**    |                                                               |                                      |                           |         | 2     |      |             | ٧   |
| V <sub>IC</sub>  | Input clamp voltage           | V <sub>cc</sub> = MIN                                         |                                      |                           |         | -1.5  | ٧    |             |     |
| I <sub>IL</sub>  | Low-level input current       | V <sub>cc</sub> = MAX V <sub>t</sub> = 0.4 V                  |                                      |                           |         | -0.25 | mA   |             |     |
| I <sub>IH</sub>  | High-level input current      | V <sub>cc</sub> = MAX                                         | V <sub>I</sub> = V <sub>CC</sub> MAX |                           |         |       | 40   | μΑ          |     |
|                  |                               |                                                               | Com                                  |                           | Com     |       |      | 0.45        | v   |
| V <sub>ol</sub>  | Low-level output voltage      | V <sub>cc</sub> = MIN                                         | IN I <sub>OL</sub> = 16 mA           | Mil                       |         |       | 0.5  | Ľ           |     |
|                  |                               |                                                               | Com                                  | I <sub>OH</sub> = −3.2 mA |         |       |      |             |     |
| V <sub>oн</sub>  | High-level output voltage     | V <sub>cc</sub> = MIN                                         | Mil                                  | I <sub>oh</sub>           | = −2 mA | 2.4   |      |             | \ \ |
| l <sub>ozL</sub> |                               |                                                               | V <sub>o</sub> = 0.4 V               |                           |         |       |      | <b>-4</b> 0 |     |
| l <sub>ozh</sub> | Off-state output current      | V <sub>CC</sub> = MAX                                         | V <sub>o</sub> = 2.4 V               |                           |         |       |      | 40          | μΑ  |
| l <sub>os</sub>  | Output short-circuit current* | V <sub>oc</sub> = 5 V V <sub>o</sub> = 0 V                    |                                      |                           | 20      |       | -90  | mA          |     |
| Icc              | Supply current                | V <sub>cc</sub> = MAX. All inputs grounded. All outputs open. |                                      |                           |         |       | 90   | 140         | mA  |

Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.

53/63S281/A 5-213

<sup>†</sup> Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.

<sup>\*\*</sup> V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

**Switching Characteristics** Over Operating Conditions (See standard test load). For APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted.<sup>††</sup>

| Operating<br>Conditions | Device Type | t <sub>AA</sub> (I<br>Address Ac | ns)<br>cess Time | t <sub>ea</sub> ANI<br>Enable Ad<br>Recove | Unit |      |
|-------------------------|-------------|----------------------------------|------------------|--------------------------------------------|------|------|
|                         |             | Typ.†                            | Max.             | Тур.†                                      | Max. |      |
|                         | 63S281A     | 21                               | 28               | 18                                         | 25   | - ns |
| Commercial              | 63S281      | 21                               | 45               | 18                                         | 25   |      |
|                         | 53S281A     | 21                               | 40               | 18                                         | 30   |      |
| Military                | 53\$281     | 21                               | 50               | 18                                         | 30   |      |

<sup>†</sup> Typicals at 5.0 V  $V_{\rm cc}$  and 25°C  $T_{\rm A}$ .

<sup>††</sup> Subgroups 7 and 8 apply to Functional tests.



Figure 3. Switching Test Load



Figure 4. Definition of Timing Diagram



NOTES: 1. INPUT PULSE AMPLITUDE 0 V TO 3.0 V.

- 2. INPUT RISE AND FALL TIMES 2-5 ns FROM 0.8 V TO 2.0 V.
- 3. INPUT ACCESS MEASURED AT THE 1.5 V LEVEL.
- 4.  $t_{AA}$  is tested with switch s  $_1$  closed.  $C_L = 30 \, \mathrm{pF}$  and measured at 1.5 V output level.
- 5 1EA IS MEASURED AT THE 1.5 V OUTPUT LEVEL WITH C<sub>L</sub> = 30 pF. S<sub>1</sub> IS OPEN FOR HIGH IMPEDANCE TO \*1\* TEST, AND CLOSED FOR HIGH IMPEDANCE TO \*0" TEST.

 $t_{\rm ER}$  is tested with C  $_{\rm L}$  = 5 pf. S, is open for "1" to high impedance test, measured at  $v_{\rm OH}$  – 0.5 v output level; S 1 is closed for "0" to high impedance test, measured at  $v_{\rm OL}$  + 0.5 v output level.

1313 08

Figure 5. Definition of Waveforms