# •\*\* Y U N D A I

#### Overview

The Direct Rambus<sup>TM</sup> RIMM<sup>TM</sup> module is a general purpose high-performance memory subsystem suitable for use in a broad range of applications including computer memory, personal computers, workstations, and other applications where high bandwidth and low latency are required.

The 64 MB Direct Rambus RIMM module consists of eight 64M Direct Rambus DRAM (Direct RDRAM<sup>™</sup>) devices. These are extremely high-speed CMOS DRAMs organized as 4M words by 16 or 18 bits. The use of Rambus Signaling Level (RSL) technology permits 600MHz or 800MHz transfer rates while using conventional system and board design technologies. Direct RDRAM devices are capable of sustained data transfers at 1.25 ns per two bytes (10ns per sixteen bytes).

The architecture of the Direct RDRAM allows the highest sustained bandwidth for multiple, simultaneous randomly addressed memory transactions. The separate control and data buses with independent row and column control yield over 95% bus efficiency. The Direct RDRAM's sixteen banks support up to four simultaneous transactions.

#### Features

184-pin 1mm pin spacing
Card Size: 133.35mm x 31.75mm x 1.27mm
(5.25" x 1.25" x 0.050")
64 MB Direct RDRAM storage
Each RDRAM has 16 banks, for 128 banks total on module
Gold plated contacts
RDRAMs use Chip Scale Package (CSP)
Serial Presence Detect support
Operates from a 2.5 volt supply (±5%)
Low power and powerdown self refresh modes
Separate Row and Column buses for higher efficiency

#### **Key Timing Parameters/Part Numbers**

The following table lists the frequency and latency bins available from RIMM modules. An optional -LP designator is used to indicate low power modules.

| Organization | I/O Freq.<br>MHz | t <sub>rac</sub> (Row Access<br>Time) ns | Part<br>Number |
|--------------|------------------|------------------------------------------|----------------|
| 32M x 16     | 600              | 53                                       | HYMR1632-653   |
| 32M x 16     | 800              | 45                                       | HYMR1632-845   |
| 32M x 16     | 800              | 40                                       | HYMR1632-840   |
| 32M x 18     | 600              | 53                                       | HYMR1832-653   |
| 32M x 18     | 800              | 45                                       | HYMR1832-845   |
| 32M x 18     | 800              | 40                                       | HYMR1832-840   |

### **Form Factor**

The Direct Rambus RIMM modules are offered in a 184-pin 1mm pin pitch form factor suitable for desktop and other system applications.

### **Pinouts and Pin Names**

| Pin | Pin Name | Pin | Pin Name |
|-----|----------|-----|----------|
| A1  | Gnd      | B1  | Gnd      |
| A2  | LDQA8    | B2  | LDQA7    |
| A3  | Gnd      | B3  | Gnd      |
| A4  | LDQA6    | B4  | LDQA5    |
| A5  | Gnd      | B5  | Gnd      |
| A6  | LDQA4    | B6  | LDQA3    |
| A7  | Gnd      | B7  | Gnd      |
| A8  | LDQA2    | B8  | LDQA1    |
| A9  | Gnd      | B9  | Gnd      |
| A10 | LDQA0    | B10 | LCFM     |
| A11 | Gnd      | B11 | Gnd      |
| A12 | LCTMN    | B12 | LCFMN    |
| A13 | Gnd      | B13 | Gnd      |
| A14 | LCTM     | B14 | NC       |
| A15 | Gnd      | B15 | Gnd      |
| A16 | NC       | B16 | LROW2    |
| A17 | Gnd      | B17 | Gnd      |
| A18 | LROW1    | B18 | LROW0    |
| A19 | Gnd      | B19 | Gnd      |
| A20 | LCOL4    | B20 | LCOL3    |
| A21 | Gnd      | B21 | Gnd      |
| A22 | LCOL2    | B22 | LCOL1    |
| A23 | Gnd      | B23 | Gnd      |
| A24 | LCOL0    | B24 | LDQB0    |
| A25 | Gnd      | B25 | Gnd      |
| A26 | LDQB1    | B26 | LDQB2    |
| A27 | Gnd      | B27 | Gnd      |
| A28 | LDQB3    | B28 | LDQB4    |
| A29 | Gnd      | B29 | Gnd      |
| A30 | LDQB5    | B30 | LDQB6    |
| A31 | Gnd      | B31 | Gnd      |
| A32 | LDQB7    | B32 | LDQB8    |
| A33 | Gnd      | B33 | Gnd      |
| A34 | LSCK     | B34 | LCMD     |
| A35 | Vcmos    | B35 | Vcmos    |
| A36 | SOUT     | B36 | SIN      |
| A37 | Vcmos    | B37 | Vcmos    |
| A38 | NC       | B38 | NC       |
| A39 | Gnd      | B39 | Gnd      |
| A40 | NC       | B40 | NC       |
| A41 | Vdd      | B41 | Vdd      |
| A42 | Vdd      | B42 | Vdd      |
| A43 | NC       | B43 | NC       |
| A44 | NC       | B44 | NC       |
| A45 | NC       | B45 | NC       |
| A46 | NC       | B46 | NC       |

| Pin | Pin Name | Pin | Pin Name |
|-----|----------|-----|----------|
| A47 | NC       | B47 | NC       |
| A48 | NC       | B48 | NC       |
| A49 | NC       | B49 | NC       |
| A50 | NC       | B50 | NC       |
| A51 | Vref     | B51 | Vref     |
| A52 | Gnd      | B52 | Gnd      |
| A53 | SCL      | B53 | SA0      |
| A54 | Vdd      | B54 | Vdd      |
| A55 | SDA      | B55 | SA1      |
| A56 | SVdd     | B56 | SVdd     |
| A57 | SWP      | B57 | SA2      |
| A58 | Vdd      | B58 | Vdd      |
| A59 | RSCK     | B59 | RCMD     |
| A60 | Gnd      | B60 | Gnd      |
| A61 | RDQB7    | B61 | RDQB8    |
| A62 | Gnd      | B62 | Gnd      |
| A63 | RDQB5    | B63 | RDQB6    |
| A64 | Gnd      | B64 | Gnd      |
| A65 | RDQB3    | B65 | RDQB4    |
| A66 | Gnd      | B66 | Gnd      |
| A67 | RDQB1    | B67 | RDQB2    |
| A68 | Gnd      | B68 | Gnd      |
| A69 | RCOL0    | B69 | RDQB0    |
| A70 | Gnd      | B70 | Gnd      |
| A71 | RCOL2    | B71 | RCOL1    |
| A72 | Gnd      | B72 | Gnd      |
| A73 | RCOL4    | B73 | RCOL3    |
| A74 | Gnd      | B74 | Gnd      |
| A75 | RROW1    | B75 | RROW0    |
| A76 | Gnd      | B76 | Gnd      |
| A77 | NC       | B77 | RROW2    |
| A78 | Gnd      | B78 | Gnd      |
| A79 | RCTM     | B79 | NC       |
| A80 | Gnd      | B80 | Gnd      |
| A81 | RCTMN    | B81 | RCFMN    |
| A82 | Gnd      | B82 | Gnd      |
| A83 | RDQA0    | B83 | RCFM     |
| A84 | Gnd      | B84 | Gnd      |
| A85 | RDQA2    | B85 | RDQA1    |
| A86 | Gnd      | B86 | Gnd      |
| A87 | RDQA4    | B87 | RDQA3    |
| A88 | Gnd      | B88 | Gnd      |
| A89 | RDQA6    | B89 | RDQA5    |
| A90 | Gnd      | B90 | Gnd      |
| A91 | RDQA8    | B91 | RDQA7    |
| A92 | Gnd      | B92 | Gnd      |

# **Pin Definition**

| Signal         | Pins                                                                                                                                                                                                                                                                                                                                                                                    | I/O | Туре              | Description                                                                                                                                   |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Gnd            | A1, A3, A5, A7, A9, A11, A13, A15,<br>A17, A19, A21, A23, A25, A27, A29,<br>A31, A33, A39, A52, A60, A62, A64,<br>A66, A68, A70, A72, A74, A76, A78,<br>A80, A82, A84, A86, A88, A90, A92,<br>B1, B3, B5, B7, B9, B11, B13, B15,<br>B17, B19, B21, B23, B25, B27, B29,<br>B31, B33, B39, B52, B60, B62, B64,<br>B66, B68, B70, B72, B74, B76, B78,<br>B80, B82, B84, B86, B88, B90, B92 |     |                   | Ground reference for RDRAM core and interface. 72 pins.                                                                                       |
| LCFM           | B10                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | RSL               | Clock from master. Interface clock used for receiving<br>RSL signals from the Channel. Positive polarity.                                     |
| LCFMN          | B12                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | RSL               | Clock from master. Interface clock used for receiving RSL signals from the Channel. Negative polarity.                                        |
| LCMD           | B34                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | V <sub>CMOS</sub> | Serial Command Pin. Pin used to read from and write to the control registers. Also used for power management.                                 |
| LCOL4<br>LCOL0 | A20, B20, A22, B22, A24                                                                                                                                                                                                                                                                                                                                                                 | Ι   | RSL               | Column bus. 5-pin bus containing control and address information for column accesses.                                                         |
| LCTM           | A14                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | RSL               | Clock to master. Interface clock used for transmitting<br>RSL signals to the Channel. Positive polarity.                                      |
| LCTMN          | A12                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | RSL               | Clock to master. Interface clock used for transmitting RSL signals to the Channel. Negative polarity.                                         |
| LDQA8<br>LDQA0 | A2, B2, A4, B4, A6, B6, A8, B8, A10                                                                                                                                                                                                                                                                                                                                                     | I/O | RSL               | Data bus A. A 9-pin bus carrying a byte of read or write<br>data between the Channel and the RDRAM. LDQA8 is<br>non-functional on x16 devices |
| LDQB8<br>LDQB0 | B32, A32, B30, A30, B28, A28, B26, A26, B24                                                                                                                                                                                                                                                                                                                                             | I/O | RSL               | Data bus B. A 9-bit bus carrying a byte of read or write data between the Channel and the RDRAM. LDQB8 is non-functional on x16 devices.      |
| LROW2<br>LROW0 | B16, A18, B18                                                                                                                                                                                                                                                                                                                                                                           | I   | RSL               | Row bus. 3-pin bus containing control and address infor-<br>mation for row accesses.                                                          |
| LSCK           | A34                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | V <sub>CMOS</sub> | Clock input. Pin used to read from and write to the con-<br>trol registers.                                                                   |
| NC             | A16, B14, A38, B38, A40, B40, A43,<br>B43, A44, B44, A45, B45, A46, B46,<br>A47, B47, A48, B48, A49, B49, A50,<br>B50, A77, B79                                                                                                                                                                                                                                                         |     |                   | These pins are not connected. These 24 pins are all reserved for future use.                                                                  |
| RCFM           | B83                                                                                                                                                                                                                                                                                                                                                                                     | I   | RSL               | Clock from master. Interface clock used for receiving RSL signals from the Channel. Positive polarity.                                        |
| RCFMN          | B81                                                                                                                                                                                                                                                                                                                                                                                     | Ι   | RSL               | Clock from master. Interface clock used for receiving RSL signals from the Channel. Negative polarity.                                        |



| Signal            | Pins                                           | I/O | Туре              | Description                                                                                                                              |
|-------------------|------------------------------------------------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| RCMD              | B59                                            | I   | V <sub>CMOS</sub> | Serial Command Input. Pin used to read from and write<br>to the control registers. Also used for power manage-<br>ment.                  |
| RCOL4<br>RCOL0    | A73, B73, A71, B71, A69                        | Ι   | RSL               | Column bus. 5-pin bus containing control and address information for column accesses.                                                    |
| RCTM              | A79                                            | I   | RSL               | Clock to master. Interface clock used for transmitting RSL signals to the Channel. Positive polarity.                                    |
| RCTMN             | A81                                            | I   | RSL               | Clock to master. Interface clock used for transmitting<br>RSL signals to the Channel. Negative polarity.                                 |
| RDQA8<br>RDQA0    | A91, B91, A89, B89, A87, B87, A85,<br>B85, A83 | I/O | RSL               | Data bus A. A 9-pin bus carrying a byte of read or write data between the Channel and the RDRAM. RDQA8 is non-functional on x16 devices. |
| RDQB8<br>RDQB0    | B61, A61, B63, A63, B65, A65, B67,<br>A67, B69 | I/O | RSL               | Data bus B. A 9-bit bus carrying a byte of read or write data between the Channel and the RDRAM. RDQB8 is non-functional on x16 devices. |
| RROW2<br>RROW0    | B77, A75, B75                                  | I   | RSL               | Row bus. 3-pin bus containing control and address infor-<br>mation for row accesses.                                                     |
| RSCK              | A59                                            | Ι   | V <sub>CMOS</sub> | Clock input. Pin used to read from and write to the con-<br>trol registers.                                                              |
| SA0               | B53                                            | Ι   | SV <sub>DD</sub>  | Serial Presence Detect Address 0.                                                                                                        |
| SA1               | B55                                            | Ι   | SV <sub>DD</sub>  | Serial Presence Detect Address 1.                                                                                                        |
| SA2               | B57                                            | I   | SV <sub>DD</sub>  | Serial Presence Detect Address 2.                                                                                                        |
| SCL               | A53                                            | Ι   | SV <sub>DD</sub>  | Serial Presence Detect Clock.                                                                                                            |
| SDA               | A55                                            | I/O | SV <sub>DD</sub>  | Serial Presence Detect Data (Open Collector I/O).                                                                                        |
| SIN               | B36                                            | I/O | V <sub>CMOS</sub> | Serial I/O. Pin for reading from and writing to the control registers. Attaches to SIO0 of the first RDRAM on the module.                |
| SOUT              | A36                                            | I/O | V <sub>CMOS</sub> | Serial I/O. Pin for reading from and writing to the control registers. Attaches to SIO1 of the last RDRAM on the module.                 |
| SV <sub>DD</sub>  | A56, B56                                       |     |                   | SPD Voltage. Used for signals SCL, SDA, SWE, SA0, SA1 and SA2.                                                                           |
| SWP               | A57                                            | I   | SV <sub>DD</sub>  | Serial Presence Detect Write Protect (active high). When low, the SPD can be written as well as read.                                    |
| V <sub>CMOS</sub> | A35, B35, A37, B37                             |     |                   | CMOS I/O Voltage. Used for signals CMD, SCK, SIN, SOUT.                                                                                  |
| Vdd               | A41, A42, A54, A58, B41, B42, B54, B58         |     |                   | Supply voltage for the RDRAM core and interface logic.                                                                                   |
| Vref              | A51, B51                                       |     |                   | Logic threshold reference voltage for RSL signals.                                                                                       |

Preliminary



#### **Functional Diagram**



# Absolute Maximum Ratings

| Symbol              | Parameter                                                  | Min   | Max                   | Unit |
|---------------------|------------------------------------------------------------|-------|-----------------------|------|
| V <sub>I,ABS</sub>  | Voltage applied to any RSL or CMOS pin with respect to Gnd | - 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>DD,ABS</sub> | Voltage on VDD with respect to Gnd                         | - 0.5 | V <sub>DD</sub> + 1.0 | V    |
| T <sub>STORE</sub>  | Storage temperature                                        | - 50  | 100                   | °C   |

## **DC Recommended Electrical Conditions**

| Symbol                | Parameter and Conditions                                                 | Min                     | Max                         | Unit   |
|-----------------------|--------------------------------------------------------------------------|-------------------------|-----------------------------|--------|
| V <sub>DD</sub>       | Supply voltage                                                           | 2.50 - 0.13             | 2.50 + 0.13                 | V      |
| V <sub>CMOS</sub>     | CMOS I/O pin power supply - 2.5V controllers:<br>- for 1.8V controllers: | 2.5 - 0.13<br>1.8 - 0.1 | 2.5 + 0.25<br>1.8 + 0.2     | V<br>V |
| V <sub>REF</sub>      | Reference voltage                                                        | 1.4 - 0.2               | 1.4 + 0.2                   | V      |
| V <sub>IL</sub>       | RSL input low voltage                                                    | V <sub>REF</sub> - 0.5  | V <sub>REF</sub> - 0.2      | V      |
| V <sub>IH</sub>       | RSL input high voltage                                                   | $V_{REF} + 0.2$         | $V_{REF} + 0.5$             | V      |
| V <sub>IL,CMOS</sub>  | CMOS input low voltage                                                   | - 0.3                   | 0.5V <sub>CMOS</sub> - 0.25 | V      |
| V <sub>IH,CMOS</sub>  | CMOS input high voltage                                                  | $0.5V_{CMOS} + 0.25$    | $V_{CMOS} + 0.3$            | V      |
| V <sub>OL,CMOS</sub>  | CMOS output low voltage @ I <sub>OL,CMOS</sub> = 1mA                     |                         | 0.3                         | V      |
| V <sub>OH,CMOS</sub>  | CMOS output high voltage @ I <sub>OH,CMOS</sub> = -0.25mA                | V <sub>CMOS</sub> - 0.3 |                             | V      |
| I <sub>REF</sub>      | V <sub>REF</sub> current @ V <sub>REF,MAX</sub>                          | -80                     | 80                          | μΑ     |
| I <sub>SCK,CMD</sub>  | CMOS input leakage current @ $(0 \le V_{CMOS} \le V_{DD})$               | -80                     | 80                          | μΑ     |
| I <sub>SIN,SOUT</sub> | CMOS input leakage current @ $(0 \le V_{CMOS} \le V_{DD})$               | -10.0                   | 10.0                        | μΑ     |

# **AC Electrical Specifications**

| Symbol                | Parameter and Conditions                                                                               | Min   | Max  | Unit |
|-----------------------|--------------------------------------------------------------------------------------------------------|-------|------|------|
| Z                     | Module Impedance                                                                                       | 25.2  | 30.8 | Ohms |
| T <sub>PD</sub>       | Propagation Delay, all RSL signals                                                                     | -     | 1.5  | ns   |
| $\Delta T_{PD}$       | Propagation delay variation of RSL signals with respect to an average clock delay <sup>a</sup>         | -0.01 | 0.01 | ns   |
| $\Delta T_{PD-CMOS}$  | Propagation delay variation of SCK and CMD signals with respect to an average clock delay <sup>a</sup> | -0.1  | 0.1  | ns   |
| $V_{\alpha}/V_{IN}$   | Attenuation Limit                                                                                      |       | 6.25 | %    |
| $V_{XF}/V_{IN}$       | Forward crosstalk coefficient (300ps input risetime 20%-80%)                                           |       | 0.8  | %    |
| $V_{XB}^{}/V_{IN}^{}$ | Backward crosstalk coefficient (300ps input risetime 20%-80%)                                          |       | 1    | %    |

a. Average clock delay is defined as the average delay from finger to finger of all RSL clock nets (CTM, CTMN, CFM, and CFMN).



# I<sub>DD</sub> - V<sub>DD</sub> Supply Current Profile

| I <sub>DD</sub>  | RIMM module power test conditions                                                                                           | -600<br>Max | -800<br>Max      | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|------------------|------|
| I <sub>DD1</sub> | All RDRAMs in powerdown, self-refresh mode                                                                                  | TBD/        | TBD <sup>a</sup> | mA   |
| I <sub>DD2</sub> | All RDRAMs in NAP mode                                                                                                      | TE          | 3D               | mA   |
| I <sub>DD3</sub> | All RDRAMs in Standby mode, no commands                                                                                     | TBD         | TBD              | mA   |
| I <sub>DD4</sub> | All RDRAMs in Active mode, no commands                                                                                      | TBD         | TBD              | mA   |
| I <sub>DD5</sub> | All RDRAMs running refresh cycles, with $t_{RC} = t_{RC,MIN}$                                                               | TBD         | TBD              | mA   |
| I <sub>DD6</sub> | All RDRAMs running refresh cycles, with $t_{RC} = t_{REF}/\#$ of rows                                                       | TBD         | TBD              | mA   |
| I <sub>DD7</sub> | One RDRAM cycling t <sub>RC</sub> = min, 1 bank, no COL packets, remainder of RDRAMs in Standby                             | TBD         | TBD              | mA   |
| I <sub>DD8</sub> | One RDRAM cycling $t_{RC}$ = min, 1 bank, two dualocts per activate (32-byte transfers), remainder of RDRAMs in Standby     | TBD         | TBD              | mA   |
| I <sub>DD9</sub> | One RDRAM burst read/write, 1 bank open, full bandwidth, COL address changing every dualoct, remainder of RDRAMs in Standby | TBD         | TBD              | mA   |

a. For modules with a -LP designator.

# I<sub>CMOS</sub> - V<sub>CMOS</sub> Supply Current Profile

| I <sub>CMOS</sub>  | RIMM module power test conditions                                           | Max | Unit |
|--------------------|-----------------------------------------------------------------------------|-----|------|
| I <sub>CMOS1</sub> | Current when RDRAMs are in powerdown, self-refresh state                    | TBD | mA   |
| I <sub>CMOS2</sub> | Current when CMOS pins are used for register read/write operations (f=1MHz) | TBD | mA   |
| I <sub>CMOS3</sub> | Current when CMOS pins are used for power management operations (f=100MHz)  | TBD | mA   |

# • X Y U N D A I

#### **Timing Parameters**

The following timing parameters are from the RDRAMs pins, not the RIMM. Please refer to the RDRAM datasheet for detailed timing diagrams.

| Parameter           | Description                                                                                                                                                                                                                                                                                                              | Min<br>-40<br>-800 | Min<br>-45<br>-800 | Min<br>-50<br>-800 | Min<br>-45<br>-600 | Min<br>-53<br>-600 | Max | Units              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-----|--------------------|
| t <sub>RC</sub>     | Row Cycle time of RDRAM banks -the interval between ROWA packets with ACT commands to the same bank.                                                                                                                                                                                                                     | 28                 | 28                 | 34                 | 22                 | 28                 | -   | t <sub>CYCLE</sub> |
| t <sub>RAS</sub>    | RAS-asserted time of RDRAM bank - the interval between ROWA packet with ACT command and next ROWR packet with PRER command to the same bank.                                                                                                                                                                             | 20                 | 20                 | 24                 | 16                 | 20                 | -   | t <sub>CYCLE</sub> |
| t <sub>RP</sub>     | Row Precharge time of RDRAM banks - the interval between ROWR packet with PRER <sup>a</sup> command and next ROWA packet with ACT command to the same bank.                                                                                                                                                              | 8                  | 8                  | 10                 | 6                  | 8                  | -   | t <sub>CYCLE</sub> |
| t <sub>PP</sub>     | Precharge-to-precharge time of RDRAM device - the interval between successive ROWR packets with PRER <sup>a</sup> commands to any banks of the same device.                                                                                                                                                              | 8                  | 8                  | 8                  | 8                  | 8                  | -   | t <sub>CYCLE</sub> |
| t <sub>RR</sub>     | RAS-to-RAS time of RDRAM device - the interval between successive ROWA packets with ACT commands to any banks of the same device.                                                                                                                                                                                        | 8                  | 8                  | 8                  | 8                  | 8                  | -   | t <sub>CYCLE</sub> |
| t <sub>RCD</sub>    | RAS-to-CAS Delay - the interval from ROWA packet with ACT com-<br>mand to COLC packet with RD or WR command). Note - the RAS-to-<br>CAS delay seen by the RDRAM core ( $t_{RCD,CORE}$ ) is equal to $t_{RCD,CORE}$<br>= 1 + $t_{RCD}$ because of differences in the row and column paths through<br>the RDRAM interface. | 7                  | 9                  | 11                 | 5                  | 7                  | -   | <sup>t</sup> CYCLE |
| t <sub>CAC</sub>    | CAS Access delay - the minimum interval from RD command to Q read data.                                                                                                                                                                                                                                                  | 8                  | 8                  | 8                  | 7                  | 8                  | 12  | t <sub>CYCLE</sub> |
| t <sub>CWD</sub>    | CAS Write Delay (interval from WR command to D write data.                                                                                                                                                                                                                                                               | 6                  | 6                  | 6                  | 6                  | 6                  | 6   | t <sub>CYCLE</sub> |
| t <sub>CC</sub>     | CAS-to-CAS time of RDRAM bank - the interval between successive COLC commands).                                                                                                                                                                                                                                          | 4                  | 4                  | 4                  | 4                  | 4                  | -   | t <sub>CYCLE</sub> |
| t <sub>PACKET</sub> | Length of ROWA, ROWR, COLC, COLM or COLX packet.                                                                                                                                                                                                                                                                         | 4                  | 4                  | 4                  | 4                  | 4                  | 4   | t <sub>CYCLE</sub> |
| t <sub>RTR</sub>    | Interval from COLC packet with WR command to COLC packet which causes retire, and to COLM packet with bytemask.                                                                                                                                                                                                          | 8                  | 8                  | 8                  | 8                  | 8                  | -   | t <sub>CYCLE</sub> |
| t <sub>OFFP</sub>   | The interval (offset) from COLC packet with RDA command, or from COLC packet with retire command (after WRA automatic precharge), or from COLX packet with PREX command to the equivalent ROWR packet with PRER.                                                                                                         | 4                  | 4                  | 4                  | 4                  | 4                  | 4   | <sup>t</sup> CYCLE |
| t <sub>RDP</sub>    | Interval from last COLC packet with RD command to ROWR packet with PRER.                                                                                                                                                                                                                                                 | 4                  | 4                  | 4                  | 4                  | 4                  | -   | t <sub>CYCLE</sub> |
| t <sub>RTP</sub>    | Interval from last COLC packet with automatic retire command to ROWR packet with PRER.                                                                                                                                                                                                                                   | 4                  | 4                  | 4                  | 4                  | 4                  | -   | t <sub>CYCLE</sub> |

a. Or equivalent PREC or PREX command.

#### **Serial Presence Detect Contents**

To be determined.

#### **Layout Drawing**

The following defines the RIMM module dimensions. All units are in millimeters with inches in brackets[], where appropriate.

The maximum height of the module is 31.75mm(1.25").

