# 2K X 8 High Speed CMOS Electrically Erasable PROM #### **FEATURES** - 2048 x 8 Bit CMOS E<sup>2</sup>PROM - High Speed Read Access — 55ns, 60ns, 70ns, 85ns - Bipolar PROM Socket Compatibility - Electrically ReprogrammableProgram Voltage: 10.8 20.5V - Fast Byte Write: 5ms - TTL Compatible Inputs and Outputs - Static No Clocks Required - Low Current Requirements - 90mA active (max.) - 45mA standby (max.) - 110mA programming (max.) - 10 Year Data Retention - 100% Factory Tested Programmability - PROM Programmer Support Available #### **OVERVIEW** The XL46C15 is a 2K x 8 bit CMOS electrically erasable programmable read only memory (E²PROM) offering unprecedented data access speed. The device is packaged to conform to the JEDEC-approved 24-pin configuration for 2K x 8 bit bipolar PROMs. Through the application of revolutionary design techniques, this versatile low power device is able to provide data access times competing with those of bipolar PROMs. Complete PROM compatibility is provided in both read and standby modes allowing this E²PROM to replace bipolar PROMs in existing sockets. The key user limitations of bipolar PROM technology, such as one-time programmability and high power requirements, are overcome by the XL46C15. In addition to being an attractive PROM replacement in existing systems, the XL46C15 also opens up a whole new domain of design possibilities. ## PIN CONFIGURATIONS # 24 Pin Skinny DIP Type "P3" Package # PIN NAMES | A <sub>0</sub> -A <sub>10</sub> | Address Inputs | |---------------------------------|---------------------| | 1/0,-1/0, | Data Inputs/Outputs | | CS, CS, CS | Chip Select Inputs | | V <sub>cc</sub> | +5V Supply | | V <sub>ss</sub> | Ground | #### **BLOCK DIAGRAM** Unprecedented E²PROM applications are now possible since this CMOS E²PROM combines the advantages of bipolar access speeds, low CMOS power needs and nonvolatile data alterability. Typical applications include high speed process controllers, environmentally adaptive robotics, programmable character generators and user programmable video display pattern generators. EXEL high speed E²PROMs can replace system combinations of high speed static RAM and nonvolatile storage used in read mostly environments. In existing bipolar PROMapplications, the CMOS XL46C15 reduces active and standby power requirements substantially. The reprogrammable nature of E²PROM technology provides the ideal prototyping tool for PROM applications and allows cost effective in-field code updates without requiring the removal and replacement of one time programmable PROMs. #### **DEVICE OPERATION** ## Read Data is read from the XL46C15 with a bipolar PROM compatible read cycle. This read cycle is initiated by applying a LOW to $\overline{CS}_1$ , a HIGH to CS2 and a HIGH to CS3. Data is available within tAA from the time that the address inputs are valid, or tCS after the last chip select input is asserted, whichever is later. When any of the chip select control inputs are not asserted, the I/O pins remain in a high impedance state to eliminate system bus contention. **Programming Mode** The XL46C15 uses a complementary cell technique to obtain high speed data access. The complementary cells are programmed in a two stage process. The first stage is a chip reset cycle which brings both halves of every cell in the memory to a HIGH level. This cycle completes in a maximum of 50ms. The second stage is the write cycle during which each byte is individually addressed and written. Both of these cycles are performed with $\overline{\text{CS}}_1$ at VPP (10.8V to 20.5V). This ensures high data integrity when the device is used in a 5V-only PROM socket yet allows easy rewrites when the device is placed in a PROM programmer or supplied with a high voltage signal. # **Chip Reset Cycle** The chip reset cycle is executed by applying VPP to $\overline{CS}1$ and a HIGH (VIH) to CS2 (see Figure 3). During the chip reset cycle both halves of each complementary cell in the memory array are set to a logic "1." Since a bit is read by comparing the voltage difference between the two halves of the cell through a differential amplifier, any data read after a chip reset cycle but before a write cycle to the addressed location will be arbitrary and invalid. Once the chip is reset, the memory is ready to be written. # **Byte Write Cycle** A byte may not be rewritten without first resetting the chip. Initially, and after each chip reset operation, all bits are in an indeterminate state and are prepared for programming. A byte write cycle is executed by applying VPP to CS1 and a LOW (VIL) to CS2 while holding valid address and data values constant for a minimum twP specification (see Figure 4). Since a high voltage supply is required for data alteration, the device will operate as a read only memory in a 5V-only environment. # Standby Mode Power consumption is reduced by 50% when the device is deselected. Applying a HIGH to $\overline{CS}_1$ , a LOW to CS2, or a LOW to CS3 puts the device in standby mode. Power consumption is further reduced in a CMOS environment when the address inputs are held at VCC or VSS. #### **Endurance** The XL46C15 is designed for applications requiring up to 100 write cycles per byte. Contact EXEL for special screening to higher levels of endurance. #### PROGRAMMER SUPPORT Many PROM and EPROM programmer manufacturers are supporting the XL46C15. Please contact EXEL for a list of qualified programmers. #### MODE SELECTION | ĊS, | CS <sub>2</sub> | CS, | Mode | I/O Pins | |-----------------|-----------------|-----------------|------------|------------------| | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IH</sub> | Read | D <sub>out</sub> | | <6V | ٧٫٫ | Х | Standby | High Z | | V <sub>IH</sub> | X | X | Standby | High Z | | <6V | Х | V <sub>IL</sub> | Standby | High Z | | V <sub>PP</sub> | V <sub>IL</sub> | Х | Byte Write | D <sub>IN</sub> | | V <sub>pp</sub> | V <sub>IH</sub> | Х | Chip Reset | High Z | # **ABSOLUTE MAXIMUM RATINGS** | Temperature Under Bias | 0°C to +70°C | |---------------------------------------------------|---------------------| | Storage Temperature | | | Lead Soldering Temperature (less than 10 seconds) | | | Supply Voltage | | | Voltage on Any Pin (Except CS1) | 1.0V to (VCC +0.5V) | | Voltage on CS1 Pin | 1.0V to +20.5V | | ESD Rating | | | DC Output Current | 70mA | NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC CHARACTERISTICS TA = 0°C to +70°C, $VCC = 5V \pm 5$ % | | Parameter | | L | | | |--------|-------------------------------------------|-----------------------------------------------------------------------------------------------|------|----------|-------| | Symbol | | Test Conditions | Min. | Max. | Units | | VIL | Input Low Voltage | | -0.5 | 0.8 | V | | ViH | Input High Voltage | - " | 2.0 | Vcc +0.5 | V | | Vol | Output Low Voltage | IOL = 6mA; VCC = 4.75V | | 0.45 | V | | Vон | Output High Voltage | IOH = -2mA; VCC = 4.75V | 2.4 | | V | | ٧c | Input Clamp Voltage | I <sub>IN</sub> = -18mA; V <sub>CC</sub> = 4.75V | | -1.0 | V | | VPP | Program Voltage on CS <sub>1</sub> | | 10.8 | 20.5 | V | | Isc | Output Short Circuit Current <sup>1</sup> | VOUT = 0V; VCC = 5.25V | | -70 | mA | | IPP | VPP Supply Current | WRITE or RESET modes | | 1.5 | mA | | IIH | Input Leakage Current — HIGH | VIN = VCC = 5.25V | | 10 | mA | | lLI . | Input Leakage Current — LOW | VIN = 0V; VCC = 5.25V | | -10 | mA | | llo | Output Leakage Current | STANDBY mode; Vcc = 5.25V<br>Vout = 0 to 5.5V; | | ±10 | mA | | Icc | Vcc Current — Active (TTL) | READ mode; tRC = min. | | 90 | mA | | ISB | VCC Current — Standby (TTL) | STANDBY mode | | 45 | mA | | ISBC | VCC Current — Standby (CMOS) | CS <sub>1</sub> VCC - 0.2V; CS <sub>2</sub> ,CS <sub>3</sub> 0.2V;<br>VIN 0.2V or V CC - 0.2V | | 35 | mA | #### Note: # CAPACITANCE $T_A = +25$ °C, f = 1.0MHz, $V_{CC} = 5V$ | | | | Lim | its | | |--------|--------------------------|-------------------------------------|----------|------|-------| | Symbol | Operating Temperature | Test Conditions | Min. | Max. | Units | | Ci/O | Input/Output Capacitance | STANDBY mode; V <sub>I/O</sub> = 2V | | 10 | pF | | CiN | Input Capacitance | Vout = OV | <u> </u> | 10 | pF | <sup>1.</sup> During ISC measurement, only one output at a time should be grounded. Permanent damage may otherwise result. # **AC CHARACTERISTICS** Read Cycle (See Figures 1 and 2.) TA = 0°C to +70°C, $VCC = 5V \pm 5$ % | | | XL46C15-55<br>Limits | | XL46C15-60<br>Limits | | XL46C15-70<br>Limits | | XL46C15-85<br>Limits | | | |--------|------------------------------------------------------------------|----------------------|------|----------------------|------|----------------------|------|----------------------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | tRC | Read Cycle Time | 55 | | 60 | | 70 | | 85 | | ns | | taa | Address Access Time | | 55 | | 60 | | 70 | | 85 | ns | | tcs | CS <sub>1</sub> , CS <sub>2</sub> or CS <sub>3</sub> Access Time | | 35 | | 40 | | 40 | | 45 | ns | | tLZ | Chip Enable to Output LOW Z | 5 | | 5 | | 5 | | 5 | | ns | | tHZ | Chip Disable to Output HIGH Z | 0 | 35 | 0 | 40 | 0 | 40 | 0 | 45 | ns | | tон | Output Hold from Address Change | 10 | | 10 | | 10 | | 10 | | ns | # Chip Reset and Byte Write Cycles (See Figures 3 and 4.) TA = +20°C to +30°C, VCC = $5V \pm 5\%$ | | | XL46C1<br>Limits | | | |--------|----------------------------------|------------------|------|-------| | Symbol | Parameter | Min. | Max. | Units | | tRP | Reset Pulse Width | 50 | | ms | | twp | Write Pulse Width | 5 | | ms | | tsc | CS <sub>2</sub> Setup Time | 0 | | ns | | tHC | CS <sub>2</sub> Hold Time | 0 | • | ns | | twn | Write Recovery Time <sup>1</sup> | 10 | | ms | | tas | Address Setup Time | 0 | | ns | | tAH | Address Hold Time | 500 | | ns | | tos | Data Setup Time | 0 | | ns | | tDH | Data Hold Time | 0 | | ns | #### Note: <sup>1.</sup> twn is defined as the minimum time required after a write pulse before initiating a data read cycle. This parameter is measured from the time at which the falling edge of CS1 reaches 5.5V until a valid read cycle is initiated. If a read cycle is initiated earlier than the minimum two the output data may be invalid. Subsequent write cycles may be initiated immediately without delaying for twn.