



For most current data sheet and other product information, visit www.burr-brown.com

# Speed<sub>PLAS</sub> 10-Bit, 165MSPS DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- SINGLE +5V OR +3V OPERATION
- HIGH SFDR: 5MHz Output at 100MSPS: 68dBc
- LOW GLITCH: 3pV-s
- LOW POWER: 170mW at +5V
- INTERNAL REFERENCE:

Optional Ext. Reference Adjustable Full-Scale Range

**Multiplying Option** 

## **DESCRIPTION**

The DAC900 is a high-speed, digital-to-analog converter (DAC) offering a 10-bit resolution option within the *SpeedPlus* family of high-performance converters. Featuring pin compatibility among family members, the DAC908, DAC902, and DAC904 provide a component selection option to an 8-, 12-, and 14-bit resolution, respectively. All models within this family of D/A converters support update rates in excess of 165MSPS with excellent dynamic performance, and are especially suited to fulfill the demands of a variety of applications.

The advanced segmentation architecture of the DAC900 is optimized to provide a high Spurious-Free Dynamic Range (SFDR) for single-tone, as well as for multi-tone signals—essential when used for the transmit signal path of communication systems.

The DAC900 has a high impedance  $(200k\Omega)$  current output with a nominal range of 20mA and an output compliance of up to 1.25V. The differential outputs allow for both a differential, or single-ended analog signal interface. The close matching of the current outputs ensures superior dynamic performance in the differential configuration, which can be implemented with a transformer.

Utilizing a small geometry CMOS process, the monolithic DAC900 can be operated on a wide, single-supply range of +2.7V to +5.5V. Its low power consumption allows for use in portable and battery operated systems. Further optimization can be realized by lowering the output current with the adjustable full-scale option.

## APPLICATIONS

- COMMUNICATION TRANSMIT CHANNELS WLL, Cellular Base Station Digital Microwave Links Cable Modems
- WAVEFORM GENERATION
   Direct Digital Synthesis (DDS)
   Arbitrary Waveform Generation (ARB)
- MEDICAL/ULTRASOUND
- HIGH-SPEED INSTRUMENTATION AND CONTROL
- VIDEO, DIGITAL TV

For noncontinuous operation of the DAC900, a power-down mode results in only 45mW of standby power.

The DAC900 comes with an integrated 1.24V bandgap reference and edge-triggered input latches, offering a complete converter solution. Both +3V and +5V CMOS logic families can be interfaced to the DAC900.

The reference structure of the DAC900 allows for additional flexibility by utilizing the on-chip reference, or applying an external reference. The full-scale output current can be adjusted over a span of 2mA to 20mA, with one external resistor, while maintaining the specified dynamic performance.

The DAC900 is available in SO-28 and TSSOP-28 packages.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111

Twx: 910-952-1111 • Internet: http://www.burr-brown.com/ • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## **SPECIFICATIONS**

At  $T_A$  = full specified temperature range,  $+V_A$  = +5V,  $+V_D$  = +5V, differential transformer coupled output,  $50\Omega$  doubly terminated, unless otherwise specified.

|                                                                                          |                                                |        | DAC900U/E       |          |                              |
|------------------------------------------------------------------------------------------|------------------------------------------------|--------|-----------------|----------|------------------------------|
| PARAMETER                                                                                | CONDITIONS                                     | MIN    | TYP             | MAX      | UNITS                        |
| Resolution                                                                               |                                                |        | 10              |          | Bits                         |
| Output Update Rate (f <sub>CLOCK</sub> )                                                 | 4.5V to 5.5V                                   | 165    | 200             |          | MSPS                         |
| Output Update Rate                                                                       | 2.7V to 3.3V                                   | 125    | 165             |          | MSPS                         |
| Full Specified Temperature Range, Operating                                              | Ambient, T <sub>A</sub>                        | -40    |                 | +85      | °C                           |
| STATIC ACCURACY(1)                                                                       | T <sub>A</sub> = +25°C                         |        |                 |          |                              |
| Differential Nonlinearity (DNL)                                                          | $f_{CLOCK} = 25MSPS$ , $f_{OUT} = 1.0MHz$      | -0.5   | ±0.3            | +0.5     | LSB                          |
| Integral Nonlinearity (INL)                                                              |                                                | -1.0   | ±0.5            | +1.0     | LSB                          |
| DYNAMIC PERFORMANCE                                                                      | T <sub>A</sub> = +25°C                         |        |                 |          |                              |
| Spurious Free Dynamic Range (SFDR)                                                       | To Nyquist                                     |        |                 |          |                              |
| $f_{OUT} = 1.0MHz, f_{CLOCK} = 25MSPS$                                                   |                                                | 70     | 76              |          | dBc                          |
| $f_{OUT} = 2.1MHz, f_{CLOCK} = 50MSPS$                                                   |                                                |        | 75              |          | dBc                          |
| $f_{OUT} = 5.04MHz$ , $f_{CLOCK} = 50MSPS$                                               |                                                |        | 68              |          | dBc                          |
| $f_{OUT} = 5.04MHz$ , $f_{CLOCK} = 100MSPS$                                              |                                                |        | 68              |          | dBc                          |
| $f_{OUT} = 20.2MHz$ , $f_{CLOCK} = 100MSPS$                                              |                                                |        | 62              |          | dBc                          |
| f <sub>OUT</sub> = 25.3MHz, f <sub>CLOCK</sub> = 125MSPS                                 |                                                |        | 62              |          | dBc                          |
| f <sub>OUT</sub> = 41.5MHz, f <sub>CLOCK</sub> = 125MSPS                                 |                                                |        | 53<br>59        |          | dBc<br>dBc                   |
| $f_{OUT}$ = 27.4MHz, $f_{CLOCK}$ = 165MSPS<br>$f_{OUT}$ = 54.8MHz, $f_{CLOCK}$ = 165MSPS |                                                |        | 53              |          | dBc                          |
| Spurious Free Dynamic Range within a Window                                              |                                                |        | 00              |          | d d d                        |
| $f_{OUT} = 5.04MHz$ , $f_{CLOCK} = 50MSPS$                                               | 2MHz Span                                      |        | 78              |          | dBc                          |
| f <sub>OUT</sub> = 5.04MHz, f <sub>CLOCK</sub> = 100MSPS                                 | 4MHz Span                                      |        | 78              |          | dBc                          |
| Total Harmonic Distortion (THD)                                                          | ·                                              |        |                 |          |                              |
| $f_{OUT} = 2.1 MHz$ , $f_{CLOCK} = 50 MSPS$                                              |                                                |        | -74             |          | dBc                          |
| $f_{OUT} = 2.1 MHz, f_{CLOCK} = 125 MSPS$                                                |                                                |        | -73             |          | dBc                          |
| Two Tone                                                                                 |                                                |        |                 |          |                              |
| $f_{OUT1} = 13.5 \text{MHz}, f_{OUT2} = 14.5 \text{MHz}, f_{CLOCK} = 100 \text{MSPS}$    | . 0.40/                                        |        | 60              |          | dBc                          |
| Output Settling Time <sup>(2)</sup> Output Rise Time <sup>(2)</sup>                      | to 0.1%                                        |        | 30              |          | ns                           |
| Output Fall Time <sup>(2)</sup>                                                          | 10% to 90%<br>10% to 90%                       |        | 2 2             |          | ns<br>ns                     |
| Glitch Impulse                                                                           | 1070 to 9070                                   |        | 3               |          | pV-s                         |
| DC-ACCURACY                                                                              |                                                |        |                 |          | F                            |
| Full-Scale Output Range <sup>(3)</sup> (FSR)                                             | All Bits High, I <sub>OUT</sub>                | 2.0    |                 | 20.0     | mA                           |
| Output Compliance Range                                                                  | 7 Dito 1 light, 1001                           | -1.0   |                 | +1.25    | V                            |
| Gain Error                                                                               | With Internal Reference                        | -10    | ±1              | +10      | %FSR                         |
| Gain Error                                                                               | With External Reference                        | -10    | ±2              | +10      | %FSR                         |
| Gain Drift                                                                               | With Internal Reference                        |        | ±120            |          | ppmFSR/°C                    |
| Offset Error                                                                             | With Internal Reference                        | -0.025 |                 | +0.025   | %FSR                         |
| Offset Drift                                                                             | With Internal Reference                        |        | ±0.1            |          | ppmFSR/°C                    |
| Power Supply Rejection, +V <sub>A</sub>                                                  |                                                | -0.2   |                 | +0.2     | %FSR/V                       |
| Power Supply Rejection, +V <sub>D</sub> Output Noise                                     | I - 20m A B - 500                              | -0.025 | 50              | +0.025   | %FSR/V<br>pA/√ <del>Hz</del> |
| Output Resistance                                                                        | $I_{OUT} = 20 \text{mA}, R_{LOAD} = 50 \Omega$ |        | 200             |          | kΩ                           |
| Output Capacitance                                                                       | I <sub>OUT</sub> , I <sub>OUT</sub> to Ground  |        | 12              |          | pF                           |
| REFERENCE                                                                                | 0017 001                                       |        |                 |          | '                            |
| Reference Voltage                                                                        |                                                |        | +1.24           |          | V                            |
| Reference Tolerance                                                                      |                                                |        | ±10             |          | %                            |
| Reference Voltage Drift                                                                  |                                                |        | ±50             |          | ppmFSR/°C                    |
| Reference Output Current                                                                 |                                                |        | 10              |          | μΑ                           |
| Reference Input Resistance                                                               |                                                | 1      | 1               |          | MΩ                           |
| Reference Input Compliance Range                                                         |                                                | 0.1    |                 | 1.25     | V                            |
| Reference Small Signal Bandwidth <sup>(4)</sup>                                          |                                                |        | 1.3             |          | MHz                          |
| DIGITAL INPUTS                                                                           |                                                |        |                 |          |                              |
| Logic Coding                                                                             |                                                |        | Straight Binary |          |                              |
| Latch Command                                                                            | 1\/ 5\/                                        |        | sing Edge of Cl | OCK<br>I | .,                           |
| Logic High Voltage, V <sub>IH</sub> Logic Low Voltage, V <sub>II</sub>                   | $+V_D = +5V$                                   | 3.5    | 5 0             | 1.2      | V V                          |
| Logic Low Voltage, V <sub>IL</sub> Logic High Voltage, V <sub>IH</sub>                   | $+V_D = +5V$<br>$+V_D = +3V$                   | 2      | 3               | 1.2      | V                            |
| Logic Low Voltage, V <sub>II</sub>                                                       | $+V_D = +3V$<br>$+V_D = +3V$                   |        | 0               | 0.8      | V                            |
| Logic High Current I <sub>IH</sub> (5)                                                   | $+V_D = +5V$<br>$+V_D = +5V$                   | 1      | ±20             | 3.0      | μΑ                           |
| Logic Low Current, I <sub>IL</sub>                                                       | $+V_D = +5V$                                   |        | ±20             |          | μΑ                           |
| Input Capacitance                                                                        | 5                                              | 1      | 5               |          | pF                           |

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



## **SPECIFICATIONS** (Cont.)

At  $T_A = +25^{\circ}C$ ,  $+V_A = +5V$ ,  $+V_D = +5V$ , differential transformer coupled output,  $50\Omega$  doubly terminated, unless otherwise specified.

|                                    |                              | DAC900U/E |     |      |       |
|------------------------------------|------------------------------|-----------|-----|------|-------|
| PARAMETER                          | CONDITIONS                   | MIN       | TYP | MAX  | UNITS |
| POWER SUPPLY                       |                              |           |     |      |       |
| Supply Voltages                    |                              |           |     |      |       |
| +V <sub>A</sub>                    |                              | +2.7      | +5  | +5.5 | V     |
| +V <sub>D</sub>                    |                              | +2.7      | +5  | +5.5 | V     |
| Supply Current <sup>(6)</sup>      |                              |           |     |      |       |
| I <sub>VA</sub>                    |                              |           | 24  | 30   | mA    |
| I <sub>VA</sub> , Power-Down Mode  |                              |           | 1.1 | 2    | mA    |
| I <sub>VD</sub>                    |                              |           | 8   | 15   | mA    |
| Power Dissipation                  | +5V, I <sub>OUT</sub> = 20mA |           | 170 | 230  | mW    |
| ·                                  | +3V, I <sub>OUT</sub> = 2mA  |           | 50  |      | mW    |
| Power Dissipation, Power-Down Mode |                              |           | 45  |      | mW    |
| Thermal Resistance, $\theta_{JA}$  |                              |           |     |      |       |
| SO-28                              |                              | 1         | 75  |      | °C/W  |
| TSSOP-28                           |                              |           | 50  |      | °C/W  |

NOTES: (1) At output  $I_{OUT}$ , while driving a virtual ground. (2) Measured single-ended into  $50\Omega$  Load. (3) Nominal full-scale output current is 32x  $I_{REF}$ ; see Application Section for details. (4) Reference bandwidth depends on size of external capacitor at the BW pin and signal level. (5) Typically  $45\mu$ A for the PD pin, which has an internal pull-down resistor. (6) Measured at  $f_{CLOCK} = 50$ MSPS and  $f_{OUT} = 1.0$ MHz.

## **ABSOLUTE MAXIMUM RATINGS**

| +VA to AGND                           | -0.3V to +6V<br>-0.3V to +0.3V<br>-6V to +6V<br>-0.3V to VD + 0.3V<br>-0.3V to VD + 0.3V<br>-1V to VA + 0.3V<br>-0.3V to VA + 0.3V<br>-0.3V to VA + 0.3V |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                     |                                                                                                                                                          |
| INT/EXT to AGND  Junction Temperature |                                                                                                                                                          |
| Case Temperature                      |                                                                                                                                                          |



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE  | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA     |
|---------|----------|------------------------------|-----------------------------------|--------------------|-----------------------------------|------------------------|
| DAC900U | SO-28    | 217                          | -40°C to +85°C                    | DAC900U            | DAC900U<br>DAC900U/1K             | Rails<br>Tape and Reel |
| DAC900E | TSSOP-28 | 360<br>"                     | -40°C to +85°C                    | DAC900E            | DAC900E<br>DAC900E/2K5            | Rails<br>Tape and Reel |

NOTE: (1) Models with a slash (/) are available only in Tape and Reel in the quantities indicated (e.g., /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of "DAC900E/2K5" will get a single 2500-piece Tape and Reel.

### **DEMO BOARD ORDERING INFORMATION**

| PRODUCT            | DEMO BOARD<br>ORDERING NUMBER | COMMENT                                                                                                                                              |
|--------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC900U<br>DAC900E | DEM-DAC90xU<br>DEM-DAC900E    | Populated evaluation board without D/A converter. Order sample of desired DAC90x model separately. Populated evaluation board including the DAC900E. |

BURR-BROWN®

3

## **PIN CONFIGURATION**



## **PIN DESCRIPTIONS**

| PIN | DESIGNATOR        | DESCRIPTION                                                                 |  |  |
|-----|-------------------|-----------------------------------------------------------------------------|--|--|
| 1   | Bit 1             | Data Bit 1 (D9), MSB                                                        |  |  |
| 2   | Bit 2             | Data Bit 2 (D8)                                                             |  |  |
| 3   | Bit 3             | Data Bit 3 (D7)                                                             |  |  |
| 4   | Bit 4             | Data Bit 4 (D6)                                                             |  |  |
| 5   | Bit 5             | Data Bit 5 (D5)                                                             |  |  |
| 6   | Bit 6             | Data Bit 6 (D4)                                                             |  |  |
| 7   | Bit 7             | Data Bit 7 (D3)                                                             |  |  |
| 8   | Bit 8             | Data Bit 8 (D2)                                                             |  |  |
| 9   | Bit 9             | Data Bit 9 (D1)                                                             |  |  |
| 10  | Bit 10            | Data Bit 10 (D0), LSB                                                       |  |  |
| 11  | NC                | No Connection                                                               |  |  |
| 12  | NC                | No Connection                                                               |  |  |
| 13  | NC                | No Connection                                                               |  |  |
| 14  | NC                | No Connection                                                               |  |  |
| 15  | PD                | Power Down, Control Input; Active                                           |  |  |
|     |                   | High. Contains internal pull-down circuit;                                  |  |  |
|     |                   | may be left unconnected if not used.                                        |  |  |
| 16  | ĪNT/EXT           | Reference Select Pin; Internal (= 0) or External (= 1) Reference Operation. |  |  |
| 47  | DEE               | . ,                                                                         |  |  |
| 17  | REF <sub>IN</sub> | Reference Input/Ouput. See Applications section for further details.        |  |  |
| 18  | FSA               | Full-Scale Output Adjust                                                    |  |  |
| 19  | BW                | Bandwidth/Noise Reduction Pin:                                              |  |  |
|     |                   | Bypass with 0.1μF to +V <sub>A</sub> for Optimum Performance.               |  |  |
| 20  | AGND              | Analog Ground                                                               |  |  |
| 21  | I                 | Complementary DAC Current Output                                            |  |  |
| 22  | I <sub>OUT</sub>  | DAC Current Output                                                          |  |  |
| 23  | BYP               | Bypass Node: Use 0.1μF to AGND                                              |  |  |
| 24  | +V <sub>A</sub>   | Analog Supply Voltage, 2.7V to 5.5V                                         |  |  |
| 25  | NC                | No Connection                                                               |  |  |
| 26  | DGND              | Digital Ground                                                              |  |  |
| 27  | +V <sub>D</sub>   | Digital Supply Voltage, 2.7V to 5.5V                                        |  |  |
| 28  | CLK               | Clock Input                                                                 |  |  |

## **TYPICAL CONNECTION CIRCUIT**



## **TIMING DIAGRAM**



| SYMBOL           | DESCRIPTION                  | MIN | TYP                                 | MAX | UNITS |
|------------------|------------------------------|-----|-------------------------------------|-----|-------|
| t <sub>1</sub>   | Clock Pulse High Time        |     | 6.25                                |     | ns    |
| t <sub>2</sub>   | Clock Pulse Low Time         |     | 6.25                                |     | ns    |
| t <sub>S</sub>   | Data Setup Time              |     | 2                                   |     | ns    |
| t <sub>H</sub>   | Data Hold Time               |     | 2                                   |     | ns    |
| t <sub>PD</sub>  | Propagation Delay Time       |     | (t <sub>1</sub> +t <sub>2</sub> )+1 |     | ns    |
| t <sub>SET</sub> | Output Settling Time to 0.1% |     | 25                                  |     | ns    |

## TYPICAL PERFORMANCE CURVES, $V_D = V_A = +5V$













## TYPICAL PERFORMANCE CURVES, $V_D = V_A = +5V$ (Cont.)













## TYPICAL PERFORMANCE CURVES, $V_D = V_A = +5V$ (Cont.)





## TYPICAL PERFORMANCE CURVES, $V_D = V_A = +3V$













## TYPICAL PERFORMANCE CURVES, $V_D = V_A = +3V$ (Cont.)













## APPLICATION INFORMATION

## THEORY OF OPERATION

The architecture of the DAC900 uses the current steering technique to enable fast switching and a high update rate. The core element within the monolithic D/A converter is an array of segmented current sources, which are designed to deliver a full-scale output current of up to 20mA (see Figure 1). An internal decoder addresses the differential current switches each time the DAC is updated and a corresponding output current is formed by steering all currents to either output summing node,  $I_{\rm OUT}$  or  $I_{\rm \overline{OUT}}$ . The complementary outputs deliver a differential output signal, which improves the dynamic performance through reduction of even-order harmonics, common-mode signals (noise), and double the peak-to-peak output signal swing by a factor of two, compared to single-ended operation.

The segmented architecture results in a significant reduction of the glitch energy, and improves the dynamic performance (SFDR) and DNL. The current outputs maintain a very high output impedance of greater than  $200k\Omega$ .

The full-scale output current is determined by the ratio of the internal reference voltage (1.24V) and an external resistor,  $R_{\rm SET}$ . The resulting  $I_{\rm REF}$  is internally multiplied by a factor of 32 to produce an effective DAC output current that can range from 2mA to 20mA, depending on the value of  $R_{\rm SET}$ .

The DAC900 is split into a digital and an analog portion, each of which is powered through its own supply pin. The digital section includes edge-triggered input latches and the decoder logic, while the analog section comprises the current source array with its associated switches and the reference circuitry.

#### DAC TRANSFER FUNCTION

The total output current,  $I_{OUTFS}$ , of the DAC900 is the summation of the two complementary output currents:

$$I_{OUTES} = I_{OUT} + I_{\overline{OUT}}$$
 (1)

The individual output currents depend on the DAC code and can be expressed as:

$$I_{OUT} = I_{OUTFS} \bullet (Code/1024) \tag{2}$$

$$I_{\overline{OUT}} = I_{OUTFS} \bullet (1023 - Code/1024)$$
 (3)

where 'Code' is the decimal representation of the DAC data input word. Additionally,  $I_{OUTFS}$  is a function of the reference current  $I_{REF}$ , which is determined by the reference voltage and the external setting resistor,  $R_{SET}$ .

$$I_{OUTFS} = 32 \bullet I_{REF} = 32 \bullet V_{REF}/R_{SET}$$
 (4)

In most cases the complementary outputs will drive resistive loads or a terminated transformer. A signal voltage will develop at each output according to:

$$V_{OUT} = I_{OUT} \cdot R_{LOAD}$$
 (5)

$$V_{\overline{OUT}} = I_{\overline{OUT}} \bullet R_{LOAD}$$
 (6)



FIGURE 1. Functional Block Diagram of the DAC900.



The value of the load resistance is limited by the output compliance specification of the DAC900. To maintain specified linearity performance, the voltage for  $I_{OUT}$  and  $I_{\overline{OUT}}$  should not exceed the maximum allowable compliance range.

The two single-ended output voltages can be combined to find the total differential output swing:

$$V_{\text{OUTDIFF}} = V_{\text{OUT}} - V_{\overline{\text{OUT}}} = \frac{(2 \bullet \text{Code} - 1023)}{1024} \bullet I_{\text{OUTFS}} \bullet R_{\text{LOAD}} (7)$$

### **ANALOG OUTPUTS**

The DAC900 provides two complementary current outputs,  $I_{OUT}$  and  $I_{\overline{OUT}}$ . The simplified circuit of the analog output stage representing the differential topology is shown in Figure 2. The output impedance of  $200k\Omega\parallel12pF$  for  $I_{OUT}$  and  $I_{\overline{OUT}}$  results from the parallel combination of the differential switches, along with the current sources and associated parasitic capacitances.



FIGURE 2. Equivalent Analog Output.

The signal voltage swing that may develop at the two outputs,  $I_{OUT}$  and  $I_{\overline{OUT}}$ , is limited by a negative and positive compliance. The negative limit of -1V is given by the breakdown voltage of the CMOS process, and exceeding it will compromise the reliability of the DAC900, or even cause permanent damage. With the full-scale output set to 20mA, the positive compliance equals 1.25V, operating with  $+V_D=5V.$  Note that the compliance range decreases to about 1V for a selected output current of  $I_{OUTFS}=2\text{mA}.$  Care should be taken that the configuration of DAC900 does not exceed the compliance range to avoid degradation of the distortion performance and integral linearity.

Best distortion performance is typically achieved with the maximum full-scale output signal limited to approximately 0.5V. This is the case for a  $50\Omega$  doubly terminated load and a 20mA full-scale output current. A variety of loads can be adapted to the output of the DAC900 by selecting a suitable transformer while maintaining optimum voltage levels at

 $I_{OUT}$  and  $I_{\overline{OUT}}$ . Furthermore, using the differential output configuration in combination with a transformer will be instrumental for achieving excellent distortion performance. Common-mode errors, such as even-order harmonics or noise, can be substantially reduced. This is particularly the case with high output frequencies and/or output amplitudes below full-scale.

For those applications requiring the optimum distortion and noise performance, it is recommended to select a full-scale output of 20mA. A lower full-scale range down to 2mA may be considered for applications that require a low power consumption, but can tolerate a reduced performance level.

| INPUT CODE (D9 - D0) | I <sub>OUT</sub> | Ι <sub>ουτ</sub> |
|----------------------|------------------|------------------|
| 11 1111 1111         | 20mA             | 0mA              |
| 10 0000 0000         | 10mA             | 10mA             |
| 00 0000 0000         | 0mA              | 20mA             |

Table I. Input Coding vs Analog Output Current.

### **OUTPUT CONFIGURATIONS**

The current output of the DAC900 allows for a variety of configurations, some of which are illustrated below. As mentioned previously, utilizing the converter's differential outputs will yield the best dynamic performance. Such a differential output circuit may consist of an RF transformer (see Figure 3) or a differential amplifier configuration (see Figure 4). The transformer configuration is ideal for most applications with ac coupling, while op amps will be suitable for a dc-coupled configuration.

The single-ended configuration (see Figure 6) may be considered for applications requiring a unipolar output voltage. Connecting a resistor from either one of the outputs to ground will convert the output current into a ground-referenced voltage signal. To improve on the dc linearity an I to V converter can be used instead. This will result in a negative signal excursion and, therefore, requires a dual supply amplifier.

## **DIFFERENTIAL WITH TRANSFORMER**

Using an RF transformer provides a convenient way of converting the differential output signal into a single-ended signal while achieving excellent dynamic performance (see Figure 3). The appropriate transformer should be carefully selected based on the output frequency spectrum and impedance requirements. The differential transformer configuration has the benefit of significantly reducing common-mode signals, thus improving the dynamic performance over a wide range of frequencies. Furthermore, by selecting a suitable impedance ratio (winding ratio), the transformer can be used to provide optimum impedance matching while controlling the compliance voltage for the converter outputs. The model shown, ADT1-1WT (by Mini-Circuits), has a 1:1 ratio and may be used to interface the DAC900 to a  $50\Omega$ load. This results in a 25 $\Omega$  load for each of the outputs,  $I_{\Omega IT}$ and I<sub>OUT</sub>. The output signals are ac coupled and inherently isolated because of the transformer's magnetic coupling.

As shown in Figure 3, the transformer's center tap is connected to ground. This forces the voltage swing on  $I_{OUT}$  and  $I_{\overline{OUT}}$  to be centered at 0V. In this case the two resistors,  $R_S$ , may be replaced with one,  $R_{DIFF}$ , or omitted altogether. This approach should only be used if all components are close to each other, and if the VSWR is not important. A complete power transfer from the DAC output to the load can be realized, but the output compliance range should be observed. Alternatively, if the center tap is not connected, the signal swing will be centered at  $R_S \bullet I_{OUTFS}/2$ . However, in this case, the two resistors,  $R_S$ , must be used to enable the necessary dc-current flow for both outputs.



FIGURE 3. Differential Output Configuration Using an RF Transformer.

## **DIFFERENTIAL CONFIGURATION USING AN OP AMP**

If the application requires a dc-coupled output, a difference amplifier may be considered, as shown in Figure 4. Four external resistors are needed to configure the voltage-feedback op amp OPA680 as a difference amplifier performing the differential to single-ended conversion. Under the shown configuration, the DAC900 generates a differential output signal of 0.5Vp-p at the load resistors,  $R_{\rm L}$ . The resistor values shown were selected to result in a symmetric  $25\Omega$  loading for each of the current outputs since the input impedance of the difference amplifier is in parallel to resistors  $R_{\rm L}$ , and should be considered.



FIGURE 4. Difference Amplifier Provides Differential to Single-Ended Conversion and DC-Coupling.

The OPA680 is configured for a gain of two. Therefore, operating the DAC900 with a 20mA full-scale output will produce a voltage output of  $\pm 1$ V. This requires the amplifier to operate off of a dual power supply ( $\pm 5$ V). The tolerance of the resistors typically sets the limit for the achievable common-mode rejection. An improvement can be obtained by fine tuning resistor  $R_4$ .

This configuration typically delivers a lower level of ac performance than the previously discussed transformer solution because the amplifier introduces another source of distortion. Suitable amplifiers should be selected based on their slew-rate, harmonic distortion, and output swing capabilities. High-speed amplifiers like the OPA680 or OPA687 may be considered. The ac performance of this circuit may be improved by adding a small capacitor, CDIFF, between the outputs I<sub>OUT</sub> and I<sub>OUT</sub>, as shown in Figure 4. This will introduce a real pole to create a low-pass filter in order to slewlimit the DACs fast output signal steps, which otherwise could drive the amplifier into slew-limitations or into an overload condition; both would cause excessive distortion. The difference amplifier can easily be modified to add a level shift for applications requiring the single-ended output voltage to be unipolar, i.e., swing between 0V and +2V.

## **DUAL TRANSIMPEDANCE OUTPUT CONFIGURATION**

The circuit example of Figure 5 shows the signal output currents connected into the summing junction of the OPA2680, which is set up as a transimpedance stage, or 'I to V converter'. With this circuit, the DAC's output will be kept at a virtual ground, minimizing the effects of output impedance variations, and resulting in the best dc linearity (INL). However, as mentioned previously, the amplifier may be driven into slew-rate limitations, and produce unwanted distortion. This may occur, especially, at high DAC update rates.



FIGURE 5. Dual, Voltage-Feedback Amplifier OPA2680 Forms Differential Transimpedance Amplifier.



The DC gain for this circuit is equal to feedback resistor  $R_{\rm F}$ . At high frequencies, the DAC output impedance ( $C_{\rm D1}$ ,  $C_{\rm D2}$ ) will produce a zero in the noise gain for the OPA2680 that may cause peaking in the closed-loop frequency response.  $C_{\rm F}$  is added across  $R_{\rm F}$  to compensate for this noise gain peaking. To achieve a flat transimpedance frequency response, the pole in each feedback network should be set to:

$$\frac{1}{2\pi R_F C_F} = \frac{\sqrt{GBP}}{4\pi R_F C_D} \tag{8}$$

with GBP = Gain Bandwidth Product of OPA

which will give a corner frequency  $f_{-3dB}$  of approximately:

$$f_{-3dB} = \frac{\sqrt{GBP}}{2\pi R_F C_D} \tag{9}$$

The full-scale output voltage is defined by the product of  $I_{OUTFS}$  •  $R_F$ , and has a negative unipolar excursion. To improve on the ac performance of this circuit, adjustment of  $R_F$  and/or  $I_{OUTFS}$  should be considered. Further extensions of this application example may include adding a differential filter at the OPA2680's output followed by a transformer, in order to convert to a single-ended signal.

### SINGLE-ENDED CONFIGURATION

Using a single load resistor connected to the one of the DAC outputs, a simple current-to-voltage conversion can be accomplished. The circuit in Figure 6 shows a  $50\Omega$  resistor connected to  $I_{OUT}$ , providing the termination of the further connected  $50\Omega$  cable. Therefore, with a nominal output current of 20mA, the DAC produces a total signal swing of 0 to 0.5V into the  $25\Omega$  load.



FIGURE 6. Driving a Doubly Terminated  $50\Omega$  Cable Directly.

Different load resistor values may be selected as long as the output compliance range is not exceeded. Additionally, the output current,  $I_{\rm OUTFS}$ , and the load resistor, may be mutually adjusted to provide the desired output signal swing and performance.

#### INTERNAL REFERENCE OPERATION

The DAC900 has an on-chip reference circuit which comprises a 1.24V bandgap reference and a control amplifier. Grounding of pin 16,  $\overline{\text{INT}}/\text{EXT}$ , enables the internal reference operation. The full-scale output current,  $I_{\text{OUTFS}}$ , of the DAC900 is determined by the reference voltage,  $V_{\text{REF}}$ , and the value of resistor  $R_{\text{SET}}$ .  $I_{\text{OUTFS}}$  can be calculated by:

$$I_{OUTFS} = 32 \cdot I_{REF} = 32 \cdot V_{REF} / R_{SET}$$
 (10)

As shown in Figure 7, the external resistor  $R_{SET}$  connects to the FSA pin (Full-Scale Adjust). The reference control amplifier operates as a V to I converter producing a reference current,  $I_{REF}$ , which is determined by the ratio of  $V_{REF}$  and  $R_{SET}$  (see Equation 10). The full-scale output current,  $I_{OUTFS}$ , results from multiplying  $I_{REF}$  by a fixed factor of 32.



FIGURE 7. Internal Reference Configuration.

Using the internal reference, a  $2k\Omega$  resistor value results in a 20mA full-scale output. Resistors with a tolerance of 1% or better should be considered. Selecting higher values, the converter output can be adjusted from 20mA down to 2mA. Operating the DAC900 at lower than 20mA output currents may be desirable for reasons of reducing the total power consumption, improving the distortion performance, or observing the output compliance voltage limitations for a given load condition.

It is recommended to bypass the REF $_{\rm IN}$  pin with a ceramic chip capacitor of  $0.1\mu{\rm F}$  or more. The control amplifier is internally compensated, and its small signal bandwidth is approximately  $1.3{\rm MHz}$ . To improve the ac performance, an additional capacitor ( $C_{\rm COMPEXT}$ ) should be applied between the BW pin and the analog supply,  $+V_{\rm A}$ , as shown in Figure 7. Using a  $0.1\mu{\rm F}$  capacitor, the small-signal bandwidth and output impedance of the control amplifier is further diminished, reducing the noise that is fed into the current source array. This also helps shunting feedthrough signals more effectively, and improving the noise performance of the DAC900.

### **EXTERNAL REFERENCE OPERATION**

The internal reference can be disabled by applying a logic High  $(+V_A)$  to pin  $\overline{INT}/EXT$ . An external reference voltage can then be driven into the REF<sub>IN</sub> pin, which in this case functions as an input, as shown in Figure 8. The use of an external reference may be considered for applications that require higher accuracy and drift performance, or to add the ability of dynamic gain control.

While a  $0.1\mu F$  capacitor is recommended to be used with the internal reference, it is optional for the external reference operation. The reference input, REF<sub>IN</sub>, has a high input impedance (1M $\Omega$ ) and can easily be driven by various sources. Note that the voltage range of the external reference should stay within the compliance range of the reference input (0.1V to 1.25V).

### **DIGITAL INPUTS**

The digital inputs, D0 (LSB) through D9 (MSB) of the DAC900 accept standard positive binary coding. The digital input word is latched into a master-slave latch with the rising edge of the clock. The DAC output becomes updated with the following rising clock edge (refer to the specification table and timing diagram for details). The best performance will be achieved with a 50% clock duty cycle, however, the duty cycle may vary as long as the timing specifications are met. Additionally, the setup and hold times may be chosen within their specified limits.

All digital inputs are CMOS compatible. The logic thresholds depend on the applied digital supply voltage such that they are set to approximately half the supply voltage; Vth = +VD/2 ( $\pm 20\%$  tolerance). The DAC900 is designed to operate over a supply range of 2.7V to 5.5V.

## **POWER-DOWN MODE**

The DAC900 features a power-down function which can be used to reduce the supply current to less than 9mA over the specified supply range of 2.7V to 5.5V. Applying a logic High to the PD pin will initiate the power-down mode, while a logic Low enables normal operation. When left unconnected, an internal active pull-down circuit will enable the normal operation of the converter.

# GROUNDING, DECOUPLING AND LAYOUT INFORMATION

Proper grounding and bypassing, short lead length, and the use of ground planes are particularly important for high frequency designs. Multilayer pc-boards are recommended for best performance since they offer distinct advantages such as minimization of ground impedance, separation of signal layers by ground layers, etc.

The DAC900 uses separate pins for its analog and digital supply and ground connections. The placement of the decoupling capacitor should be such that the analog supply  $(+V_A)$  is bypassed to the analog ground (AGND), and the digital supply bypassed to the digital ground (DGND). In most cases 0.1uF ceramic chip capacitors at each supply pin are adequate to provide a low impedance decoupling path. Keep in mind that their effectiveness largely depends on the proximity to the individual supply and ground pins. Therefore they should be located as close as physically possible to those device leads. Whenever possible, the capacitors should be located immediately under each pair of supply/ground pins on the reverse side of the pc board. This layout approach will minimize the parasitic inductance of component leads and pcb runs.



FIGURE 8. External Reference Configuration.



Further supply decoupling with surface mount tantalum capacitors (1uF to 4.7uF) may be added as needed in proximity of the converter.

Low noise is required for all supply and ground connections to the DAC900. It is recommended to use a multilayer pc-board utilizing separate power and ground planes. Mixed signal designs require particular attention to the routing of the different supply currents and signal traces. Generally, analog supply and ground planes should only extend into analog signal areas, such as the DAC output signal and the reference signal. Digital supply and ground planes must be confined to areas covering digital circuitry, including the digital input lines connecting to the converter, as well as the clock signal. The analog and digital ground planes should be joined together at one point underneath the D/A converter. This can be realized with a short track of approximately 1/8inch (3mm).

The power to the DAC900 should be provided through the use of wide pcb runs or planes. Wide runs will present a lower trace impedance, further optimizing the supply decoupling. The analog and digital supplies for the converter should only be connected together at the supply connector of the pc board. In the case of only one supply voltage being available to power the DAC, ferrite beads along with bypass capacitors may be used to create an LC filter. This will generate a low noise analog supply voltage, which can then be connected to the  $+\mathrm{V}_{\mathrm{A}}$  supply pin of the DAC900.

While designing the layout, it is important to keep the analog signal traces separated from any digital line, in order to prevent noise coupling onto the analog signal path.

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated