# MOS INTEGRATED CIRCUIT $\mu PD9388A$ # Y/C SEPARATION AND MOTION DETECTION LSI FOR EDTV The µPD9388A is the LSI for Y/C separation and motion detection for EDTV. Using a built-in optimum filter, the LSI separates luminance and color signals (Y/C-signals) from a composite video signal converted into digital data by an 8-bit high-speed A/D converter, in accordance with the state of a screen. It also incorporates motion detectors to check the screen state. These allow the LSI to implement Y/C-signal separation for EDTV independently as a signal processing LSI. In combination with other three LSIs (YCP II, YCI II, and TIG II), this LSI makes up an EDTV signal processing system. The $\mu$ PD9388A includes improved motion detector on $\mu$ PD9380. # **FEATURES:** - Y/C separation and motion detection functions built in a single chip - Optimum Y/C separation filter selected according to the screen state: inter-frame Y/C separation, inter-line Y/C separation, and frequency separation filters - Capable of S-terminal input - Built-in circuit for vertical contour compensation - One-frame difference detection (color/luminance signal difference detection) by motion detectors - Built-in circuits for motion signal extension in the horizontal, vertical, and time-base directions - Built-in function for floating the external memories - Setting data under serial bus control - Single 5 V power supply - CMOS process DataSheet4U.com #### **BLOCK DIAGRAM** # ORDERING INFORMATION | ORDER NAME | PACKAGE | QUALITY GRADE | |----------------|---------------------|---------------| | μPD9388AGD-5BC | 136-pin plastic QFP | Standard | et4U.com Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications. # PIN CONNECTION DIAGRAM (Top View) 3 www.DataSheet4U.com # CONFIGURATION OF LSI SYSTEM FOR EDTV et4U.com DataSheet4U.com www.DataSheet4U.com #### **ELECTRICAL CHARACTERISTICS** # ABSOLUTE MAXIMUM RATINGS (Ta = 25 °C) | Power-supply Voltage | $V_{DD}$ | -0.5 to +7.0 | ٧ | |-----------------------|------------------|--------------------------|----| | Input Voltage | VIN | $-0.5$ to $V_{DD} + 0.5$ | ٧ | | Output Current | IOUT | 20 | mΑ | | Power Dissipation | PD | 920 ( $T_a = 60$ °C) | mW | | Operating Temperature | $T_{opt}$ | -20 to +60 | °C | | Storage Temperature | T <sub>stg</sub> | -65 to $+150$ | °C | # RECOMMENDED OPERATING RANGE (T<sub>a</sub> = -20 °C to +60 °C) | ITEM | SYMBOL | MIN. | TYP. | MAX. | UNIT | CONDITION | |----------------------|-----------------|---------------------|------|---------------------|------|--------------------| | Power-supply Voltage | V <sub>DD</sub> | 4.5 | 5.0 | 5.25 | ٧ | | | Input Low Voltage | VIL | 0 | | 0,3 V <sub>DD</sub> | V | CMOS input pin | | Input High Voltage | V <sub>IH</sub> | 0.7 V <sub>DD</sub> | , | V <sub>DD</sub> | V | Civico (riput pin | | Input Low Voltage | VIL | 0 | | 0,8 | V | TTL input pin | | Input High Voltage | ViH | 2,4 | | V <sub>DD</sub> | V | те присри | | Input Low Voltage | VIL | 0.6 | | 3,1 | V | | | Input High Voltage | VIH | 1.8 | | 4.0 | ٧ | Schmitt input pin | | Hysteresis Voltage | VH | 0.3 | | 1.5 | ٧ | Seminite input pin | | Clock Frequency | FCLK | | 14.3 | | MHz | | # ELECTRICAL SPECIFICATIONS ( $V_{DD}$ = 4.5 to 5.25 V, $T_a$ = -20 °C to +60 °C) | ITEM | SYMBOL | MIN. | TYP. | MAX. | UNIT | CONDITION | |------------------------------|------------------|-------|----------------------|------|------|------------------------------------------------------------------| | Power-supply Current | IDD | DataS | heet <b>95</b> J.com | 1 | mA | No signal input | | Output Low Current 1 | loL1 | 6.0 | 13.0 | | v | Pins CK4A,B,and C<br>VOL = 0.4 V | | Output Low Current 2 | IOL2 | 3.0 | 6.5 | | v | Pins other than CK4A,B, and C<br>VOL = 0.4 V | | Output High Current 1 | -10Н1 | 3.2 | 7,0 | | ٧ | Pins CK4A, B, and C<br>V <sub>OH</sub> = V <sub>DD</sub> - 0.4 V | | Output High Current 2 | -IOH2 | 1.6 | 3.5 | | v | Pins other than CK4A, B and C<br>VOH = VDD - 0.4 V | | Input Current 1 | ±1 1 | | 10-5 | 10 | μΑ | CMOS and TTL input pins VIN ** VDD or GND | | Input Current 2 | ±112 | 40 | 100 | 270 | μΑ | Pin with pull-down resistor VIN = VDD | | Output Delay Time | Td | 5 | 19 | 40 | ns | To CLK input *1 | | Input Pin Capacitance | CIN | | 10 | 25 | pF | f <sub>IN</sub> = 1 MHz | | Output Pin Capacitance | COUT | | 10 | 25 | ρF | f <sub>IN</sub> = 1 MHz | | Input/Output Pin Capacitance | CIO | | 10 | 25 | pF | f <sub>IN</sub> = 1 MHz | | Setup Time 1 | ¹s1 | 10 | | | ns | To CLK input *2 | | Hold Time 1 | th1 | 10 | | | ns | To CLK input *2 | | Setup Time 2 | t <sub>\$2</sub> | 12 | | | ns | To CLK input *3 | | Hold Time 2 | th2 | 4 | | | ns | To CLK input *3 | <sup>\*1</sup> The data output is specified with falling-edge or rising-edge of input clock. pataShee <sup>\*2</sup> The pins except CLPI, VDI, BLK, LINE <sup>\*3</sup> The pins of CLPI, VDI, BLK, LINE # **Timing Chart** # ATTENTION FOR APPLICATION et4U.com - (1) Please connect the body with the board, and radiate heat of chip. - (2) Must be thick line wiring for the power supply, and reduce a potential difference of each VDD pin. - (3) Must be thick line wiring for Grounding, and reduce a potential difference of each GND Pin. DataShee 6 # PIN DESCRIPTION | PIN<br>ABBREVIATION | PIN NAME | PIN NUMBER | | FUNCTION | |----------------------------------------|------------------------------------------------|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>0</sub> to V <sub>7</sub> | Video Signal Input<br>(O H delay) | 10 to 3 | Input (TTL) *[SB] | This pin inputs 8-bit digital signals converted from their analog video signal. The pin inputs composite video signals in the composite video input mode or separate luminance signals in the S-terminal mode. Input signals at the pedestal level of 64. (Vo: LSB, V7: MSB) | | VH <sub>0</sub> to VH <sub>7</sub> | Video Signal Input<br>(1 H delay) | 18 to 11 | Input (TTL) | This pin inputs video signals delayed by 1 H. This input serves as the center of Y/C separation. (VH <sub>0</sub> : LSB, VH <sub>7</sub> : MSB) | | VHH <sub>0</sub> to VHH <sub>7</sub> | Video Signal Input<br>(2 H delay) | 26 to 19 | Input/Output (TTL) , (Input) (Output) | This pin inputs video signals delay by 2 H. The pin serves as an input pin in the composite video signal input mode or an output pin in the S-terminal mode. In the S-terminal mode, the pin outputs input signals VH <sub>0</sub> to VH <sub>7</sub> added with only the burst signals among separate chroma input signals (CS <sub>0</sub> to CS <sub>7</sub> ). In the output mode, data is output in synchronization with the falling edge of a clock pulse. While the pin is serving for output, the line buffer connected to the pin must keep a high impedance using the MOD <sub>2</sub> pin. (VHH <sub>0</sub> : LSB, VHH <sub>7</sub> : MSB) | | VF <sub>0</sub> to VF <sub>7</sub> | Video Signal Input<br>(1-frame delay) | 40 to 37<br>33 to 30 | Input (TTL) | This pin inputs video signals delayed by one frame (1 F = 525 H). In the S-terminal mode, the pin inputs signals delayed by 1 frame + 1 line (1 line = 1 F + 1 H = 526 H). In the S-terminal mode, the field buffer delay time must be controlled by the output from the MOD pin. (VFO: LSB, VF7: MSB) | | VFH <sub>0</sub> to VFH <sub>7</sub> | Video Signal Input<br>{1-frame +<br>1 H delay} | Datas | Input/Output<br>(TTL) | This pin inputs video signals delayed by 1 frame + 1 H (526 H). The pin serves as an input pin in the composite video signal input mode or an output pin in the S-terminal mode. In the S-terminal mode, the pin outputs separate chroma input signals (CS0 to CS7) without modification. In the output mode, data is output via the input buffer not in synchronization with the clock pulse. While the pin is serving for output, the line buffer connected to the pin must keep a high impedance using the MOD2 pin. (VFH0: LSB, VFH7: MSB) | | VFHH <sub>O</sub> to VFHH <sub>7</sub> | Video Signal Input<br>(1-frame +<br>2 H delay) | 56 to 49 | Input (TTL) [SB] | This pin inputs video signals delayed by 1 frame + 2 H (527 H). In the S-terminal mode, the pin inputs separate chroma signals delayed by 1 H. (VFHH <sub>0</sub> : LSB, VFHH <sub>7</sub> : MSB) | | CS <sub>O</sub> to CS <sub>7</sub> | Separate Chroma<br>Input | 134 to 127 | Input (TTL) | This pin inputs 8-bit digital signals converted from their analog separated chroma signal such as S-terminal. Otherwise, the pin must be grounded. The gain from this input pin to the chroma output pin is 1 time (for the eight bits from MSB among 11 bits of the chroma output). (CSO: LSB, CS7: MSB) | <sup>\*(</sup>SB) indicates that digital data is in straight binary code. 7 www.DataSheet4U.com or indicates the data input and output are specified with rising-edge or falling-edge of input clock. | PIN | PIN NAME | PIN NUMBER | | FUNCTION | |----------------------------------|---------------------------------------------------|------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | YO to Y7 | Luminance Output | 94 to 101 | Output (CMOS) | This pin outputs luminance signals that are Y/C-separated composite video signals. The composite video signals delayed by 1 H + 17 clock pulses are output from V <sub>0</sub> to V <sub>7</sub> inputs. The gain from V <sub>0</sub> to V <sub>7</sub> inputs is 1 time. The synchronizing signal is output protected by the BLK signal. (Y <sub>0</sub> : LSB, Y <sub>7</sub> : MSB) | | C <sub>0</sub> to C <sub>A</sub> | Chroma Output | 82 to 92 | Output (CMOS) *[2's complement] | This pin outputs luminance signals that are Y/C-separated composite video signals. The composite video signals delayed by 1 H + 17 clock pulses are output from V <sub>0</sub> to V <sub>7</sub> inputs. The gain from V <sub>0</sub> to V <sub>7</sub> inputs is 2 times, and the gain from CS <sub>0</sub> to CS <sub>7</sub> inputs is 1 time. (Each gain applies to the eight bits from MSB among 11 bits of the chroma output). (CA: LSB, CA: MSB) | | CVA | Chroma Inversion<br>Output | 93 | Output (CMOS) | Since the output chroma signal is in 2's complement form, the MSB must be inverted to convert the signal into offset binary code. This output pin outputs the chroma signal with inverted MSB. For D/A conversion of the chroma output, the output pin CV <sub>A</sub> is used instead of C <sub>A</sub> . | | CLPI | Clamp Pulse Input | 60 | Input (Schmitt<br>with pull-down<br>resistor) | This pin inputs a clamp pulse. The LSI contains a correction signal output circuit to automatically correct deviation in setting the pedestal level to 64. This input pin serves for clamp position sampling for input to the correction circuit. The clamp pulse to be input must be active high. Data is obtained at the fall of the clamp pulse. Ground or open the pin if it is not used. | | CLPD | Clamp Error<br>Data Output | DataS<br>2 | Sheet4U.com<br>Output (CMOS) | The LSI contains a correction signal output circuit to automatically correct deviation in setting the pedestal level to 64. This pin outputs error data to correct the deviation. The output data consists of four pulse-width-modulated (PWM) bits. The output pin connected with a CR filter allows error correction at initialization by feeding back the data to the analog clamping circuit placed in front of the A/D converter. | | KIL | Y/C Separation<br>Killer Input | 81 | Input (CMOS<br>with pull-down<br>resistor) | When this pin becomes high (H), the luminance output pin outputs luminance signals that are not restricted in color signal band. That is, the color signal is not eliminated from the composite video signal. Ground or open the pin when it is not being used. | | MIO to MI3 | Y-Interpolation<br>Motion Signal | 77 to 80 | Output (CMOS) | This pin outputs motion signals for Y-correction. Connect this output pin to the motion input pin of YCI II (μPD9382). (MI <sub>0</sub> : LSB, MI <sub>3</sub> : MSB) | | MIL | Y-Interpolation<br>Motion Signal<br>Forcing Input | 64 | Input (CMOS<br>with pull-down<br>resistor) | This input pin forces every Y-Interpolation motion signal output (MI <sub>0</sub> to MI <sub>3</sub> ) to be high (H). H: MI <sub>0</sub> to MI <sub>3</sub> = all high L: MI <sub>0</sub> to MI <sub>3</sub> = standard output | | LINE | Y/C Separation<br>Motion Signal<br>Forcing Input | 63 | Input (CMOS<br>with pull-down<br>resistor) | When this pin becomes high, it sets the Y/C separation motion signal processing mode forcedly for intra-field Y/C separation. H: Forced intra-field Y/C separation L: Adaptive operation | <sup>\*[2&#</sup>x27;s complement] indicates that digital data is in 2's complement code. 8 DataSheet4U.com et4U.com www.DataSheet4U.com | | PIN<br>ABBREVIATION | PIN NAME | PIN NUMBER | | FUNCTION | |----------|-------------------------------------|--------------------------------------------|-------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | معن | MOD <sub>1</sub> , MOD <sub>2</sub> | Mode Selection<br>Output | 29, 28 | Output (CMOS) | This output pin controls the number of lines and the degree of delay for the externally connected field or line buffer, and enables or disables the output of the buffer. | | | LRES | Line Buffer<br>Reset Output | 27 | Output (CMOS) | This output pin resets the read/write address pointer of the externally connected line buffer. The pin detects the rising edge of the VDI input once (in frame unit) per 2 V, and it outputs the active low (L) pulses for one clock pulse in synchronization with the falling edge of the clock pulse. Use this output pin when the LSI is used independently (without the µPD9383/TIGII). | | ,,,,,, | VDI | Vertical-<br>Synchronizing<br>Signal Input | 61 | Input (CMOS<br>with pull-down<br>resistor) | This timing input pin generates the LRES output to reset the read/write address pointer of the externally connected line buffer. Input the active low (L) vertical-synchronizing signal. When the LRES output pin is not used, ground or open this input pin. | | | BLK | Blank Signal Input | 62 | Input (CMOS<br>with pull-down<br>resistor) | This input pin protects the synchronizing luminance signal. When the pin becomes high (H), the internal signal processing is set for: — Frequency Y/C separation — Vertical contour compensation off — Synchronizing signal protection off | | et4U.com | FIL1 | Filter Selection 1 | <b>75</b><br>Data | Input (CMOS<br>with pull-down<br>resistor)<br>Sheet4U.com | This input pin sets intra-field Y/C separation in the frequency separation filter mode forcedly. When the interleave detection output of the µPD9383 (TIGII) is connected to this pin, the frequency separation filter executes Y/C separation of non-interleaved signals. H: Frequency separation filter L: Line combing filter | | , J | FIL <sub>2</sub> | Filter Selection 2 | 76 | Input (CMOS<br>with pull-down<br>resistor) | This pin changes over band characteristics of the color signal pass-band for the intra-field Y/C separation filter (line combing or frequency separation type). The pin is usually used to input low signals, H: Narrow band L: Standard band | | | FIL3 | Filter Selection 3 | 74 | Input (CMOS<br>with pull-down<br>resistor) | This pin changes over the field differential signal filter for luminance signals. In usual use, ground or open this pin. | | | LA <sub>0</sub> to LA <sub>3</sub> | Output for Motion<br>Extension | 113 to 116 | Output (CMOS)<br>(SB) | The output pin extends motion signals. (LAg: LSB, LAg: MSB) | | | LB <sub>O</sub> to LB <sub>3</sub> | Input for Motion<br>Extension | 109 to 112 | Input (TTL) | This pin inputs signals from motion extension outputs (LA <sub>0</sub> to LA <sub>3</sub> ), that are delayed by 262 H — 2 clock pulses. (LB <sub>0</sub> : LSB, LB <sub>3</sub> : MSB) | | | LC <sub>0</sub> to LC <sub>3</sub> | Input for Motion<br>Extension | 105 to 108 | Input (TTL) | This pin inputs signals from motion extension outputs (LA <sub>0</sub> to LA <sub>3</sub> ), that are delayed by 263 H — 2 clock pulses. (LC <sub>0</sub> : LSB, LC <sub>3</sub> : MSB) | | suur i | CLK | Clock Input | 59 | Input (CMOS) | This pin inputs the 4 fsc clock pulse. Data in input and output at the rising edge of this clock unless specified. | | PIN<br>ABBREVIATION | PIN NAME | PIN NUMBER | | FUNCTION | |-----------------------------------------------------------|---------------------------|-----------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK4 <sub>A</sub> , CK4 <sub>B</sub> ,<br>CK4 <sub>C</sub> | Clock Output | 57, 58, 117 | Output (CMOS) | This pin outputs the clock input from the CLK input pin after delaying it by 10 ns (typ.). Use the clock for the A/D converter and line and field buffers connected to the LSI. | | SID | Serial Bus<br>Data Input | 73 | Input (CMOS)<br>Schmitt | This pin inputs data via the serial bus. | | SIK | Serial Bus<br>Clock Input | 72 | Input (CMOS)<br>Schmitt | This pin inputs the serial bus clock signal. | | SIB | Serial Bus<br>Busy Input | 71 | Input (CMOS)<br>Schmitt | This pin inputs the serial bus busy signal. | | SIBO | Serial Bus<br>Busy Output | 70 | Output (N-CH open drain) | This pin outputs the serial bus acknowledge busy signal. | | N.C | Non Connection | 66 | | This pin is non connection, | | v <sub>DD</sub> | Power Supply | 1, 34, 65, 69,<br>102, 123, 124 | | This pin supplies power to the LSI.<br>Supply 4.5 to 5.25 V. | | GND | Ground | 35, 36, 67, 68,<br>103, 104, 126,<br>135, 136 | , | This pin grounds the LSI. | | TES <sub>1</sub> , TES <sub>2</sub><br>TES <sub>3</sub> | Test Input | 118, 119<br>120 | Input (CMOS<br>with pull-down<br>resistor) | This pin inputs data for test. Ground or open the pin. | | TES <sub>4</sub> , TES <sub>5</sub> | Test Output | 121, 122, 125 | Output (CMOS) | This pin outputs data for test. | et4U.com DataSheet4U.com #### **FUNCTIONS** #### 1. Y/C SEPARATION The $\mu$ PD9388A incorporates three types of major Y/C-signal separation filters. It selects the optimum filter in accordance with an input signal. #### (1) Inter-frame Y/C separation filter This filter performs Y/C-signal separation according to the frame correlation of the NTSC (National Television System Committee) signal and the inter-frame characteristic of the signal color phase. (It is used for a static image.) (2) Inter-line Y/C separation filter This filter is one of the intra-field Y/C separation filters. It performs Y/C-signal separation according to the line correlation of the NTSC signal and the inter-line characteristic of the signal color phase. (3) Frequency separation Y/C separation filter This filter is another one of the intra-field Y/C separation filters. It separates color and luminance signals according to the frequency. # 1.1 Changeover between Inter-frame and Intra-field Y/C Separation Filters The changeover between the inter-frame and intra-field Y/C separation filters is controlled by the motion signal from the motion detection circuit in the LSI. It can also be controlled by serial bus data. The motion detection signal to control the changeover consists of four bits. These can combine the two types of Y/C separation filters in the following 16 different ways. | Motion<br>Signal | Intra-field<br>Y/C Separation | Inter-frame<br>Y/C Separation | Motion<br>Signal | Intra-field Y/C Separation | Inter-frame<br>Y/C Separation | |------------------|-------------------------------|-------------------------------|------------------|----------------------------|-------------------------------| | 0 | 0 | 1 | 8 | 0.5 | 0.5 | | 1 | 0.0625 | 0.9375 | 9 | 0.5625 | 0.4375 | | 2 | 0.125 | 0.875 | 10 | 0.625 | 0.375 | | 3 | 0.1875 | 0.8125 | 11 | 0.6875 | 0,3125 | | 4 | 0.25 | 0.75 | 12 | 0.75 | 0.25 | | 5 | 0,3125 | 0.6875 | 13 | 0.8125 | 0.1875 | | 6 | 0,375 | 0.625DataShe | t4U.com | 0.875 | 0.125 | | 7 | 0.4375 | 0.5625 | 15 | 1 | 0 | DataSh The above table lists the ratios for adaptive composition of filter outputs. The output ratio is based on "1". The serial bus data to control the changeover is a combination of MSC and MSD bits at subaddress $SA_6$ . Unlike the motion detection signal to set the filters into 16 types of combinations, the serial bus data selects only one of inter-frame or intra-field Y/C separation filters. If the MSC and MSD bits are set respectively to 1 and 0, the intra-field Y/C separation filter is selected. If both are set to 1, the inter-frame Y/C separation filter is selected. While the MSC bit is 0, the motion detection signal selects the two types of filters as specified in the above table. (For details, see Section 7 explaining the functions of the serial bus.) The external LINE pin (pin No. 63) is also available to select one of the two types of Y/C separation filters. If the LINE pin is high, the intra-field Y/C separation filter is selected forcibly. While the pin is low, the motion detection signal selects the type as specified as shown in the above table. #### 1.2 Selection between Intra-field Y/C Separation Filters When the intra-field Y/C separation is specified, one of the inter-line Y/C separation and frequency separation filters is selected by the external FIL<sub>1</sub> pin or serial bus data. The FIL1 pin is controlled by the output from the interleave detection circuit in the $\mu$ PD9383 (TIGII). The interleave detection signal is output when the chroma and horizontal-synchronizing signal are mis-coordinated in terms of interleave. The LSI performs Y/C separation correctly for even inappropriately interleaved signals using the detection output. 11 www.DataSheet4U.com When the FIL<sub>1</sub> pin inputs a high signal, the Y/C separation filter of frequency separation type is selected. When it inputs a low signal, the Y/C separation filter of line combing type is selected. The serial bus data to control the selection is the BPFS bit at subaddress SA<sub>6</sub>. If the BPFS bit is set to 1, the frequency separation type is selected. If it is set to 0, the line combing type is selected. When the inter-frame Y/C separation is specified, the pin and the serial bus data cannot control the selection. (For details, see Section 7 explaining the functions of the serial bus.) # 1.3 Characteristics of Y/C Separation Filter The Y/C separation unit consists of several blocks as shown in Fig. 1-1. The internal filters are all FIR filters. Figs. 1-2 and 1-3 show the characteristics of inter-frame Y/C separation, inter-line Y/C separation, and frequency separation filters. Note that Figs. 1-2 and 1-3 do not apply to the characteristic of the combing filter but to those of the built-in filters. Fig. 1-1 Y/C Separation Filter Block Diagram et4U.com 12 DataSheet4U.com www.DataSheet4U.com Fig. 1-2 Characteristics of Inter-line Y/C Separation and Frequency Separation Filters (Calculated Data) Fig. 1-3 Inter-frame Y/C Separation 13 # 2. A/D INPUT The video signal input of the $\mu$ PD9388A inputs signals having the pedestal level of 64 (256 on the full scale). Determine the dynamic range for the video input signals in consideration of input signal dispersion. Fig. 2-1 shows the input waveform having the synchronizing signal portion on the full scale. The EDTV system protects the synchronizing signal to the end without modification and subjects it to synchronous separation after double-speed conversion, to be used as the signal for the deflecting system. Since the synchronizing signal carries important information, it must be correctly A/D converted and input. The µPD9388A has a feedback loop as shown in Fig. 2-2 to help adjustment of the pedestal level. The feedback loop samples the pedestal level of an input video signal using an external clamp pulse input from the CLPI pin. It compares the sampled level to the internally fixed level of 64. The PWM D/A converter and an external filter convert the level difference to a DC voltage. The DC voltage is fed back to the pedestal level adjuster in front of the A/D converter. Fig. 2-1 Video Signal Input Waveform et4U.com DataSheet4U.com 14 www.DataSheet4U.com Fig. 2-2 Clamp Level Feedback Block Diagram 15 www.DataSheet4U.com #### 3. S-TERMINAL MODE If luminance and color signals are input separately, the LSI handles these signals using the video input pin (V pin) and the separate chroma input pin (CS pin). Accordingly, the LSI outputs the signals without performing Y/C-signal separation. In the S-terminal mode, the signals flow in an usual way as shown in Fig. 3-2. In the normal mode, the LSI uses all the externally connected line buffers. In the S-terminal mode, the line buffers connected between VH and VHH pins and between VF and VFH pins are not used. The outputs of those unused line buffers have high impedance in the S-terminal mode. When the mode is selected via the serial bus, the line buffers connected as in Fig. 3-1 are automatically treated in the above manner. When S-terminal mode is selected, the vertical contour gain which set by serial-bus control must be "0" data and $SA_7$ , $D_3$ to $D_0$ must be all "1" data. Fig. 3-1 Connection of Line and Field Buffers DataShe et4U.com 16 DataSheet4U.com www.DataSheet4U.com Fig. 3-2 Block Configuration in S-terminal Mode 17 # 4. VERTICAL CONTOUR COMPENSATION The vertical contour compensation circuit reduces aperture distortion to intensify vertical contour. In this circuit, a secondary cascade filter detects a vertical edge component and a low-pass filter eliminates a color signal component and the oblique-line component of a luminance signal to select the vertical contour component. The selected signal passes through the nonlinear processing circuit consisting of coring and limiter circuits and is added to the luminance signal on the main line. The nonlinear processing circuit contains a gain control circuit to control the intensity level as well as the coring and limiter circuits. The limiter circuit does not only clip input signals above a specific cutoff level into a certain value but also has an attenuation (-1 multiplication) characteristic. The operation point of the clipping circuit and the gain of the gain control circuit can be set via the serial bus. The coring circuit is fixed to one level. Coring circuit : Decrements an input signal by one to establish a dead band for one level to prevent deterioration in the S/N ratio. Limiter circuit : The signals to be processed for aperture compensation are relatively low-level signals. If the compensation is uniform, the aperture of a high-level signal is excessively intensified. Therefore the circuit attenuates signals over a certain cutoff level to change the intensity level for those higher-level signals. The level is variable with the serial bus within the range from 0 to 127. Gain control circuit: Vary the vertical aperture intensity level. It is variable with the serial bus within the range from 0 to 7/8 multiplication in eight steps. When SAg, D5 is set to "1", the vertical contour compensation can be acted in S-terminal mode. The line and field buffers are connected as in Fig. 4-3, and the signals flow is as shown in Fig. 4-4. However in this mode, the luminance signal of VHH<sub>0 to 7</sub> is not added the burst signal. Fig. 4-1 Characteristics of Nonlinear Processing for Vertical Aperture Compensation et4U.com DataShe www.DataSheet4U.com Fig. 4-2 Block Diagram of Vertical Aperture Compensation Circuit DataSheet4U.com DataShee 19 www.DataSheet4U.com Fig. 4-3 Connection of Line and Field Buffers (Vertical contour compensation is acted) et4U.com 20